proc.c 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115
  1. /*
  2. * Copyright (C) 1995, 1996, 2001 Ralf Baechle
  3. * Copyright (C) 2001, 2004 MIPS Technologies, Inc.
  4. * Copyright (C) 2004 Maciej W. Rozycki
  5. */
  6. #include <linux/delay.h>
  7. #include <linux/kernel.h>
  8. #include <linux/sched.h>
  9. #include <linux/seq_file.h>
  10. #include <asm/bootinfo.h>
  11. #include <asm/cpu.h>
  12. #include <asm/cpu-features.h>
  13. #include <asm/mipsregs.h>
  14. #include <asm/processor.h>
  15. #include <asm/mips_machine.h>
  16. unsigned int vced_count, vcei_count;
  17. static int show_cpuinfo(struct seq_file *m, void *v)
  18. {
  19. unsigned long n = (unsigned long) v - 1;
  20. unsigned int version = cpu_data[n].processor_id;
  21. unsigned int fp_vers = cpu_data[n].fpu_id;
  22. char fmt [64];
  23. int i;
  24. #ifdef CONFIG_SMP
  25. if (!cpu_online(n))
  26. return 0;
  27. #endif
  28. /*
  29. * For the first processor also print the system type
  30. */
  31. if (n == 0) {
  32. seq_printf(m, "system type\t\t: %s\n", get_system_type());
  33. if (mips_get_machine_name())
  34. seq_printf(m, "machine\t\t\t: %s\n",
  35. mips_get_machine_name());
  36. }
  37. seq_printf(m, "processor\t\t: %ld\n", n);
  38. sprintf(fmt, "cpu model\t\t: %%s V%%d.%%d%s\n",
  39. cpu_data[n].options & MIPS_CPU_FPU ? " FPU V%d.%d" : "");
  40. seq_printf(m, fmt, __cpu_name[n],
  41. (version >> 4) & 0x0f, version & 0x0f,
  42. (fp_vers >> 4) & 0x0f, fp_vers & 0x0f);
  43. seq_printf(m, "BogoMIPS\t\t: %u.%02u\n",
  44. cpu_data[n].udelay_val / (500000/HZ),
  45. (cpu_data[n].udelay_val / (5000/HZ)) % 100);
  46. seq_printf(m, "wait instruction\t: %s\n", cpu_wait ? "yes" : "no");
  47. seq_printf(m, "microsecond timers\t: %s\n",
  48. cpu_has_counter ? "yes" : "no");
  49. seq_printf(m, "tlb_entries\t\t: %d\n", cpu_data[n].tlbsize);
  50. seq_printf(m, "extra interrupt vector\t: %s\n",
  51. cpu_has_divec ? "yes" : "no");
  52. seq_printf(m, "hardware watchpoint\t: %s",
  53. cpu_has_watch ? "yes, " : "no\n");
  54. if (cpu_has_watch) {
  55. seq_printf(m, "count: %d, address/irw mask: [",
  56. cpu_data[n].watch_reg_count);
  57. for (i = 0; i < cpu_data[n].watch_reg_count; i++)
  58. seq_printf(m, "%s0x%04x", i ? ", " : "" ,
  59. cpu_data[n].watch_reg_masks[i]);
  60. seq_printf(m, "]\n");
  61. }
  62. seq_printf(m, "ASEs implemented\t:");
  63. if (cpu_has_mips16) seq_printf(m, "%s", " mips16");
  64. if (cpu_has_mdmx) seq_printf(m, "%s", " mdmx");
  65. if (cpu_has_mips3d) seq_printf(m, "%s", " mips3d");
  66. if (cpu_has_smartmips) seq_printf(m, "%s", " smartmips");
  67. if (cpu_has_dsp) seq_printf(m, "%s", " dsp");
  68. if (cpu_has_dsp2) seq_printf(m, "%s", " dsp2");
  69. if (cpu_has_mipsmt) seq_printf(m, "%s", " mt");
  70. seq_printf(m, "\n");
  71. seq_printf(m, "shadow register sets\t: %d\n",
  72. cpu_data[n].srsets);
  73. seq_printf(m, "kscratch registers\t: %d\n",
  74. hweight8(cpu_data[n].kscratch_mask));
  75. seq_printf(m, "core\t\t\t: %d\n", cpu_data[n].core);
  76. sprintf(fmt, "VCE%%c exceptions\t\t: %s\n",
  77. cpu_has_vce ? "%u" : "not available");
  78. seq_printf(m, fmt, 'D', vced_count);
  79. seq_printf(m, fmt, 'I', vcei_count);
  80. seq_printf(m, "\n");
  81. return 0;
  82. }
  83. static void *c_start(struct seq_file *m, loff_t *pos)
  84. {
  85. unsigned long i = *pos;
  86. return i < NR_CPUS ? (void *) (i + 1) : NULL;
  87. }
  88. static void *c_next(struct seq_file *m, void *v, loff_t *pos)
  89. {
  90. ++*pos;
  91. return c_start(m, pos);
  92. }
  93. static void c_stop(struct seq_file *m, void *v)
  94. {
  95. }
  96. const struct seq_operations cpuinfo_op = {
  97. .start = c_start,
  98. .next = c_next,
  99. .stop = c_stop,
  100. .show = show_cpuinfo,
  101. };