i915_irq.c 76 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /* For display hotplug interrupt */
  38. static void
  39. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  40. {
  41. if ((dev_priv->irq_mask & mask) != 0) {
  42. dev_priv->irq_mask &= ~mask;
  43. I915_WRITE(DEIMR, dev_priv->irq_mask);
  44. POSTING_READ(DEIMR);
  45. }
  46. }
  47. static inline void
  48. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  49. {
  50. if ((dev_priv->irq_mask & mask) != mask) {
  51. dev_priv->irq_mask |= mask;
  52. I915_WRITE(DEIMR, dev_priv->irq_mask);
  53. POSTING_READ(DEIMR);
  54. }
  55. }
  56. void
  57. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  58. {
  59. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  60. u32 reg = PIPESTAT(pipe);
  61. dev_priv->pipestat[pipe] |= mask;
  62. /* Enable the interrupt, clear any pending status */
  63. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  64. POSTING_READ(reg);
  65. }
  66. }
  67. void
  68. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  69. {
  70. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  71. u32 reg = PIPESTAT(pipe);
  72. dev_priv->pipestat[pipe] &= ~mask;
  73. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  74. POSTING_READ(reg);
  75. }
  76. }
  77. /**
  78. * intel_enable_asle - enable ASLE interrupt for OpRegion
  79. */
  80. void intel_enable_asle(struct drm_device *dev)
  81. {
  82. drm_i915_private_t *dev_priv = dev->dev_private;
  83. unsigned long irqflags;
  84. /* FIXME: opregion/asle for VLV */
  85. if (IS_VALLEYVIEW(dev))
  86. return;
  87. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  88. if (HAS_PCH_SPLIT(dev))
  89. ironlake_enable_display_irq(dev_priv, DE_GSE);
  90. else {
  91. i915_enable_pipestat(dev_priv, 1,
  92. PIPE_LEGACY_BLC_EVENT_ENABLE);
  93. if (INTEL_INFO(dev)->gen >= 4)
  94. i915_enable_pipestat(dev_priv, 0,
  95. PIPE_LEGACY_BLC_EVENT_ENABLE);
  96. }
  97. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  98. }
  99. /**
  100. * i915_pipe_enabled - check if a pipe is enabled
  101. * @dev: DRM device
  102. * @pipe: pipe to check
  103. *
  104. * Reading certain registers when the pipe is disabled can hang the chip.
  105. * Use this routine to make sure the PLL is running and the pipe is active
  106. * before reading such registers if unsure.
  107. */
  108. static int
  109. i915_pipe_enabled(struct drm_device *dev, int pipe)
  110. {
  111. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  112. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  113. }
  114. /* Called from drm generic code, passed a 'crtc', which
  115. * we use as a pipe index
  116. */
  117. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  118. {
  119. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  120. unsigned long high_frame;
  121. unsigned long low_frame;
  122. u32 high1, high2, low;
  123. if (!i915_pipe_enabled(dev, pipe)) {
  124. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  125. "pipe %c\n", pipe_name(pipe));
  126. return 0;
  127. }
  128. high_frame = PIPEFRAME(pipe);
  129. low_frame = PIPEFRAMEPIXEL(pipe);
  130. /*
  131. * High & low register fields aren't synchronized, so make sure
  132. * we get a low value that's stable across two reads of the high
  133. * register.
  134. */
  135. do {
  136. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  137. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  138. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  139. } while (high1 != high2);
  140. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  141. low >>= PIPE_FRAME_LOW_SHIFT;
  142. return (high1 << 8) | low;
  143. }
  144. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  145. {
  146. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  147. int reg = PIPE_FRMCOUNT_GM45(pipe);
  148. if (!i915_pipe_enabled(dev, pipe)) {
  149. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  150. "pipe %c\n", pipe_name(pipe));
  151. return 0;
  152. }
  153. return I915_READ(reg);
  154. }
  155. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  156. int *vpos, int *hpos)
  157. {
  158. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  159. u32 vbl = 0, position = 0;
  160. int vbl_start, vbl_end, htotal, vtotal;
  161. bool in_vbl = true;
  162. int ret = 0;
  163. if (!i915_pipe_enabled(dev, pipe)) {
  164. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  165. "pipe %c\n", pipe_name(pipe));
  166. return 0;
  167. }
  168. /* Get vtotal. */
  169. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  170. if (INTEL_INFO(dev)->gen >= 4) {
  171. /* No obvious pixelcount register. Only query vertical
  172. * scanout position from Display scan line register.
  173. */
  174. position = I915_READ(PIPEDSL(pipe));
  175. /* Decode into vertical scanout position. Don't have
  176. * horizontal scanout position.
  177. */
  178. *vpos = position & 0x1fff;
  179. *hpos = 0;
  180. } else {
  181. /* Have access to pixelcount since start of frame.
  182. * We can split this into vertical and horizontal
  183. * scanout position.
  184. */
  185. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  186. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  187. *vpos = position / htotal;
  188. *hpos = position - (*vpos * htotal);
  189. }
  190. /* Query vblank area. */
  191. vbl = I915_READ(VBLANK(pipe));
  192. /* Test position against vblank region. */
  193. vbl_start = vbl & 0x1fff;
  194. vbl_end = (vbl >> 16) & 0x1fff;
  195. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  196. in_vbl = false;
  197. /* Inside "upper part" of vblank area? Apply corrective offset: */
  198. if (in_vbl && (*vpos >= vbl_start))
  199. *vpos = *vpos - vtotal;
  200. /* Readouts valid? */
  201. if (vbl > 0)
  202. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  203. /* In vblank? */
  204. if (in_vbl)
  205. ret |= DRM_SCANOUTPOS_INVBL;
  206. return ret;
  207. }
  208. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  209. int *max_error,
  210. struct timeval *vblank_time,
  211. unsigned flags)
  212. {
  213. struct drm_i915_private *dev_priv = dev->dev_private;
  214. struct drm_crtc *crtc;
  215. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  216. DRM_ERROR("Invalid crtc %d\n", pipe);
  217. return -EINVAL;
  218. }
  219. /* Get drm_crtc to timestamp: */
  220. crtc = intel_get_crtc_for_pipe(dev, pipe);
  221. if (crtc == NULL) {
  222. DRM_ERROR("Invalid crtc %d\n", pipe);
  223. return -EINVAL;
  224. }
  225. if (!crtc->enabled) {
  226. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  227. return -EBUSY;
  228. }
  229. /* Helper routine in DRM core does all the work: */
  230. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  231. vblank_time, flags,
  232. crtc);
  233. }
  234. /*
  235. * Handle hotplug events outside the interrupt handler proper.
  236. */
  237. static void i915_hotplug_work_func(struct work_struct *work)
  238. {
  239. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  240. hotplug_work);
  241. struct drm_device *dev = dev_priv->dev;
  242. struct drm_mode_config *mode_config = &dev->mode_config;
  243. struct intel_encoder *encoder;
  244. mutex_lock(&mode_config->mutex);
  245. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  246. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  247. if (encoder->hot_plug)
  248. encoder->hot_plug(encoder);
  249. mutex_unlock(&mode_config->mutex);
  250. /* Just fire off a uevent and let userspace tell us what to do */
  251. drm_helper_hpd_irq_event(dev);
  252. }
  253. /* defined intel_pm.c */
  254. extern spinlock_t mchdev_lock;
  255. static void ironlake_handle_rps_change(struct drm_device *dev)
  256. {
  257. drm_i915_private_t *dev_priv = dev->dev_private;
  258. u32 busy_up, busy_down, max_avg, min_avg;
  259. u8 new_delay;
  260. unsigned long flags;
  261. spin_lock_irqsave(&mchdev_lock, flags);
  262. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  263. new_delay = dev_priv->ips.cur_delay;
  264. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  265. busy_up = I915_READ(RCPREVBSYTUPAVG);
  266. busy_down = I915_READ(RCPREVBSYTDNAVG);
  267. max_avg = I915_READ(RCBMAXAVG);
  268. min_avg = I915_READ(RCBMINAVG);
  269. /* Handle RCS change request from hw */
  270. if (busy_up > max_avg) {
  271. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  272. new_delay = dev_priv->ips.cur_delay - 1;
  273. if (new_delay < dev_priv->ips.max_delay)
  274. new_delay = dev_priv->ips.max_delay;
  275. } else if (busy_down < min_avg) {
  276. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  277. new_delay = dev_priv->ips.cur_delay + 1;
  278. if (new_delay > dev_priv->ips.min_delay)
  279. new_delay = dev_priv->ips.min_delay;
  280. }
  281. if (ironlake_set_drps(dev, new_delay))
  282. dev_priv->ips.cur_delay = new_delay;
  283. spin_unlock_irqrestore(&mchdev_lock, flags);
  284. return;
  285. }
  286. static void notify_ring(struct drm_device *dev,
  287. struct intel_ring_buffer *ring)
  288. {
  289. struct drm_i915_private *dev_priv = dev->dev_private;
  290. if (ring->obj == NULL)
  291. return;
  292. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  293. wake_up_all(&ring->irq_queue);
  294. if (i915_enable_hangcheck) {
  295. dev_priv->hangcheck_count = 0;
  296. mod_timer(&dev_priv->hangcheck_timer,
  297. jiffies +
  298. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  299. }
  300. }
  301. static void gen6_pm_rps_work(struct work_struct *work)
  302. {
  303. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  304. rps.work);
  305. u32 pm_iir, pm_imr;
  306. u8 new_delay;
  307. spin_lock_irq(&dev_priv->rps.lock);
  308. pm_iir = dev_priv->rps.pm_iir;
  309. dev_priv->rps.pm_iir = 0;
  310. pm_imr = I915_READ(GEN6_PMIMR);
  311. I915_WRITE(GEN6_PMIMR, 0);
  312. spin_unlock_irq(&dev_priv->rps.lock);
  313. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  314. return;
  315. mutex_lock(&dev_priv->dev->struct_mutex);
  316. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  317. new_delay = dev_priv->rps.cur_delay + 1;
  318. else
  319. new_delay = dev_priv->rps.cur_delay - 1;
  320. gen6_set_rps(dev_priv->dev, new_delay);
  321. mutex_unlock(&dev_priv->dev->struct_mutex);
  322. }
  323. /**
  324. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  325. * occurred.
  326. * @work: workqueue struct
  327. *
  328. * Doesn't actually do anything except notify userspace. As a consequence of
  329. * this event, userspace should try to remap the bad rows since statistically
  330. * it is likely the same row is more likely to go bad again.
  331. */
  332. static void ivybridge_parity_work(struct work_struct *work)
  333. {
  334. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  335. parity_error_work);
  336. u32 error_status, row, bank, subbank;
  337. char *parity_event[5];
  338. uint32_t misccpctl;
  339. unsigned long flags;
  340. /* We must turn off DOP level clock gating to access the L3 registers.
  341. * In order to prevent a get/put style interface, acquire struct mutex
  342. * any time we access those registers.
  343. */
  344. mutex_lock(&dev_priv->dev->struct_mutex);
  345. misccpctl = I915_READ(GEN7_MISCCPCTL);
  346. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  347. POSTING_READ(GEN7_MISCCPCTL);
  348. error_status = I915_READ(GEN7_L3CDERRST1);
  349. row = GEN7_PARITY_ERROR_ROW(error_status);
  350. bank = GEN7_PARITY_ERROR_BANK(error_status);
  351. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  352. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  353. GEN7_L3CDERRST1_ENABLE);
  354. POSTING_READ(GEN7_L3CDERRST1);
  355. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  356. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  357. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  358. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  359. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  360. mutex_unlock(&dev_priv->dev->struct_mutex);
  361. parity_event[0] = "L3_PARITY_ERROR=1";
  362. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  363. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  364. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  365. parity_event[4] = NULL;
  366. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  367. KOBJ_CHANGE, parity_event);
  368. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  369. row, bank, subbank);
  370. kfree(parity_event[3]);
  371. kfree(parity_event[2]);
  372. kfree(parity_event[1]);
  373. }
  374. static void ivybridge_handle_parity_error(struct drm_device *dev)
  375. {
  376. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  377. unsigned long flags;
  378. if (!HAS_L3_GPU_CACHE(dev))
  379. return;
  380. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  381. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  382. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  383. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  384. queue_work(dev_priv->wq, &dev_priv->parity_error_work);
  385. }
  386. static void snb_gt_irq_handler(struct drm_device *dev,
  387. struct drm_i915_private *dev_priv,
  388. u32 gt_iir)
  389. {
  390. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  391. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  392. notify_ring(dev, &dev_priv->ring[RCS]);
  393. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  394. notify_ring(dev, &dev_priv->ring[VCS]);
  395. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  396. notify_ring(dev, &dev_priv->ring[BCS]);
  397. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  398. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  399. GT_RENDER_CS_ERROR_INTERRUPT)) {
  400. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  401. i915_handle_error(dev, false);
  402. }
  403. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  404. ivybridge_handle_parity_error(dev);
  405. }
  406. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  407. u32 pm_iir)
  408. {
  409. unsigned long flags;
  410. /*
  411. * IIR bits should never already be set because IMR should
  412. * prevent an interrupt from being shown in IIR. The warning
  413. * displays a case where we've unsafely cleared
  414. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  415. * type is not a problem, it displays a problem in the logic.
  416. *
  417. * The mask bit in IMR is cleared by dev_priv->rps.work.
  418. */
  419. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  420. dev_priv->rps.pm_iir |= pm_iir;
  421. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  422. POSTING_READ(GEN6_PMIMR);
  423. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  424. queue_work(dev_priv->wq, &dev_priv->rps.work);
  425. }
  426. static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
  427. {
  428. struct drm_device *dev = (struct drm_device *) arg;
  429. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  430. u32 iir, gt_iir, pm_iir;
  431. irqreturn_t ret = IRQ_NONE;
  432. unsigned long irqflags;
  433. int pipe;
  434. u32 pipe_stats[I915_MAX_PIPES];
  435. bool blc_event;
  436. atomic_inc(&dev_priv->irq_received);
  437. while (true) {
  438. iir = I915_READ(VLV_IIR);
  439. gt_iir = I915_READ(GTIIR);
  440. pm_iir = I915_READ(GEN6_PMIIR);
  441. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  442. goto out;
  443. ret = IRQ_HANDLED;
  444. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  445. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  446. for_each_pipe(pipe) {
  447. int reg = PIPESTAT(pipe);
  448. pipe_stats[pipe] = I915_READ(reg);
  449. /*
  450. * Clear the PIPE*STAT regs before the IIR
  451. */
  452. if (pipe_stats[pipe] & 0x8000ffff) {
  453. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  454. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  455. pipe_name(pipe));
  456. I915_WRITE(reg, pipe_stats[pipe]);
  457. }
  458. }
  459. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  460. for_each_pipe(pipe) {
  461. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  462. drm_handle_vblank(dev, pipe);
  463. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  464. intel_prepare_page_flip(dev, pipe);
  465. intel_finish_page_flip(dev, pipe);
  466. }
  467. }
  468. /* Consume port. Then clear IIR or we'll miss events */
  469. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  470. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  471. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  472. hotplug_status);
  473. if (hotplug_status & dev_priv->hotplug_supported_mask)
  474. queue_work(dev_priv->wq,
  475. &dev_priv->hotplug_work);
  476. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  477. I915_READ(PORT_HOTPLUG_STAT);
  478. }
  479. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  480. blc_event = true;
  481. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  482. gen6_queue_rps_work(dev_priv, pm_iir);
  483. I915_WRITE(GTIIR, gt_iir);
  484. I915_WRITE(GEN6_PMIIR, pm_iir);
  485. I915_WRITE(VLV_IIR, iir);
  486. }
  487. out:
  488. return ret;
  489. }
  490. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  491. {
  492. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  493. int pipe;
  494. if (pch_iir & SDE_AUDIO_POWER_MASK)
  495. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  496. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  497. SDE_AUDIO_POWER_SHIFT);
  498. if (pch_iir & SDE_GMBUS)
  499. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  500. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  501. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  502. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  503. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  504. if (pch_iir & SDE_POISON)
  505. DRM_ERROR("PCH poison interrupt\n");
  506. if (pch_iir & SDE_FDI_MASK)
  507. for_each_pipe(pipe)
  508. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  509. pipe_name(pipe),
  510. I915_READ(FDI_RX_IIR(pipe)));
  511. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  512. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  513. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  514. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  515. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  516. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  517. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  518. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  519. }
  520. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  521. {
  522. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  523. int pipe;
  524. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  525. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  526. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  527. SDE_AUDIO_POWER_SHIFT_CPT);
  528. if (pch_iir & SDE_AUX_MASK_CPT)
  529. DRM_DEBUG_DRIVER("AUX channel interrupt\n");
  530. if (pch_iir & SDE_GMBUS_CPT)
  531. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  532. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  533. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  534. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  535. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  536. if (pch_iir & SDE_FDI_MASK_CPT)
  537. for_each_pipe(pipe)
  538. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  539. pipe_name(pipe),
  540. I915_READ(FDI_RX_IIR(pipe)));
  541. }
  542. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  543. {
  544. struct drm_device *dev = (struct drm_device *) arg;
  545. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  546. u32 de_iir, gt_iir, de_ier, pm_iir;
  547. irqreturn_t ret = IRQ_NONE;
  548. int i;
  549. atomic_inc(&dev_priv->irq_received);
  550. /* disable master interrupt before clearing iir */
  551. de_ier = I915_READ(DEIER);
  552. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  553. gt_iir = I915_READ(GTIIR);
  554. if (gt_iir) {
  555. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  556. I915_WRITE(GTIIR, gt_iir);
  557. ret = IRQ_HANDLED;
  558. }
  559. de_iir = I915_READ(DEIIR);
  560. if (de_iir) {
  561. if (de_iir & DE_GSE_IVB)
  562. intel_opregion_gse_intr(dev);
  563. for (i = 0; i < 3; i++) {
  564. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  565. intel_prepare_page_flip(dev, i);
  566. intel_finish_page_flip_plane(dev, i);
  567. }
  568. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  569. drm_handle_vblank(dev, i);
  570. }
  571. /* check event from PCH */
  572. if (de_iir & DE_PCH_EVENT_IVB) {
  573. u32 pch_iir = I915_READ(SDEIIR);
  574. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  575. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  576. cpt_irq_handler(dev, pch_iir);
  577. /* clear PCH hotplug event before clear CPU irq */
  578. I915_WRITE(SDEIIR, pch_iir);
  579. }
  580. I915_WRITE(DEIIR, de_iir);
  581. ret = IRQ_HANDLED;
  582. }
  583. pm_iir = I915_READ(GEN6_PMIIR);
  584. if (pm_iir) {
  585. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  586. gen6_queue_rps_work(dev_priv, pm_iir);
  587. I915_WRITE(GEN6_PMIIR, pm_iir);
  588. ret = IRQ_HANDLED;
  589. }
  590. I915_WRITE(DEIER, de_ier);
  591. POSTING_READ(DEIER);
  592. return ret;
  593. }
  594. static void ilk_gt_irq_handler(struct drm_device *dev,
  595. struct drm_i915_private *dev_priv,
  596. u32 gt_iir)
  597. {
  598. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  599. notify_ring(dev, &dev_priv->ring[RCS]);
  600. if (gt_iir & GT_BSD_USER_INTERRUPT)
  601. notify_ring(dev, &dev_priv->ring[VCS]);
  602. }
  603. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  604. {
  605. struct drm_device *dev = (struct drm_device *) arg;
  606. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  607. int ret = IRQ_NONE;
  608. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  609. u32 hotplug_mask;
  610. atomic_inc(&dev_priv->irq_received);
  611. /* disable master interrupt before clearing iir */
  612. de_ier = I915_READ(DEIER);
  613. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  614. POSTING_READ(DEIER);
  615. de_iir = I915_READ(DEIIR);
  616. gt_iir = I915_READ(GTIIR);
  617. pch_iir = I915_READ(SDEIIR);
  618. pm_iir = I915_READ(GEN6_PMIIR);
  619. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  620. (!IS_GEN6(dev) || pm_iir == 0))
  621. goto done;
  622. if (HAS_PCH_CPT(dev))
  623. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  624. else
  625. hotplug_mask = SDE_HOTPLUG_MASK;
  626. ret = IRQ_HANDLED;
  627. if (IS_GEN5(dev))
  628. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  629. else
  630. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  631. if (de_iir & DE_GSE)
  632. intel_opregion_gse_intr(dev);
  633. if (de_iir & DE_PLANEA_FLIP_DONE) {
  634. intel_prepare_page_flip(dev, 0);
  635. intel_finish_page_flip_plane(dev, 0);
  636. }
  637. if (de_iir & DE_PLANEB_FLIP_DONE) {
  638. intel_prepare_page_flip(dev, 1);
  639. intel_finish_page_flip_plane(dev, 1);
  640. }
  641. if (de_iir & DE_PIPEA_VBLANK)
  642. drm_handle_vblank(dev, 0);
  643. if (de_iir & DE_PIPEB_VBLANK)
  644. drm_handle_vblank(dev, 1);
  645. /* check event from PCH */
  646. if (de_iir & DE_PCH_EVENT) {
  647. if (pch_iir & hotplug_mask)
  648. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  649. if (HAS_PCH_CPT(dev))
  650. cpt_irq_handler(dev, pch_iir);
  651. else
  652. ibx_irq_handler(dev, pch_iir);
  653. }
  654. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  655. ironlake_handle_rps_change(dev);
  656. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  657. gen6_queue_rps_work(dev_priv, pm_iir);
  658. /* should clear PCH hotplug event before clear CPU irq */
  659. I915_WRITE(SDEIIR, pch_iir);
  660. I915_WRITE(GTIIR, gt_iir);
  661. I915_WRITE(DEIIR, de_iir);
  662. I915_WRITE(GEN6_PMIIR, pm_iir);
  663. done:
  664. I915_WRITE(DEIER, de_ier);
  665. POSTING_READ(DEIER);
  666. return ret;
  667. }
  668. /**
  669. * i915_error_work_func - do process context error handling work
  670. * @work: work struct
  671. *
  672. * Fire an error uevent so userspace can see that a hang or error
  673. * was detected.
  674. */
  675. static void i915_error_work_func(struct work_struct *work)
  676. {
  677. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  678. error_work);
  679. struct drm_device *dev = dev_priv->dev;
  680. char *error_event[] = { "ERROR=1", NULL };
  681. char *reset_event[] = { "RESET=1", NULL };
  682. char *reset_done_event[] = { "ERROR=0", NULL };
  683. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  684. if (atomic_read(&dev_priv->mm.wedged)) {
  685. DRM_DEBUG_DRIVER("resetting chip\n");
  686. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  687. if (!i915_reset(dev)) {
  688. atomic_set(&dev_priv->mm.wedged, 0);
  689. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  690. }
  691. complete_all(&dev_priv->error_completion);
  692. }
  693. }
  694. /* NB: please notice the memset */
  695. static void i915_get_extra_instdone(struct drm_device *dev,
  696. uint32_t *instdone)
  697. {
  698. struct drm_i915_private *dev_priv = dev->dev_private;
  699. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  700. switch(INTEL_INFO(dev)->gen) {
  701. case 2:
  702. case 3:
  703. instdone[0] = I915_READ(INSTDONE);
  704. break;
  705. case 4:
  706. case 5:
  707. case 6:
  708. instdone[0] = I915_READ(INSTDONE_I965);
  709. instdone[1] = I915_READ(INSTDONE1);
  710. break;
  711. default:
  712. WARN_ONCE(1, "Unsupported platform\n");
  713. case 7:
  714. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  715. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  716. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  717. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  718. break;
  719. }
  720. }
  721. #ifdef CONFIG_DEBUG_FS
  722. static struct drm_i915_error_object *
  723. i915_error_object_create(struct drm_i915_private *dev_priv,
  724. struct drm_i915_gem_object *src)
  725. {
  726. struct drm_i915_error_object *dst;
  727. int page, page_count;
  728. u32 reloc_offset;
  729. if (src == NULL || src->pages == NULL)
  730. return NULL;
  731. page_count = src->base.size / PAGE_SIZE;
  732. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  733. if (dst == NULL)
  734. return NULL;
  735. reloc_offset = src->gtt_offset;
  736. for (page = 0; page < page_count; page++) {
  737. unsigned long flags;
  738. void *d;
  739. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  740. if (d == NULL)
  741. goto unwind;
  742. local_irq_save(flags);
  743. if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
  744. src->has_global_gtt_mapping) {
  745. void __iomem *s;
  746. /* Simply ignore tiling or any overlapping fence.
  747. * It's part of the error state, and this hopefully
  748. * captures what the GPU read.
  749. */
  750. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  751. reloc_offset);
  752. memcpy_fromio(d, s, PAGE_SIZE);
  753. io_mapping_unmap_atomic(s);
  754. } else {
  755. void *s;
  756. drm_clflush_pages(&src->pages[page], 1);
  757. s = kmap_atomic(src->pages[page]);
  758. memcpy(d, s, PAGE_SIZE);
  759. kunmap_atomic(s);
  760. drm_clflush_pages(&src->pages[page], 1);
  761. }
  762. local_irq_restore(flags);
  763. dst->pages[page] = d;
  764. reloc_offset += PAGE_SIZE;
  765. }
  766. dst->page_count = page_count;
  767. dst->gtt_offset = src->gtt_offset;
  768. return dst;
  769. unwind:
  770. while (page--)
  771. kfree(dst->pages[page]);
  772. kfree(dst);
  773. return NULL;
  774. }
  775. static void
  776. i915_error_object_free(struct drm_i915_error_object *obj)
  777. {
  778. int page;
  779. if (obj == NULL)
  780. return;
  781. for (page = 0; page < obj->page_count; page++)
  782. kfree(obj->pages[page]);
  783. kfree(obj);
  784. }
  785. void
  786. i915_error_state_free(struct kref *error_ref)
  787. {
  788. struct drm_i915_error_state *error = container_of(error_ref,
  789. typeof(*error), ref);
  790. int i;
  791. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  792. i915_error_object_free(error->ring[i].batchbuffer);
  793. i915_error_object_free(error->ring[i].ringbuffer);
  794. kfree(error->ring[i].requests);
  795. }
  796. kfree(error->active_bo);
  797. kfree(error->overlay);
  798. kfree(error);
  799. }
  800. static void capture_bo(struct drm_i915_error_buffer *err,
  801. struct drm_i915_gem_object *obj)
  802. {
  803. err->size = obj->base.size;
  804. err->name = obj->base.name;
  805. err->rseqno = obj->last_read_seqno;
  806. err->wseqno = obj->last_write_seqno;
  807. err->gtt_offset = obj->gtt_offset;
  808. err->read_domains = obj->base.read_domains;
  809. err->write_domain = obj->base.write_domain;
  810. err->fence_reg = obj->fence_reg;
  811. err->pinned = 0;
  812. if (obj->pin_count > 0)
  813. err->pinned = 1;
  814. if (obj->user_pin_count > 0)
  815. err->pinned = -1;
  816. err->tiling = obj->tiling_mode;
  817. err->dirty = obj->dirty;
  818. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  819. err->ring = obj->ring ? obj->ring->id : -1;
  820. err->cache_level = obj->cache_level;
  821. }
  822. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  823. int count, struct list_head *head)
  824. {
  825. struct drm_i915_gem_object *obj;
  826. int i = 0;
  827. list_for_each_entry(obj, head, mm_list) {
  828. capture_bo(err++, obj);
  829. if (++i == count)
  830. break;
  831. }
  832. return i;
  833. }
  834. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  835. int count, struct list_head *head)
  836. {
  837. struct drm_i915_gem_object *obj;
  838. int i = 0;
  839. list_for_each_entry(obj, head, gtt_list) {
  840. if (obj->pin_count == 0)
  841. continue;
  842. capture_bo(err++, obj);
  843. if (++i == count)
  844. break;
  845. }
  846. return i;
  847. }
  848. static void i915_gem_record_fences(struct drm_device *dev,
  849. struct drm_i915_error_state *error)
  850. {
  851. struct drm_i915_private *dev_priv = dev->dev_private;
  852. int i;
  853. /* Fences */
  854. switch (INTEL_INFO(dev)->gen) {
  855. case 7:
  856. case 6:
  857. for (i = 0; i < 16; i++)
  858. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  859. break;
  860. case 5:
  861. case 4:
  862. for (i = 0; i < 16; i++)
  863. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  864. break;
  865. case 3:
  866. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  867. for (i = 0; i < 8; i++)
  868. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  869. case 2:
  870. for (i = 0; i < 8; i++)
  871. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  872. break;
  873. }
  874. }
  875. static struct drm_i915_error_object *
  876. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  877. struct intel_ring_buffer *ring)
  878. {
  879. struct drm_i915_gem_object *obj;
  880. u32 seqno;
  881. if (!ring->get_seqno)
  882. return NULL;
  883. seqno = ring->get_seqno(ring, false);
  884. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  885. if (obj->ring != ring)
  886. continue;
  887. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  888. continue;
  889. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  890. continue;
  891. /* We need to copy these to an anonymous buffer as the simplest
  892. * method to avoid being overwritten by userspace.
  893. */
  894. return i915_error_object_create(dev_priv, obj);
  895. }
  896. return NULL;
  897. }
  898. static void i915_record_ring_state(struct drm_device *dev,
  899. struct drm_i915_error_state *error,
  900. struct intel_ring_buffer *ring)
  901. {
  902. struct drm_i915_private *dev_priv = dev->dev_private;
  903. if (INTEL_INFO(dev)->gen >= 6) {
  904. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  905. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  906. error->semaphore_mboxes[ring->id][0]
  907. = I915_READ(RING_SYNC_0(ring->mmio_base));
  908. error->semaphore_mboxes[ring->id][1]
  909. = I915_READ(RING_SYNC_1(ring->mmio_base));
  910. }
  911. if (INTEL_INFO(dev)->gen >= 4) {
  912. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  913. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  914. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  915. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  916. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  917. if (ring->id == RCS)
  918. error->bbaddr = I915_READ64(BB_ADDR);
  919. } else {
  920. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  921. error->ipeir[ring->id] = I915_READ(IPEIR);
  922. error->ipehr[ring->id] = I915_READ(IPEHR);
  923. error->instdone[ring->id] = I915_READ(INSTDONE);
  924. }
  925. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  926. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  927. error->seqno[ring->id] = ring->get_seqno(ring, false);
  928. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  929. error->head[ring->id] = I915_READ_HEAD(ring);
  930. error->tail[ring->id] = I915_READ_TAIL(ring);
  931. error->cpu_ring_head[ring->id] = ring->head;
  932. error->cpu_ring_tail[ring->id] = ring->tail;
  933. }
  934. static void i915_gem_record_rings(struct drm_device *dev,
  935. struct drm_i915_error_state *error)
  936. {
  937. struct drm_i915_private *dev_priv = dev->dev_private;
  938. struct intel_ring_buffer *ring;
  939. struct drm_i915_gem_request *request;
  940. int i, count;
  941. for_each_ring(ring, dev_priv, i) {
  942. i915_record_ring_state(dev, error, ring);
  943. error->ring[i].batchbuffer =
  944. i915_error_first_batchbuffer(dev_priv, ring);
  945. error->ring[i].ringbuffer =
  946. i915_error_object_create(dev_priv, ring->obj);
  947. count = 0;
  948. list_for_each_entry(request, &ring->request_list, list)
  949. count++;
  950. error->ring[i].num_requests = count;
  951. error->ring[i].requests =
  952. kmalloc(count*sizeof(struct drm_i915_error_request),
  953. GFP_ATOMIC);
  954. if (error->ring[i].requests == NULL) {
  955. error->ring[i].num_requests = 0;
  956. continue;
  957. }
  958. count = 0;
  959. list_for_each_entry(request, &ring->request_list, list) {
  960. struct drm_i915_error_request *erq;
  961. erq = &error->ring[i].requests[count++];
  962. erq->seqno = request->seqno;
  963. erq->jiffies = request->emitted_jiffies;
  964. erq->tail = request->tail;
  965. }
  966. }
  967. }
  968. /**
  969. * i915_capture_error_state - capture an error record for later analysis
  970. * @dev: drm device
  971. *
  972. * Should be called when an error is detected (either a hang or an error
  973. * interrupt) to capture error state from the time of the error. Fills
  974. * out a structure which becomes available in debugfs for user level tools
  975. * to pick up.
  976. */
  977. static void i915_capture_error_state(struct drm_device *dev)
  978. {
  979. struct drm_i915_private *dev_priv = dev->dev_private;
  980. struct drm_i915_gem_object *obj;
  981. struct drm_i915_error_state *error;
  982. unsigned long flags;
  983. int i, pipe;
  984. spin_lock_irqsave(&dev_priv->error_lock, flags);
  985. error = dev_priv->first_error;
  986. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  987. if (error)
  988. return;
  989. /* Account for pipe specific data like PIPE*STAT */
  990. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  991. if (!error) {
  992. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  993. return;
  994. }
  995. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  996. dev->primary->index);
  997. kref_init(&error->ref);
  998. error->eir = I915_READ(EIR);
  999. error->pgtbl_er = I915_READ(PGTBL_ER);
  1000. error->ccid = I915_READ(CCID);
  1001. if (HAS_PCH_SPLIT(dev))
  1002. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1003. else if (IS_VALLEYVIEW(dev))
  1004. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1005. else if (IS_GEN2(dev))
  1006. error->ier = I915_READ16(IER);
  1007. else
  1008. error->ier = I915_READ(IER);
  1009. for_each_pipe(pipe)
  1010. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1011. if (INTEL_INFO(dev)->gen >= 6) {
  1012. error->error = I915_READ(ERROR_GEN6);
  1013. error->done_reg = I915_READ(DONE_REG);
  1014. }
  1015. if (INTEL_INFO(dev)->gen == 7)
  1016. error->err_int = I915_READ(GEN7_ERR_INT);
  1017. i915_get_extra_instdone(dev, error->extra_instdone);
  1018. i915_gem_record_fences(dev, error);
  1019. i915_gem_record_rings(dev, error);
  1020. /* Record buffers on the active and pinned lists. */
  1021. error->active_bo = NULL;
  1022. error->pinned_bo = NULL;
  1023. i = 0;
  1024. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1025. i++;
  1026. error->active_bo_count = i;
  1027. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1028. if (obj->pin_count)
  1029. i++;
  1030. error->pinned_bo_count = i - error->active_bo_count;
  1031. error->active_bo = NULL;
  1032. error->pinned_bo = NULL;
  1033. if (i) {
  1034. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1035. GFP_ATOMIC);
  1036. if (error->active_bo)
  1037. error->pinned_bo =
  1038. error->active_bo + error->active_bo_count;
  1039. }
  1040. if (error->active_bo)
  1041. error->active_bo_count =
  1042. capture_active_bo(error->active_bo,
  1043. error->active_bo_count,
  1044. &dev_priv->mm.active_list);
  1045. if (error->pinned_bo)
  1046. error->pinned_bo_count =
  1047. capture_pinned_bo(error->pinned_bo,
  1048. error->pinned_bo_count,
  1049. &dev_priv->mm.bound_list);
  1050. do_gettimeofday(&error->time);
  1051. error->overlay = intel_overlay_capture_error_state(dev);
  1052. error->display = intel_display_capture_error_state(dev);
  1053. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1054. if (dev_priv->first_error == NULL) {
  1055. dev_priv->first_error = error;
  1056. error = NULL;
  1057. }
  1058. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1059. if (error)
  1060. i915_error_state_free(&error->ref);
  1061. }
  1062. void i915_destroy_error_state(struct drm_device *dev)
  1063. {
  1064. struct drm_i915_private *dev_priv = dev->dev_private;
  1065. struct drm_i915_error_state *error;
  1066. unsigned long flags;
  1067. spin_lock_irqsave(&dev_priv->error_lock, flags);
  1068. error = dev_priv->first_error;
  1069. dev_priv->first_error = NULL;
  1070. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  1071. if (error)
  1072. kref_put(&error->ref, i915_error_state_free);
  1073. }
  1074. #else
  1075. #define i915_capture_error_state(x)
  1076. #endif
  1077. static void i915_report_and_clear_eir(struct drm_device *dev)
  1078. {
  1079. struct drm_i915_private *dev_priv = dev->dev_private;
  1080. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1081. u32 eir = I915_READ(EIR);
  1082. int pipe, i;
  1083. if (!eir)
  1084. return;
  1085. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1086. i915_get_extra_instdone(dev, instdone);
  1087. if (IS_G4X(dev)) {
  1088. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1089. u32 ipeir = I915_READ(IPEIR_I965);
  1090. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1091. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1092. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1093. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1094. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1095. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1096. I915_WRITE(IPEIR_I965, ipeir);
  1097. POSTING_READ(IPEIR_I965);
  1098. }
  1099. if (eir & GM45_ERROR_PAGE_TABLE) {
  1100. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1101. pr_err("page table error\n");
  1102. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1103. I915_WRITE(PGTBL_ER, pgtbl_err);
  1104. POSTING_READ(PGTBL_ER);
  1105. }
  1106. }
  1107. if (!IS_GEN2(dev)) {
  1108. if (eir & I915_ERROR_PAGE_TABLE) {
  1109. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1110. pr_err("page table error\n");
  1111. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1112. I915_WRITE(PGTBL_ER, pgtbl_err);
  1113. POSTING_READ(PGTBL_ER);
  1114. }
  1115. }
  1116. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1117. pr_err("memory refresh error:\n");
  1118. for_each_pipe(pipe)
  1119. pr_err("pipe %c stat: 0x%08x\n",
  1120. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1121. /* pipestat has already been acked */
  1122. }
  1123. if (eir & I915_ERROR_INSTRUCTION) {
  1124. pr_err("instruction error\n");
  1125. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1126. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1127. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1128. if (INTEL_INFO(dev)->gen < 4) {
  1129. u32 ipeir = I915_READ(IPEIR);
  1130. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1131. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1132. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1133. I915_WRITE(IPEIR, ipeir);
  1134. POSTING_READ(IPEIR);
  1135. } else {
  1136. u32 ipeir = I915_READ(IPEIR_I965);
  1137. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1138. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1139. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1140. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1141. I915_WRITE(IPEIR_I965, ipeir);
  1142. POSTING_READ(IPEIR_I965);
  1143. }
  1144. }
  1145. I915_WRITE(EIR, eir);
  1146. POSTING_READ(EIR);
  1147. eir = I915_READ(EIR);
  1148. if (eir) {
  1149. /*
  1150. * some errors might have become stuck,
  1151. * mask them.
  1152. */
  1153. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1154. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1155. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1156. }
  1157. }
  1158. /**
  1159. * i915_handle_error - handle an error interrupt
  1160. * @dev: drm device
  1161. *
  1162. * Do some basic checking of regsiter state at error interrupt time and
  1163. * dump it to the syslog. Also call i915_capture_error_state() to make
  1164. * sure we get a record and make it available in debugfs. Fire a uevent
  1165. * so userspace knows something bad happened (should trigger collection
  1166. * of a ring dump etc.).
  1167. */
  1168. void i915_handle_error(struct drm_device *dev, bool wedged)
  1169. {
  1170. struct drm_i915_private *dev_priv = dev->dev_private;
  1171. struct intel_ring_buffer *ring;
  1172. int i;
  1173. i915_capture_error_state(dev);
  1174. i915_report_and_clear_eir(dev);
  1175. if (wedged) {
  1176. INIT_COMPLETION(dev_priv->error_completion);
  1177. atomic_set(&dev_priv->mm.wedged, 1);
  1178. /*
  1179. * Wakeup waiting processes so they don't hang
  1180. */
  1181. for_each_ring(ring, dev_priv, i)
  1182. wake_up_all(&ring->irq_queue);
  1183. }
  1184. queue_work(dev_priv->wq, &dev_priv->error_work);
  1185. }
  1186. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1187. {
  1188. drm_i915_private_t *dev_priv = dev->dev_private;
  1189. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1190. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1191. struct drm_i915_gem_object *obj;
  1192. struct intel_unpin_work *work;
  1193. unsigned long flags;
  1194. bool stall_detected;
  1195. /* Ignore early vblank irqs */
  1196. if (intel_crtc == NULL)
  1197. return;
  1198. spin_lock_irqsave(&dev->event_lock, flags);
  1199. work = intel_crtc->unpin_work;
  1200. if (work == NULL || work->pending || !work->enable_stall_check) {
  1201. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1202. spin_unlock_irqrestore(&dev->event_lock, flags);
  1203. return;
  1204. }
  1205. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1206. obj = work->pending_flip_obj;
  1207. if (INTEL_INFO(dev)->gen >= 4) {
  1208. int dspsurf = DSPSURF(intel_crtc->plane);
  1209. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1210. obj->gtt_offset;
  1211. } else {
  1212. int dspaddr = DSPADDR(intel_crtc->plane);
  1213. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1214. crtc->y * crtc->fb->pitches[0] +
  1215. crtc->x * crtc->fb->bits_per_pixel/8);
  1216. }
  1217. spin_unlock_irqrestore(&dev->event_lock, flags);
  1218. if (stall_detected) {
  1219. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1220. intel_prepare_page_flip(dev, intel_crtc->plane);
  1221. }
  1222. }
  1223. /* Called from drm generic code, passed 'crtc' which
  1224. * we use as a pipe index
  1225. */
  1226. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1227. {
  1228. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1229. unsigned long irqflags;
  1230. if (!i915_pipe_enabled(dev, pipe))
  1231. return -EINVAL;
  1232. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1233. if (INTEL_INFO(dev)->gen >= 4)
  1234. i915_enable_pipestat(dev_priv, pipe,
  1235. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1236. else
  1237. i915_enable_pipestat(dev_priv, pipe,
  1238. PIPE_VBLANK_INTERRUPT_ENABLE);
  1239. /* maintain vblank delivery even in deep C-states */
  1240. if (dev_priv->info->gen == 3)
  1241. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1242. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1243. return 0;
  1244. }
  1245. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1246. {
  1247. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1248. unsigned long irqflags;
  1249. if (!i915_pipe_enabled(dev, pipe))
  1250. return -EINVAL;
  1251. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1252. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1253. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1254. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1255. return 0;
  1256. }
  1257. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1258. {
  1259. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1260. unsigned long irqflags;
  1261. if (!i915_pipe_enabled(dev, pipe))
  1262. return -EINVAL;
  1263. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1264. ironlake_enable_display_irq(dev_priv,
  1265. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1266. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1267. return 0;
  1268. }
  1269. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1270. {
  1271. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1272. unsigned long irqflags;
  1273. u32 imr;
  1274. if (!i915_pipe_enabled(dev, pipe))
  1275. return -EINVAL;
  1276. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1277. imr = I915_READ(VLV_IMR);
  1278. if (pipe == 0)
  1279. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1280. else
  1281. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1282. I915_WRITE(VLV_IMR, imr);
  1283. i915_enable_pipestat(dev_priv, pipe,
  1284. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1285. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1286. return 0;
  1287. }
  1288. /* Called from drm generic code, passed 'crtc' which
  1289. * we use as a pipe index
  1290. */
  1291. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1292. {
  1293. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1294. unsigned long irqflags;
  1295. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1296. if (dev_priv->info->gen == 3)
  1297. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1298. i915_disable_pipestat(dev_priv, pipe,
  1299. PIPE_VBLANK_INTERRUPT_ENABLE |
  1300. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1301. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1302. }
  1303. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1304. {
  1305. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1306. unsigned long irqflags;
  1307. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1308. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1309. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1310. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1311. }
  1312. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1313. {
  1314. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1315. unsigned long irqflags;
  1316. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1317. ironlake_disable_display_irq(dev_priv,
  1318. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1319. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1320. }
  1321. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1322. {
  1323. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1324. unsigned long irqflags;
  1325. u32 imr;
  1326. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1327. i915_disable_pipestat(dev_priv, pipe,
  1328. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1329. imr = I915_READ(VLV_IMR);
  1330. if (pipe == 0)
  1331. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1332. else
  1333. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1334. I915_WRITE(VLV_IMR, imr);
  1335. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1336. }
  1337. static u32
  1338. ring_last_seqno(struct intel_ring_buffer *ring)
  1339. {
  1340. return list_entry(ring->request_list.prev,
  1341. struct drm_i915_gem_request, list)->seqno;
  1342. }
  1343. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1344. {
  1345. if (list_empty(&ring->request_list) ||
  1346. i915_seqno_passed(ring->get_seqno(ring, false),
  1347. ring_last_seqno(ring))) {
  1348. /* Issue a wake-up to catch stuck h/w. */
  1349. if (waitqueue_active(&ring->irq_queue)) {
  1350. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1351. ring->name);
  1352. wake_up_all(&ring->irq_queue);
  1353. *err = true;
  1354. }
  1355. return true;
  1356. }
  1357. return false;
  1358. }
  1359. static bool kick_ring(struct intel_ring_buffer *ring)
  1360. {
  1361. struct drm_device *dev = ring->dev;
  1362. struct drm_i915_private *dev_priv = dev->dev_private;
  1363. u32 tmp = I915_READ_CTL(ring);
  1364. if (tmp & RING_WAIT) {
  1365. DRM_ERROR("Kicking stuck wait on %s\n",
  1366. ring->name);
  1367. I915_WRITE_CTL(ring, tmp);
  1368. return true;
  1369. }
  1370. return false;
  1371. }
  1372. static bool i915_hangcheck_hung(struct drm_device *dev)
  1373. {
  1374. drm_i915_private_t *dev_priv = dev->dev_private;
  1375. if (dev_priv->hangcheck_count++ > 1) {
  1376. bool hung = true;
  1377. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1378. i915_handle_error(dev, true);
  1379. if (!IS_GEN2(dev)) {
  1380. struct intel_ring_buffer *ring;
  1381. int i;
  1382. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1383. * If so we can simply poke the RB_WAIT bit
  1384. * and break the hang. This should work on
  1385. * all but the second generation chipsets.
  1386. */
  1387. for_each_ring(ring, dev_priv, i)
  1388. hung &= !kick_ring(ring);
  1389. }
  1390. return hung;
  1391. }
  1392. return false;
  1393. }
  1394. /**
  1395. * This is called when the chip hasn't reported back with completed
  1396. * batchbuffers in a long time. The first time this is called we simply record
  1397. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1398. * again, we assume the chip is wedged and try to fix it.
  1399. */
  1400. void i915_hangcheck_elapsed(unsigned long data)
  1401. {
  1402. struct drm_device *dev = (struct drm_device *)data;
  1403. drm_i915_private_t *dev_priv = dev->dev_private;
  1404. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1405. struct intel_ring_buffer *ring;
  1406. bool err = false, idle;
  1407. int i;
  1408. if (!i915_enable_hangcheck)
  1409. return;
  1410. memset(acthd, 0, sizeof(acthd));
  1411. idle = true;
  1412. for_each_ring(ring, dev_priv, i) {
  1413. idle &= i915_hangcheck_ring_idle(ring, &err);
  1414. acthd[i] = intel_ring_get_active_head(ring);
  1415. }
  1416. /* If all work is done then ACTHD clearly hasn't advanced. */
  1417. if (idle) {
  1418. if (err) {
  1419. if (i915_hangcheck_hung(dev))
  1420. return;
  1421. goto repeat;
  1422. }
  1423. dev_priv->hangcheck_count = 0;
  1424. return;
  1425. }
  1426. i915_get_extra_instdone(dev, instdone);
  1427. if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
  1428. memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
  1429. if (i915_hangcheck_hung(dev))
  1430. return;
  1431. } else {
  1432. dev_priv->hangcheck_count = 0;
  1433. memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
  1434. memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
  1435. }
  1436. repeat:
  1437. /* Reset timer case chip hangs without another request being added */
  1438. mod_timer(&dev_priv->hangcheck_timer,
  1439. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1440. }
  1441. /* drm_dma.h hooks
  1442. */
  1443. static void ironlake_irq_preinstall(struct drm_device *dev)
  1444. {
  1445. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1446. atomic_set(&dev_priv->irq_received, 0);
  1447. I915_WRITE(HWSTAM, 0xeffe);
  1448. /* XXX hotplug from PCH */
  1449. I915_WRITE(DEIMR, 0xffffffff);
  1450. I915_WRITE(DEIER, 0x0);
  1451. POSTING_READ(DEIER);
  1452. /* and GT */
  1453. I915_WRITE(GTIMR, 0xffffffff);
  1454. I915_WRITE(GTIER, 0x0);
  1455. POSTING_READ(GTIER);
  1456. /* south display irq */
  1457. I915_WRITE(SDEIMR, 0xffffffff);
  1458. I915_WRITE(SDEIER, 0x0);
  1459. POSTING_READ(SDEIER);
  1460. }
  1461. static void valleyview_irq_preinstall(struct drm_device *dev)
  1462. {
  1463. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1464. int pipe;
  1465. atomic_set(&dev_priv->irq_received, 0);
  1466. /* VLV magic */
  1467. I915_WRITE(VLV_IMR, 0);
  1468. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1469. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1470. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1471. /* and GT */
  1472. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1473. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1474. I915_WRITE(GTIMR, 0xffffffff);
  1475. I915_WRITE(GTIER, 0x0);
  1476. POSTING_READ(GTIER);
  1477. I915_WRITE(DPINVGTT, 0xff);
  1478. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1479. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1480. for_each_pipe(pipe)
  1481. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1482. I915_WRITE(VLV_IIR, 0xffffffff);
  1483. I915_WRITE(VLV_IMR, 0xffffffff);
  1484. I915_WRITE(VLV_IER, 0x0);
  1485. POSTING_READ(VLV_IER);
  1486. }
  1487. /*
  1488. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1489. * duration to 2ms (which is the minimum in the Display Port spec)
  1490. *
  1491. * This register is the same on all known PCH chips.
  1492. */
  1493. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1494. {
  1495. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1496. u32 hotplug;
  1497. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1498. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1499. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1500. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1501. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1502. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1503. }
  1504. static int ironlake_irq_postinstall(struct drm_device *dev)
  1505. {
  1506. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1507. /* enable kind of interrupts always enabled */
  1508. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1509. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1510. u32 render_irqs;
  1511. u32 hotplug_mask;
  1512. dev_priv->irq_mask = ~display_mask;
  1513. /* should always can generate irq */
  1514. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1515. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1516. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1517. POSTING_READ(DEIER);
  1518. dev_priv->gt_irq_mask = ~0;
  1519. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1520. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1521. if (IS_GEN6(dev))
  1522. render_irqs =
  1523. GT_USER_INTERRUPT |
  1524. GEN6_BSD_USER_INTERRUPT |
  1525. GEN6_BLITTER_USER_INTERRUPT;
  1526. else
  1527. render_irqs =
  1528. GT_USER_INTERRUPT |
  1529. GT_PIPE_NOTIFY |
  1530. GT_BSD_USER_INTERRUPT;
  1531. I915_WRITE(GTIER, render_irqs);
  1532. POSTING_READ(GTIER);
  1533. if (HAS_PCH_CPT(dev)) {
  1534. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1535. SDE_PORTB_HOTPLUG_CPT |
  1536. SDE_PORTC_HOTPLUG_CPT |
  1537. SDE_PORTD_HOTPLUG_CPT);
  1538. } else {
  1539. hotplug_mask = (SDE_CRT_HOTPLUG |
  1540. SDE_PORTB_HOTPLUG |
  1541. SDE_PORTC_HOTPLUG |
  1542. SDE_PORTD_HOTPLUG |
  1543. SDE_AUX_MASK);
  1544. }
  1545. dev_priv->pch_irq_mask = ~hotplug_mask;
  1546. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1547. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1548. I915_WRITE(SDEIER, hotplug_mask);
  1549. POSTING_READ(SDEIER);
  1550. ironlake_enable_pch_hotplug(dev);
  1551. if (IS_IRONLAKE_M(dev)) {
  1552. /* Clear & enable PCU event interrupts */
  1553. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1554. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1555. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1556. }
  1557. return 0;
  1558. }
  1559. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1560. {
  1561. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1562. /* enable kind of interrupts always enabled */
  1563. u32 display_mask =
  1564. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1565. DE_PLANEC_FLIP_DONE_IVB |
  1566. DE_PLANEB_FLIP_DONE_IVB |
  1567. DE_PLANEA_FLIP_DONE_IVB;
  1568. u32 render_irqs;
  1569. u32 hotplug_mask;
  1570. dev_priv->irq_mask = ~display_mask;
  1571. /* should always can generate irq */
  1572. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1573. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1574. I915_WRITE(DEIER,
  1575. display_mask |
  1576. DE_PIPEC_VBLANK_IVB |
  1577. DE_PIPEB_VBLANK_IVB |
  1578. DE_PIPEA_VBLANK_IVB);
  1579. POSTING_READ(DEIER);
  1580. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1581. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1582. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1583. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1584. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1585. I915_WRITE(GTIER, render_irqs);
  1586. POSTING_READ(GTIER);
  1587. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1588. SDE_PORTB_HOTPLUG_CPT |
  1589. SDE_PORTC_HOTPLUG_CPT |
  1590. SDE_PORTD_HOTPLUG_CPT);
  1591. dev_priv->pch_irq_mask = ~hotplug_mask;
  1592. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1593. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1594. I915_WRITE(SDEIER, hotplug_mask);
  1595. POSTING_READ(SDEIER);
  1596. ironlake_enable_pch_hotplug(dev);
  1597. return 0;
  1598. }
  1599. static int valleyview_irq_postinstall(struct drm_device *dev)
  1600. {
  1601. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1602. u32 enable_mask;
  1603. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1604. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1605. u16 msid;
  1606. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1607. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1608. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1609. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1610. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1611. /*
  1612. *Leave vblank interrupts masked initially. enable/disable will
  1613. * toggle them based on usage.
  1614. */
  1615. dev_priv->irq_mask = (~enable_mask) |
  1616. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1617. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1618. dev_priv->pipestat[0] = 0;
  1619. dev_priv->pipestat[1] = 0;
  1620. /* Hack for broken MSIs on VLV */
  1621. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1622. pci_read_config_word(dev->pdev, 0x98, &msid);
  1623. msid &= 0xff; /* mask out delivery bits */
  1624. msid |= (1<<14);
  1625. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1626. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1627. I915_WRITE(VLV_IER, enable_mask);
  1628. I915_WRITE(VLV_IIR, 0xffffffff);
  1629. I915_WRITE(PIPESTAT(0), 0xffff);
  1630. I915_WRITE(PIPESTAT(1), 0xffff);
  1631. POSTING_READ(VLV_IER);
  1632. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1633. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1634. I915_WRITE(VLV_IIR, 0xffffffff);
  1635. I915_WRITE(VLV_IIR, 0xffffffff);
  1636. dev_priv->gt_irq_mask = ~0;
  1637. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1638. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1639. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1640. I915_WRITE(GTIER, GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
  1641. GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  1642. GT_GEN6_BLT_USER_INTERRUPT |
  1643. GT_GEN6_BSD_USER_INTERRUPT |
  1644. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  1645. GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
  1646. GT_PIPE_NOTIFY |
  1647. GT_RENDER_CS_ERROR_INTERRUPT |
  1648. GT_SYNC_STATUS |
  1649. GT_USER_INTERRUPT);
  1650. POSTING_READ(GTIER);
  1651. /* ack & enable invalid PTE error interrupts */
  1652. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1653. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1654. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1655. #endif
  1656. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1657. #if 0 /* FIXME: check register definitions; some have moved */
  1658. /* Note HDMI and DP share bits */
  1659. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1660. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1661. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1662. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1663. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1664. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1665. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1666. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1667. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1668. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1669. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1670. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1671. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1672. }
  1673. #endif
  1674. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1675. return 0;
  1676. }
  1677. static void valleyview_irq_uninstall(struct drm_device *dev)
  1678. {
  1679. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1680. int pipe;
  1681. if (!dev_priv)
  1682. return;
  1683. for_each_pipe(pipe)
  1684. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1685. I915_WRITE(HWSTAM, 0xffffffff);
  1686. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1687. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1688. for_each_pipe(pipe)
  1689. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1690. I915_WRITE(VLV_IIR, 0xffffffff);
  1691. I915_WRITE(VLV_IMR, 0xffffffff);
  1692. I915_WRITE(VLV_IER, 0x0);
  1693. POSTING_READ(VLV_IER);
  1694. }
  1695. static void ironlake_irq_uninstall(struct drm_device *dev)
  1696. {
  1697. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1698. if (!dev_priv)
  1699. return;
  1700. I915_WRITE(HWSTAM, 0xffffffff);
  1701. I915_WRITE(DEIMR, 0xffffffff);
  1702. I915_WRITE(DEIER, 0x0);
  1703. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1704. I915_WRITE(GTIMR, 0xffffffff);
  1705. I915_WRITE(GTIER, 0x0);
  1706. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1707. I915_WRITE(SDEIMR, 0xffffffff);
  1708. I915_WRITE(SDEIER, 0x0);
  1709. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1710. }
  1711. static void i8xx_irq_preinstall(struct drm_device * dev)
  1712. {
  1713. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1714. int pipe;
  1715. atomic_set(&dev_priv->irq_received, 0);
  1716. for_each_pipe(pipe)
  1717. I915_WRITE(PIPESTAT(pipe), 0);
  1718. I915_WRITE16(IMR, 0xffff);
  1719. I915_WRITE16(IER, 0x0);
  1720. POSTING_READ16(IER);
  1721. }
  1722. static int i8xx_irq_postinstall(struct drm_device *dev)
  1723. {
  1724. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1725. dev_priv->pipestat[0] = 0;
  1726. dev_priv->pipestat[1] = 0;
  1727. I915_WRITE16(EMR,
  1728. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1729. /* Unmask the interrupts that we always want on. */
  1730. dev_priv->irq_mask =
  1731. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1732. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1733. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1734. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1735. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1736. I915_WRITE16(IMR, dev_priv->irq_mask);
  1737. I915_WRITE16(IER,
  1738. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1739. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1740. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1741. I915_USER_INTERRUPT);
  1742. POSTING_READ16(IER);
  1743. return 0;
  1744. }
  1745. static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
  1746. {
  1747. struct drm_device *dev = (struct drm_device *) arg;
  1748. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1749. u16 iir, new_iir;
  1750. u32 pipe_stats[2];
  1751. unsigned long irqflags;
  1752. int irq_received;
  1753. int pipe;
  1754. u16 flip_mask =
  1755. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1756. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1757. atomic_inc(&dev_priv->irq_received);
  1758. iir = I915_READ16(IIR);
  1759. if (iir == 0)
  1760. return IRQ_NONE;
  1761. while (iir & ~flip_mask) {
  1762. /* Can't rely on pipestat interrupt bit in iir as it might
  1763. * have been cleared after the pipestat interrupt was received.
  1764. * It doesn't set the bit in iir again, but it still produces
  1765. * interrupts (for non-MSI).
  1766. */
  1767. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1768. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1769. i915_handle_error(dev, false);
  1770. for_each_pipe(pipe) {
  1771. int reg = PIPESTAT(pipe);
  1772. pipe_stats[pipe] = I915_READ(reg);
  1773. /*
  1774. * Clear the PIPE*STAT regs before the IIR
  1775. */
  1776. if (pipe_stats[pipe] & 0x8000ffff) {
  1777. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1778. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1779. pipe_name(pipe));
  1780. I915_WRITE(reg, pipe_stats[pipe]);
  1781. irq_received = 1;
  1782. }
  1783. }
  1784. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1785. I915_WRITE16(IIR, iir & ~flip_mask);
  1786. new_iir = I915_READ16(IIR); /* Flush posted writes */
  1787. i915_update_dri1_breadcrumb(dev);
  1788. if (iir & I915_USER_INTERRUPT)
  1789. notify_ring(dev, &dev_priv->ring[RCS]);
  1790. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1791. drm_handle_vblank(dev, 0)) {
  1792. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1793. intel_prepare_page_flip(dev, 0);
  1794. intel_finish_page_flip(dev, 0);
  1795. flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
  1796. }
  1797. }
  1798. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1799. drm_handle_vblank(dev, 1)) {
  1800. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1801. intel_prepare_page_flip(dev, 1);
  1802. intel_finish_page_flip(dev, 1);
  1803. flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1804. }
  1805. }
  1806. iir = new_iir;
  1807. }
  1808. return IRQ_HANDLED;
  1809. }
  1810. static void i8xx_irq_uninstall(struct drm_device * dev)
  1811. {
  1812. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1813. int pipe;
  1814. for_each_pipe(pipe) {
  1815. /* Clear enable bits; then clear status bits */
  1816. I915_WRITE(PIPESTAT(pipe), 0);
  1817. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  1818. }
  1819. I915_WRITE16(IMR, 0xffff);
  1820. I915_WRITE16(IER, 0x0);
  1821. I915_WRITE16(IIR, I915_READ16(IIR));
  1822. }
  1823. static void i915_irq_preinstall(struct drm_device * dev)
  1824. {
  1825. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1826. int pipe;
  1827. atomic_set(&dev_priv->irq_received, 0);
  1828. if (I915_HAS_HOTPLUG(dev)) {
  1829. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1830. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1831. }
  1832. I915_WRITE16(HWSTAM, 0xeffe);
  1833. for_each_pipe(pipe)
  1834. I915_WRITE(PIPESTAT(pipe), 0);
  1835. I915_WRITE(IMR, 0xffffffff);
  1836. I915_WRITE(IER, 0x0);
  1837. POSTING_READ(IER);
  1838. }
  1839. static int i915_irq_postinstall(struct drm_device *dev)
  1840. {
  1841. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1842. u32 enable_mask;
  1843. dev_priv->pipestat[0] = 0;
  1844. dev_priv->pipestat[1] = 0;
  1845. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  1846. /* Unmask the interrupts that we always want on. */
  1847. dev_priv->irq_mask =
  1848. ~(I915_ASLE_INTERRUPT |
  1849. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1850. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1851. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1852. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  1853. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1854. enable_mask =
  1855. I915_ASLE_INTERRUPT |
  1856. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1857. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1858. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  1859. I915_USER_INTERRUPT;
  1860. if (I915_HAS_HOTPLUG(dev)) {
  1861. /* Enable in IER... */
  1862. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1863. /* and unmask in IMR */
  1864. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1865. }
  1866. I915_WRITE(IMR, dev_priv->irq_mask);
  1867. I915_WRITE(IER, enable_mask);
  1868. POSTING_READ(IER);
  1869. if (I915_HAS_HOTPLUG(dev)) {
  1870. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1871. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1872. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1873. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1874. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1875. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1876. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1877. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
  1878. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1879. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
  1880. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1881. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1882. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1883. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1884. }
  1885. /* Ignore TV since it's buggy */
  1886. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1887. }
  1888. intel_opregion_enable_asle(dev);
  1889. return 0;
  1890. }
  1891. static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
  1892. {
  1893. struct drm_device *dev = (struct drm_device *) arg;
  1894. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1895. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  1896. unsigned long irqflags;
  1897. u32 flip_mask =
  1898. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  1899. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  1900. u32 flip[2] = {
  1901. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
  1902. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
  1903. };
  1904. int pipe, ret = IRQ_NONE;
  1905. atomic_inc(&dev_priv->irq_received);
  1906. iir = I915_READ(IIR);
  1907. do {
  1908. bool irq_received = (iir & ~flip_mask) != 0;
  1909. bool blc_event = false;
  1910. /* Can't rely on pipestat interrupt bit in iir as it might
  1911. * have been cleared after the pipestat interrupt was received.
  1912. * It doesn't set the bit in iir again, but it still produces
  1913. * interrupts (for non-MSI).
  1914. */
  1915. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1916. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1917. i915_handle_error(dev, false);
  1918. for_each_pipe(pipe) {
  1919. int reg = PIPESTAT(pipe);
  1920. pipe_stats[pipe] = I915_READ(reg);
  1921. /* Clear the PIPE*STAT regs before the IIR */
  1922. if (pipe_stats[pipe] & 0x8000ffff) {
  1923. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1924. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1925. pipe_name(pipe));
  1926. I915_WRITE(reg, pipe_stats[pipe]);
  1927. irq_received = true;
  1928. }
  1929. }
  1930. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1931. if (!irq_received)
  1932. break;
  1933. /* Consume port. Then clear IIR or we'll miss events */
  1934. if ((I915_HAS_HOTPLUG(dev)) &&
  1935. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1936. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1937. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1938. hotplug_status);
  1939. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1940. queue_work(dev_priv->wq,
  1941. &dev_priv->hotplug_work);
  1942. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1943. POSTING_READ(PORT_HOTPLUG_STAT);
  1944. }
  1945. I915_WRITE(IIR, iir & ~flip_mask);
  1946. new_iir = I915_READ(IIR); /* Flush posted writes */
  1947. if (iir & I915_USER_INTERRUPT)
  1948. notify_ring(dev, &dev_priv->ring[RCS]);
  1949. for_each_pipe(pipe) {
  1950. int plane = pipe;
  1951. if (IS_MOBILE(dev))
  1952. plane = !plane;
  1953. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  1954. drm_handle_vblank(dev, pipe)) {
  1955. if (iir & flip[plane]) {
  1956. intel_prepare_page_flip(dev, plane);
  1957. intel_finish_page_flip(dev, pipe);
  1958. flip_mask &= ~flip[plane];
  1959. }
  1960. }
  1961. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1962. blc_event = true;
  1963. }
  1964. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1965. intel_opregion_asle_intr(dev);
  1966. /* With MSI, interrupts are only generated when iir
  1967. * transitions from zero to nonzero. If another bit got
  1968. * set while we were handling the existing iir bits, then
  1969. * we would never get another interrupt.
  1970. *
  1971. * This is fine on non-MSI as well, as if we hit this path
  1972. * we avoid exiting the interrupt handler only to generate
  1973. * another one.
  1974. *
  1975. * Note that for MSI this could cause a stray interrupt report
  1976. * if an interrupt landed in the time between writing IIR and
  1977. * the posting read. This should be rare enough to never
  1978. * trigger the 99% of 100,000 interrupts test for disabling
  1979. * stray interrupts.
  1980. */
  1981. ret = IRQ_HANDLED;
  1982. iir = new_iir;
  1983. } while (iir & ~flip_mask);
  1984. i915_update_dri1_breadcrumb(dev);
  1985. return ret;
  1986. }
  1987. static void i915_irq_uninstall(struct drm_device * dev)
  1988. {
  1989. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1990. int pipe;
  1991. if (I915_HAS_HOTPLUG(dev)) {
  1992. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1993. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1994. }
  1995. I915_WRITE16(HWSTAM, 0xffff);
  1996. for_each_pipe(pipe) {
  1997. /* Clear enable bits; then clear status bits */
  1998. I915_WRITE(PIPESTAT(pipe), 0);
  1999. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2000. }
  2001. I915_WRITE(IMR, 0xffffffff);
  2002. I915_WRITE(IER, 0x0);
  2003. I915_WRITE(IIR, I915_READ(IIR));
  2004. }
  2005. static void i965_irq_preinstall(struct drm_device * dev)
  2006. {
  2007. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2008. int pipe;
  2009. atomic_set(&dev_priv->irq_received, 0);
  2010. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2011. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2012. I915_WRITE(HWSTAM, 0xeffe);
  2013. for_each_pipe(pipe)
  2014. I915_WRITE(PIPESTAT(pipe), 0);
  2015. I915_WRITE(IMR, 0xffffffff);
  2016. I915_WRITE(IER, 0x0);
  2017. POSTING_READ(IER);
  2018. }
  2019. static int i965_irq_postinstall(struct drm_device *dev)
  2020. {
  2021. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2022. u32 hotplug_en;
  2023. u32 enable_mask;
  2024. u32 error_mask;
  2025. /* Unmask the interrupts that we always want on. */
  2026. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2027. I915_DISPLAY_PORT_INTERRUPT |
  2028. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2029. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2030. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2031. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2032. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2033. enable_mask = ~dev_priv->irq_mask;
  2034. enable_mask |= I915_USER_INTERRUPT;
  2035. if (IS_G4X(dev))
  2036. enable_mask |= I915_BSD_USER_INTERRUPT;
  2037. dev_priv->pipestat[0] = 0;
  2038. dev_priv->pipestat[1] = 0;
  2039. /*
  2040. * Enable some error detection, note the instruction error mask
  2041. * bit is reserved, so we leave it masked.
  2042. */
  2043. if (IS_G4X(dev)) {
  2044. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2045. GM45_ERROR_MEM_PRIV |
  2046. GM45_ERROR_CP_PRIV |
  2047. I915_ERROR_MEMORY_REFRESH);
  2048. } else {
  2049. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2050. I915_ERROR_MEMORY_REFRESH);
  2051. }
  2052. I915_WRITE(EMR, error_mask);
  2053. I915_WRITE(IMR, dev_priv->irq_mask);
  2054. I915_WRITE(IER, enable_mask);
  2055. POSTING_READ(IER);
  2056. /* Note HDMI and DP share hotplug bits */
  2057. hotplug_en = 0;
  2058. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  2059. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  2060. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  2061. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  2062. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  2063. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  2064. if (IS_G4X(dev)) {
  2065. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
  2066. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2067. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
  2068. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2069. } else {
  2070. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
  2071. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  2072. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
  2073. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  2074. }
  2075. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  2076. hotplug_en |= CRT_HOTPLUG_INT_EN;
  2077. /* Programming the CRT detection parameters tends
  2078. to generate a spurious hotplug event about three
  2079. seconds later. So just do it once.
  2080. */
  2081. if (IS_G4X(dev))
  2082. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2083. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2084. }
  2085. /* Ignore TV since it's buggy */
  2086. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2087. intel_opregion_enable_asle(dev);
  2088. return 0;
  2089. }
  2090. static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
  2091. {
  2092. struct drm_device *dev = (struct drm_device *) arg;
  2093. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2094. u32 iir, new_iir;
  2095. u32 pipe_stats[I915_MAX_PIPES];
  2096. unsigned long irqflags;
  2097. int irq_received;
  2098. int ret = IRQ_NONE, pipe;
  2099. atomic_inc(&dev_priv->irq_received);
  2100. iir = I915_READ(IIR);
  2101. for (;;) {
  2102. bool blc_event = false;
  2103. irq_received = iir != 0;
  2104. /* Can't rely on pipestat interrupt bit in iir as it might
  2105. * have been cleared after the pipestat interrupt was received.
  2106. * It doesn't set the bit in iir again, but it still produces
  2107. * interrupts (for non-MSI).
  2108. */
  2109. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2110. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2111. i915_handle_error(dev, false);
  2112. for_each_pipe(pipe) {
  2113. int reg = PIPESTAT(pipe);
  2114. pipe_stats[pipe] = I915_READ(reg);
  2115. /*
  2116. * Clear the PIPE*STAT regs before the IIR
  2117. */
  2118. if (pipe_stats[pipe] & 0x8000ffff) {
  2119. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2120. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2121. pipe_name(pipe));
  2122. I915_WRITE(reg, pipe_stats[pipe]);
  2123. irq_received = 1;
  2124. }
  2125. }
  2126. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2127. if (!irq_received)
  2128. break;
  2129. ret = IRQ_HANDLED;
  2130. /* Consume port. Then clear IIR or we'll miss events */
  2131. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2132. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2133. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2134. hotplug_status);
  2135. if (hotplug_status & dev_priv->hotplug_supported_mask)
  2136. queue_work(dev_priv->wq,
  2137. &dev_priv->hotplug_work);
  2138. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2139. I915_READ(PORT_HOTPLUG_STAT);
  2140. }
  2141. I915_WRITE(IIR, iir);
  2142. new_iir = I915_READ(IIR); /* Flush posted writes */
  2143. if (iir & I915_USER_INTERRUPT)
  2144. notify_ring(dev, &dev_priv->ring[RCS]);
  2145. if (iir & I915_BSD_USER_INTERRUPT)
  2146. notify_ring(dev, &dev_priv->ring[VCS]);
  2147. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  2148. intel_prepare_page_flip(dev, 0);
  2149. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  2150. intel_prepare_page_flip(dev, 1);
  2151. for_each_pipe(pipe) {
  2152. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2153. drm_handle_vblank(dev, pipe)) {
  2154. i915_pageflip_stall_check(dev, pipe);
  2155. intel_finish_page_flip(dev, pipe);
  2156. }
  2157. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2158. blc_event = true;
  2159. }
  2160. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2161. intel_opregion_asle_intr(dev);
  2162. /* With MSI, interrupts are only generated when iir
  2163. * transitions from zero to nonzero. If another bit got
  2164. * set while we were handling the existing iir bits, then
  2165. * we would never get another interrupt.
  2166. *
  2167. * This is fine on non-MSI as well, as if we hit this path
  2168. * we avoid exiting the interrupt handler only to generate
  2169. * another one.
  2170. *
  2171. * Note that for MSI this could cause a stray interrupt report
  2172. * if an interrupt landed in the time between writing IIR and
  2173. * the posting read. This should be rare enough to never
  2174. * trigger the 99% of 100,000 interrupts test for disabling
  2175. * stray interrupts.
  2176. */
  2177. iir = new_iir;
  2178. }
  2179. i915_update_dri1_breadcrumb(dev);
  2180. return ret;
  2181. }
  2182. static void i965_irq_uninstall(struct drm_device * dev)
  2183. {
  2184. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2185. int pipe;
  2186. if (!dev_priv)
  2187. return;
  2188. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2189. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2190. I915_WRITE(HWSTAM, 0xffffffff);
  2191. for_each_pipe(pipe)
  2192. I915_WRITE(PIPESTAT(pipe), 0);
  2193. I915_WRITE(IMR, 0xffffffff);
  2194. I915_WRITE(IER, 0x0);
  2195. for_each_pipe(pipe)
  2196. I915_WRITE(PIPESTAT(pipe),
  2197. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2198. I915_WRITE(IIR, I915_READ(IIR));
  2199. }
  2200. void intel_irq_init(struct drm_device *dev)
  2201. {
  2202. struct drm_i915_private *dev_priv = dev->dev_private;
  2203. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2204. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  2205. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2206. INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
  2207. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2208. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2209. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2210. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2211. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2212. }
  2213. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2214. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2215. else
  2216. dev->driver->get_vblank_timestamp = NULL;
  2217. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2218. if (IS_VALLEYVIEW(dev)) {
  2219. dev->driver->irq_handler = valleyview_irq_handler;
  2220. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2221. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2222. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2223. dev->driver->enable_vblank = valleyview_enable_vblank;
  2224. dev->driver->disable_vblank = valleyview_disable_vblank;
  2225. } else if (IS_IVYBRIDGE(dev)) {
  2226. /* Share pre & uninstall handlers with ILK/SNB */
  2227. dev->driver->irq_handler = ivybridge_irq_handler;
  2228. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2229. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2230. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2231. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2232. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2233. } else if (IS_HASWELL(dev)) {
  2234. /* Share interrupts handling with IVB */
  2235. dev->driver->irq_handler = ivybridge_irq_handler;
  2236. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2237. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2238. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2239. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2240. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2241. } else if (HAS_PCH_SPLIT(dev)) {
  2242. dev->driver->irq_handler = ironlake_irq_handler;
  2243. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2244. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2245. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2246. dev->driver->enable_vblank = ironlake_enable_vblank;
  2247. dev->driver->disable_vblank = ironlake_disable_vblank;
  2248. } else {
  2249. if (INTEL_INFO(dev)->gen == 2) {
  2250. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2251. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2252. dev->driver->irq_handler = i8xx_irq_handler;
  2253. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2254. } else if (INTEL_INFO(dev)->gen == 3) {
  2255. /* IIR "flip pending" means done if this bit is set */
  2256. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  2257. dev->driver->irq_preinstall = i915_irq_preinstall;
  2258. dev->driver->irq_postinstall = i915_irq_postinstall;
  2259. dev->driver->irq_uninstall = i915_irq_uninstall;
  2260. dev->driver->irq_handler = i915_irq_handler;
  2261. } else {
  2262. dev->driver->irq_preinstall = i965_irq_preinstall;
  2263. dev->driver->irq_postinstall = i965_irq_postinstall;
  2264. dev->driver->irq_uninstall = i965_irq_uninstall;
  2265. dev->driver->irq_handler = i965_irq_handler;
  2266. }
  2267. dev->driver->enable_vblank = i915_enable_vblank;
  2268. dev->driver->disable_vblank = i915_disable_vblank;
  2269. }
  2270. }