i915_gem.c 130 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. *
  26. */
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "i915_drm.h"
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/slab.h>
  34. #include <linux/swap.h>
  35. #include <linux/pci.h>
  36. #include <linux/intel-gtt.h>
  37. static uint32_t i915_gem_get_gtt_alignment(struct drm_gem_object *obj);
  38. static int i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
  39. bool pipelined);
  40. static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
  41. static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
  42. static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
  43. int write);
  44. static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  45. uint64_t offset,
  46. uint64_t size);
  47. static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
  48. static int i915_gem_object_wait_rendering(struct drm_gem_object *obj,
  49. bool interruptible);
  50. static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
  51. unsigned alignment);
  52. static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
  53. static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  54. struct drm_i915_gem_pwrite *args,
  55. struct drm_file *file_priv);
  56. static void i915_gem_free_object_tail(struct drm_gem_object *obj);
  57. static int
  58. i915_gem_object_get_pages(struct drm_gem_object *obj,
  59. gfp_t gfpmask);
  60. static void
  61. i915_gem_object_put_pages(struct drm_gem_object *obj);
  62. static LIST_HEAD(shrink_list);
  63. static DEFINE_SPINLOCK(shrink_list_lock);
  64. /* some bookkeeping */
  65. static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
  66. size_t size)
  67. {
  68. dev_priv->mm.object_count++;
  69. dev_priv->mm.object_memory += size;
  70. }
  71. static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
  72. size_t size)
  73. {
  74. dev_priv->mm.object_count--;
  75. dev_priv->mm.object_memory -= size;
  76. }
  77. static void i915_gem_info_add_gtt(struct drm_i915_private *dev_priv,
  78. size_t size)
  79. {
  80. dev_priv->mm.gtt_count++;
  81. dev_priv->mm.gtt_memory += size;
  82. }
  83. static void i915_gem_info_remove_gtt(struct drm_i915_private *dev_priv,
  84. size_t size)
  85. {
  86. dev_priv->mm.gtt_count--;
  87. dev_priv->mm.gtt_memory -= size;
  88. }
  89. static void i915_gem_info_add_pin(struct drm_i915_private *dev_priv,
  90. size_t size)
  91. {
  92. dev_priv->mm.pin_count++;
  93. dev_priv->mm.pin_memory += size;
  94. }
  95. static void i915_gem_info_remove_pin(struct drm_i915_private *dev_priv,
  96. size_t size)
  97. {
  98. dev_priv->mm.pin_count--;
  99. dev_priv->mm.pin_memory -= size;
  100. }
  101. int
  102. i915_gem_check_is_wedged(struct drm_device *dev)
  103. {
  104. struct drm_i915_private *dev_priv = dev->dev_private;
  105. struct completion *x = &dev_priv->error_completion;
  106. unsigned long flags;
  107. int ret;
  108. if (!atomic_read(&dev_priv->mm.wedged))
  109. return 0;
  110. ret = wait_for_completion_interruptible(x);
  111. if (ret)
  112. return ret;
  113. /* Success, we reset the GPU! */
  114. if (!atomic_read(&dev_priv->mm.wedged))
  115. return 0;
  116. /* GPU is hung, bump the completion count to account for
  117. * the token we just consumed so that we never hit zero and
  118. * end up waiting upon a subsequent completion event that
  119. * will never happen.
  120. */
  121. spin_lock_irqsave(&x->wait.lock, flags);
  122. x->done++;
  123. spin_unlock_irqrestore(&x->wait.lock, flags);
  124. return -EIO;
  125. }
  126. static int i915_mutex_lock_interruptible(struct drm_device *dev)
  127. {
  128. struct drm_i915_private *dev_priv = dev->dev_private;
  129. int ret;
  130. ret = i915_gem_check_is_wedged(dev);
  131. if (ret)
  132. return ret;
  133. ret = mutex_lock_interruptible(&dev->struct_mutex);
  134. if (ret)
  135. return ret;
  136. if (atomic_read(&dev_priv->mm.wedged)) {
  137. mutex_unlock(&dev->struct_mutex);
  138. return -EAGAIN;
  139. }
  140. WARN_ON(i915_verify_lists(dev));
  141. return 0;
  142. }
  143. static inline bool
  144. i915_gem_object_is_inactive(struct drm_i915_gem_object *obj_priv)
  145. {
  146. return obj_priv->gtt_space &&
  147. !obj_priv->active &&
  148. obj_priv->pin_count == 0;
  149. }
  150. int i915_gem_do_init(struct drm_device *dev,
  151. unsigned long start,
  152. unsigned long end)
  153. {
  154. drm_i915_private_t *dev_priv = dev->dev_private;
  155. if (start >= end ||
  156. (start & (PAGE_SIZE - 1)) != 0 ||
  157. (end & (PAGE_SIZE - 1)) != 0) {
  158. return -EINVAL;
  159. }
  160. drm_mm_init(&dev_priv->mm.gtt_space, start,
  161. end - start);
  162. dev_priv->mm.gtt_total = end - start;
  163. return 0;
  164. }
  165. int
  166. i915_gem_init_ioctl(struct drm_device *dev, void *data,
  167. struct drm_file *file_priv)
  168. {
  169. struct drm_i915_gem_init *args = data;
  170. int ret;
  171. mutex_lock(&dev->struct_mutex);
  172. ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
  173. mutex_unlock(&dev->struct_mutex);
  174. return ret;
  175. }
  176. int
  177. i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  178. struct drm_file *file_priv)
  179. {
  180. struct drm_i915_private *dev_priv = dev->dev_private;
  181. struct drm_i915_gem_get_aperture *args = data;
  182. if (!(dev->driver->driver_features & DRIVER_GEM))
  183. return -ENODEV;
  184. mutex_lock(&dev->struct_mutex);
  185. args->aper_size = dev_priv->mm.gtt_total;
  186. args->aper_available_size = args->aper_size - dev_priv->mm.pin_memory;
  187. mutex_unlock(&dev->struct_mutex);
  188. return 0;
  189. }
  190. /**
  191. * Creates a new mm object and returns a handle to it.
  192. */
  193. int
  194. i915_gem_create_ioctl(struct drm_device *dev, void *data,
  195. struct drm_file *file_priv)
  196. {
  197. struct drm_i915_gem_create *args = data;
  198. struct drm_gem_object *obj;
  199. int ret;
  200. u32 handle;
  201. args->size = roundup(args->size, PAGE_SIZE);
  202. /* Allocate the new object */
  203. obj = i915_gem_alloc_object(dev, args->size);
  204. if (obj == NULL)
  205. return -ENOMEM;
  206. ret = drm_gem_handle_create(file_priv, obj, &handle);
  207. if (ret) {
  208. drm_gem_object_release(obj);
  209. i915_gem_info_remove_obj(dev->dev_private, obj->size);
  210. kfree(obj);
  211. return ret;
  212. }
  213. /* drop reference from allocate - handle holds it now */
  214. drm_gem_object_unreference(obj);
  215. trace_i915_gem_object_create(obj);
  216. args->handle = handle;
  217. return 0;
  218. }
  219. static inline int
  220. fast_shmem_read(struct page **pages,
  221. loff_t page_base, int page_offset,
  222. char __user *data,
  223. int length)
  224. {
  225. char *vaddr;
  226. int ret;
  227. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  228. ret = __copy_to_user_inatomic(data, vaddr + page_offset, length);
  229. kunmap_atomic(vaddr, KM_USER0);
  230. return ret;
  231. }
  232. static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
  233. {
  234. drm_i915_private_t *dev_priv = obj->dev->dev_private;
  235. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  236. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  237. obj_priv->tiling_mode != I915_TILING_NONE;
  238. }
  239. static inline void
  240. slow_shmem_copy(struct page *dst_page,
  241. int dst_offset,
  242. struct page *src_page,
  243. int src_offset,
  244. int length)
  245. {
  246. char *dst_vaddr, *src_vaddr;
  247. dst_vaddr = kmap(dst_page);
  248. src_vaddr = kmap(src_page);
  249. memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
  250. kunmap(src_page);
  251. kunmap(dst_page);
  252. }
  253. static inline void
  254. slow_shmem_bit17_copy(struct page *gpu_page,
  255. int gpu_offset,
  256. struct page *cpu_page,
  257. int cpu_offset,
  258. int length,
  259. int is_read)
  260. {
  261. char *gpu_vaddr, *cpu_vaddr;
  262. /* Use the unswizzled path if this page isn't affected. */
  263. if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
  264. if (is_read)
  265. return slow_shmem_copy(cpu_page, cpu_offset,
  266. gpu_page, gpu_offset, length);
  267. else
  268. return slow_shmem_copy(gpu_page, gpu_offset,
  269. cpu_page, cpu_offset, length);
  270. }
  271. gpu_vaddr = kmap(gpu_page);
  272. cpu_vaddr = kmap(cpu_page);
  273. /* Copy the data, XORing A6 with A17 (1). The user already knows he's
  274. * XORing with the other bits (A9 for Y, A9 and A10 for X)
  275. */
  276. while (length > 0) {
  277. int cacheline_end = ALIGN(gpu_offset + 1, 64);
  278. int this_length = min(cacheline_end - gpu_offset, length);
  279. int swizzled_gpu_offset = gpu_offset ^ 64;
  280. if (is_read) {
  281. memcpy(cpu_vaddr + cpu_offset,
  282. gpu_vaddr + swizzled_gpu_offset,
  283. this_length);
  284. } else {
  285. memcpy(gpu_vaddr + swizzled_gpu_offset,
  286. cpu_vaddr + cpu_offset,
  287. this_length);
  288. }
  289. cpu_offset += this_length;
  290. gpu_offset += this_length;
  291. length -= this_length;
  292. }
  293. kunmap(cpu_page);
  294. kunmap(gpu_page);
  295. }
  296. /**
  297. * This is the fast shmem pread path, which attempts to copy_from_user directly
  298. * from the backing pages of the object to the user's address space. On a
  299. * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
  300. */
  301. static int
  302. i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
  303. struct drm_i915_gem_pread *args,
  304. struct drm_file *file_priv)
  305. {
  306. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  307. ssize_t remain;
  308. loff_t offset, page_base;
  309. char __user *user_data;
  310. int page_offset, page_length;
  311. user_data = (char __user *) (uintptr_t) args->data_ptr;
  312. remain = args->size;
  313. obj_priv = to_intel_bo(obj);
  314. offset = args->offset;
  315. while (remain > 0) {
  316. /* Operation in this page
  317. *
  318. * page_base = page offset within aperture
  319. * page_offset = offset within page
  320. * page_length = bytes to copy for this page
  321. */
  322. page_base = (offset & ~(PAGE_SIZE-1));
  323. page_offset = offset & (PAGE_SIZE-1);
  324. page_length = remain;
  325. if ((page_offset + remain) > PAGE_SIZE)
  326. page_length = PAGE_SIZE - page_offset;
  327. if (fast_shmem_read(obj_priv->pages,
  328. page_base, page_offset,
  329. user_data, page_length))
  330. return -EFAULT;
  331. remain -= page_length;
  332. user_data += page_length;
  333. offset += page_length;
  334. }
  335. return 0;
  336. }
  337. static int
  338. i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
  339. {
  340. int ret;
  341. ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
  342. /* If we've insufficient memory to map in the pages, attempt
  343. * to make some space by throwing out some old buffers.
  344. */
  345. if (ret == -ENOMEM) {
  346. struct drm_device *dev = obj->dev;
  347. ret = i915_gem_evict_something(dev, obj->size,
  348. i915_gem_get_gtt_alignment(obj));
  349. if (ret)
  350. return ret;
  351. ret = i915_gem_object_get_pages(obj, 0);
  352. }
  353. return ret;
  354. }
  355. /**
  356. * This is the fallback shmem pread path, which allocates temporary storage
  357. * in kernel space to copy_to_user into outside of the struct_mutex, so we
  358. * can copy out of the object's backing pages while holding the struct mutex
  359. * and not take page faults.
  360. */
  361. static int
  362. i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
  363. struct drm_i915_gem_pread *args,
  364. struct drm_file *file_priv)
  365. {
  366. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  367. struct mm_struct *mm = current->mm;
  368. struct page **user_pages;
  369. ssize_t remain;
  370. loff_t offset, pinned_pages, i;
  371. loff_t first_data_page, last_data_page, num_pages;
  372. int shmem_page_index, shmem_page_offset;
  373. int data_page_index, data_page_offset;
  374. int page_length;
  375. int ret;
  376. uint64_t data_ptr = args->data_ptr;
  377. int do_bit17_swizzling;
  378. remain = args->size;
  379. /* Pin the user pages containing the data. We can't fault while
  380. * holding the struct mutex, yet we want to hold it while
  381. * dereferencing the user data.
  382. */
  383. first_data_page = data_ptr / PAGE_SIZE;
  384. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  385. num_pages = last_data_page - first_data_page + 1;
  386. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  387. if (user_pages == NULL)
  388. return -ENOMEM;
  389. mutex_unlock(&dev->struct_mutex);
  390. down_read(&mm->mmap_sem);
  391. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  392. num_pages, 1, 0, user_pages, NULL);
  393. up_read(&mm->mmap_sem);
  394. mutex_lock(&dev->struct_mutex);
  395. if (pinned_pages < num_pages) {
  396. ret = -EFAULT;
  397. goto out;
  398. }
  399. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  400. args->offset,
  401. args->size);
  402. if (ret)
  403. goto out;
  404. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  405. obj_priv = to_intel_bo(obj);
  406. offset = args->offset;
  407. while (remain > 0) {
  408. /* Operation in this page
  409. *
  410. * shmem_page_index = page number within shmem file
  411. * shmem_page_offset = offset within page in shmem file
  412. * data_page_index = page number in get_user_pages return
  413. * data_page_offset = offset with data_page_index page.
  414. * page_length = bytes to copy for this page
  415. */
  416. shmem_page_index = offset / PAGE_SIZE;
  417. shmem_page_offset = offset & ~PAGE_MASK;
  418. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  419. data_page_offset = data_ptr & ~PAGE_MASK;
  420. page_length = remain;
  421. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  422. page_length = PAGE_SIZE - shmem_page_offset;
  423. if ((data_page_offset + page_length) > PAGE_SIZE)
  424. page_length = PAGE_SIZE - data_page_offset;
  425. if (do_bit17_swizzling) {
  426. slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  427. shmem_page_offset,
  428. user_pages[data_page_index],
  429. data_page_offset,
  430. page_length,
  431. 1);
  432. } else {
  433. slow_shmem_copy(user_pages[data_page_index],
  434. data_page_offset,
  435. obj_priv->pages[shmem_page_index],
  436. shmem_page_offset,
  437. page_length);
  438. }
  439. remain -= page_length;
  440. data_ptr += page_length;
  441. offset += page_length;
  442. }
  443. out:
  444. for (i = 0; i < pinned_pages; i++) {
  445. SetPageDirty(user_pages[i]);
  446. page_cache_release(user_pages[i]);
  447. }
  448. drm_free_large(user_pages);
  449. return ret;
  450. }
  451. /**
  452. * Reads data from the object referenced by handle.
  453. *
  454. * On error, the contents of *data are undefined.
  455. */
  456. int
  457. i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  458. struct drm_file *file_priv)
  459. {
  460. struct drm_i915_gem_pread *args = data;
  461. struct drm_gem_object *obj;
  462. struct drm_i915_gem_object *obj_priv;
  463. int ret = 0;
  464. ret = i915_mutex_lock_interruptible(dev);
  465. if (ret)
  466. return ret;
  467. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  468. if (obj == NULL) {
  469. ret = -ENOENT;
  470. goto unlock;
  471. }
  472. obj_priv = to_intel_bo(obj);
  473. /* Bounds check source. */
  474. if (args->offset > obj->size || args->size > obj->size - args->offset) {
  475. ret = -EINVAL;
  476. goto out;
  477. }
  478. if (args->size == 0)
  479. goto out;
  480. if (!access_ok(VERIFY_WRITE,
  481. (char __user *)(uintptr_t)args->data_ptr,
  482. args->size)) {
  483. ret = -EFAULT;
  484. goto out;
  485. }
  486. ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
  487. args->size);
  488. if (ret) {
  489. ret = -EFAULT;
  490. goto out;
  491. }
  492. ret = i915_gem_object_get_pages_or_evict(obj);
  493. if (ret)
  494. goto out;
  495. ret = i915_gem_object_set_cpu_read_domain_range(obj,
  496. args->offset,
  497. args->size);
  498. if (ret)
  499. goto out_put;
  500. ret = -EFAULT;
  501. if (!i915_gem_object_needs_bit17_swizzle(obj))
  502. ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
  503. if (ret == -EFAULT)
  504. ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
  505. out_put:
  506. i915_gem_object_put_pages(obj);
  507. out:
  508. drm_gem_object_unreference(obj);
  509. unlock:
  510. mutex_unlock(&dev->struct_mutex);
  511. return ret;
  512. }
  513. /* This is the fast write path which cannot handle
  514. * page faults in the source data
  515. */
  516. static inline int
  517. fast_user_write(struct io_mapping *mapping,
  518. loff_t page_base, int page_offset,
  519. char __user *user_data,
  520. int length)
  521. {
  522. char *vaddr_atomic;
  523. unsigned long unwritten;
  524. vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base, KM_USER0);
  525. unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
  526. user_data, length);
  527. io_mapping_unmap_atomic(vaddr_atomic, KM_USER0);
  528. return unwritten;
  529. }
  530. /* Here's the write path which can sleep for
  531. * page faults
  532. */
  533. static inline void
  534. slow_kernel_write(struct io_mapping *mapping,
  535. loff_t gtt_base, int gtt_offset,
  536. struct page *user_page, int user_offset,
  537. int length)
  538. {
  539. char __iomem *dst_vaddr;
  540. char *src_vaddr;
  541. dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
  542. src_vaddr = kmap(user_page);
  543. memcpy_toio(dst_vaddr + gtt_offset,
  544. src_vaddr + user_offset,
  545. length);
  546. kunmap(user_page);
  547. io_mapping_unmap(dst_vaddr);
  548. }
  549. static inline int
  550. fast_shmem_write(struct page **pages,
  551. loff_t page_base, int page_offset,
  552. char __user *data,
  553. int length)
  554. {
  555. char *vaddr;
  556. int ret;
  557. vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
  558. ret = __copy_from_user_inatomic(vaddr + page_offset, data, length);
  559. kunmap_atomic(vaddr, KM_USER0);
  560. return ret;
  561. }
  562. /**
  563. * This is the fast pwrite path, where we copy the data directly from the
  564. * user into the GTT, uncached.
  565. */
  566. static int
  567. i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  568. struct drm_i915_gem_pwrite *args,
  569. struct drm_file *file_priv)
  570. {
  571. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  572. drm_i915_private_t *dev_priv = dev->dev_private;
  573. ssize_t remain;
  574. loff_t offset, page_base;
  575. char __user *user_data;
  576. int page_offset, page_length;
  577. user_data = (char __user *) (uintptr_t) args->data_ptr;
  578. remain = args->size;
  579. obj_priv = to_intel_bo(obj);
  580. offset = obj_priv->gtt_offset + args->offset;
  581. while (remain > 0) {
  582. /* Operation in this page
  583. *
  584. * page_base = page offset within aperture
  585. * page_offset = offset within page
  586. * page_length = bytes to copy for this page
  587. */
  588. page_base = (offset & ~(PAGE_SIZE-1));
  589. page_offset = offset & (PAGE_SIZE-1);
  590. page_length = remain;
  591. if ((page_offset + remain) > PAGE_SIZE)
  592. page_length = PAGE_SIZE - page_offset;
  593. /* If we get a fault while copying data, then (presumably) our
  594. * source page isn't available. Return the error and we'll
  595. * retry in the slow path.
  596. */
  597. if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
  598. page_offset, user_data, page_length))
  599. return -EFAULT;
  600. remain -= page_length;
  601. user_data += page_length;
  602. offset += page_length;
  603. }
  604. return 0;
  605. }
  606. /**
  607. * This is the fallback GTT pwrite path, which uses get_user_pages to pin
  608. * the memory and maps it using kmap_atomic for copying.
  609. *
  610. * This code resulted in x11perf -rgb10text consuming about 10% more CPU
  611. * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
  612. */
  613. static int
  614. i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  615. struct drm_i915_gem_pwrite *args,
  616. struct drm_file *file_priv)
  617. {
  618. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  619. drm_i915_private_t *dev_priv = dev->dev_private;
  620. ssize_t remain;
  621. loff_t gtt_page_base, offset;
  622. loff_t first_data_page, last_data_page, num_pages;
  623. loff_t pinned_pages, i;
  624. struct page **user_pages;
  625. struct mm_struct *mm = current->mm;
  626. int gtt_page_offset, data_page_offset, data_page_index, page_length;
  627. int ret;
  628. uint64_t data_ptr = args->data_ptr;
  629. remain = args->size;
  630. /* Pin the user pages containing the data. We can't fault while
  631. * holding the struct mutex, and all of the pwrite implementations
  632. * want to hold it while dereferencing the user data.
  633. */
  634. first_data_page = data_ptr / PAGE_SIZE;
  635. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  636. num_pages = last_data_page - first_data_page + 1;
  637. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  638. if (user_pages == NULL)
  639. return -ENOMEM;
  640. mutex_unlock(&dev->struct_mutex);
  641. down_read(&mm->mmap_sem);
  642. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  643. num_pages, 0, 0, user_pages, NULL);
  644. up_read(&mm->mmap_sem);
  645. mutex_lock(&dev->struct_mutex);
  646. if (pinned_pages < num_pages) {
  647. ret = -EFAULT;
  648. goto out_unpin_pages;
  649. }
  650. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  651. if (ret)
  652. goto out_unpin_pages;
  653. obj_priv = to_intel_bo(obj);
  654. offset = obj_priv->gtt_offset + args->offset;
  655. while (remain > 0) {
  656. /* Operation in this page
  657. *
  658. * gtt_page_base = page offset within aperture
  659. * gtt_page_offset = offset within page in aperture
  660. * data_page_index = page number in get_user_pages return
  661. * data_page_offset = offset with data_page_index page.
  662. * page_length = bytes to copy for this page
  663. */
  664. gtt_page_base = offset & PAGE_MASK;
  665. gtt_page_offset = offset & ~PAGE_MASK;
  666. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  667. data_page_offset = data_ptr & ~PAGE_MASK;
  668. page_length = remain;
  669. if ((gtt_page_offset + page_length) > PAGE_SIZE)
  670. page_length = PAGE_SIZE - gtt_page_offset;
  671. if ((data_page_offset + page_length) > PAGE_SIZE)
  672. page_length = PAGE_SIZE - data_page_offset;
  673. slow_kernel_write(dev_priv->mm.gtt_mapping,
  674. gtt_page_base, gtt_page_offset,
  675. user_pages[data_page_index],
  676. data_page_offset,
  677. page_length);
  678. remain -= page_length;
  679. offset += page_length;
  680. data_ptr += page_length;
  681. }
  682. out_unpin_pages:
  683. for (i = 0; i < pinned_pages; i++)
  684. page_cache_release(user_pages[i]);
  685. drm_free_large(user_pages);
  686. return ret;
  687. }
  688. /**
  689. * This is the fast shmem pwrite path, which attempts to directly
  690. * copy_from_user into the kmapped pages backing the object.
  691. */
  692. static int
  693. i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
  694. struct drm_i915_gem_pwrite *args,
  695. struct drm_file *file_priv)
  696. {
  697. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  698. ssize_t remain;
  699. loff_t offset, page_base;
  700. char __user *user_data;
  701. int page_offset, page_length;
  702. user_data = (char __user *) (uintptr_t) args->data_ptr;
  703. remain = args->size;
  704. obj_priv = to_intel_bo(obj);
  705. offset = args->offset;
  706. obj_priv->dirty = 1;
  707. while (remain > 0) {
  708. /* Operation in this page
  709. *
  710. * page_base = page offset within aperture
  711. * page_offset = offset within page
  712. * page_length = bytes to copy for this page
  713. */
  714. page_base = (offset & ~(PAGE_SIZE-1));
  715. page_offset = offset & (PAGE_SIZE-1);
  716. page_length = remain;
  717. if ((page_offset + remain) > PAGE_SIZE)
  718. page_length = PAGE_SIZE - page_offset;
  719. if (fast_shmem_write(obj_priv->pages,
  720. page_base, page_offset,
  721. user_data, page_length))
  722. return -EFAULT;
  723. remain -= page_length;
  724. user_data += page_length;
  725. offset += page_length;
  726. }
  727. return 0;
  728. }
  729. /**
  730. * This is the fallback shmem pwrite path, which uses get_user_pages to pin
  731. * the memory and maps it using kmap_atomic for copying.
  732. *
  733. * This avoids taking mmap_sem for faulting on the user's address while the
  734. * struct_mutex is held.
  735. */
  736. static int
  737. i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
  738. struct drm_i915_gem_pwrite *args,
  739. struct drm_file *file_priv)
  740. {
  741. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  742. struct mm_struct *mm = current->mm;
  743. struct page **user_pages;
  744. ssize_t remain;
  745. loff_t offset, pinned_pages, i;
  746. loff_t first_data_page, last_data_page, num_pages;
  747. int shmem_page_index, shmem_page_offset;
  748. int data_page_index, data_page_offset;
  749. int page_length;
  750. int ret;
  751. uint64_t data_ptr = args->data_ptr;
  752. int do_bit17_swizzling;
  753. remain = args->size;
  754. /* Pin the user pages containing the data. We can't fault while
  755. * holding the struct mutex, and all of the pwrite implementations
  756. * want to hold it while dereferencing the user data.
  757. */
  758. first_data_page = data_ptr / PAGE_SIZE;
  759. last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
  760. num_pages = last_data_page - first_data_page + 1;
  761. user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
  762. if (user_pages == NULL)
  763. return -ENOMEM;
  764. mutex_unlock(&dev->struct_mutex);
  765. down_read(&mm->mmap_sem);
  766. pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
  767. num_pages, 0, 0, user_pages, NULL);
  768. up_read(&mm->mmap_sem);
  769. mutex_lock(&dev->struct_mutex);
  770. if (pinned_pages < num_pages) {
  771. ret = -EFAULT;
  772. goto out;
  773. }
  774. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  775. if (ret)
  776. goto out;
  777. do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
  778. obj_priv = to_intel_bo(obj);
  779. offset = args->offset;
  780. obj_priv->dirty = 1;
  781. while (remain > 0) {
  782. /* Operation in this page
  783. *
  784. * shmem_page_index = page number within shmem file
  785. * shmem_page_offset = offset within page in shmem file
  786. * data_page_index = page number in get_user_pages return
  787. * data_page_offset = offset with data_page_index page.
  788. * page_length = bytes to copy for this page
  789. */
  790. shmem_page_index = offset / PAGE_SIZE;
  791. shmem_page_offset = offset & ~PAGE_MASK;
  792. data_page_index = data_ptr / PAGE_SIZE - first_data_page;
  793. data_page_offset = data_ptr & ~PAGE_MASK;
  794. page_length = remain;
  795. if ((shmem_page_offset + page_length) > PAGE_SIZE)
  796. page_length = PAGE_SIZE - shmem_page_offset;
  797. if ((data_page_offset + page_length) > PAGE_SIZE)
  798. page_length = PAGE_SIZE - data_page_offset;
  799. if (do_bit17_swizzling) {
  800. slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
  801. shmem_page_offset,
  802. user_pages[data_page_index],
  803. data_page_offset,
  804. page_length,
  805. 0);
  806. } else {
  807. slow_shmem_copy(obj_priv->pages[shmem_page_index],
  808. shmem_page_offset,
  809. user_pages[data_page_index],
  810. data_page_offset,
  811. page_length);
  812. }
  813. remain -= page_length;
  814. data_ptr += page_length;
  815. offset += page_length;
  816. }
  817. out:
  818. for (i = 0; i < pinned_pages; i++)
  819. page_cache_release(user_pages[i]);
  820. drm_free_large(user_pages);
  821. return ret;
  822. }
  823. /**
  824. * Writes data to the object referenced by handle.
  825. *
  826. * On error, the contents of the buffer that were to be modified are undefined.
  827. */
  828. int
  829. i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  830. struct drm_file *file)
  831. {
  832. struct drm_i915_gem_pwrite *args = data;
  833. struct drm_gem_object *obj;
  834. struct drm_i915_gem_object *obj_priv;
  835. int ret = 0;
  836. ret = i915_mutex_lock_interruptible(dev);
  837. if (ret)
  838. return ret;
  839. obj = drm_gem_object_lookup(dev, file, args->handle);
  840. if (obj == NULL) {
  841. ret = -ENOENT;
  842. goto unlock;
  843. }
  844. obj_priv = to_intel_bo(obj);
  845. /* Bounds check destination. */
  846. if (args->offset > obj->size || args->size > obj->size - args->offset) {
  847. ret = -EINVAL;
  848. goto out;
  849. }
  850. if (args->size == 0)
  851. goto out;
  852. if (!access_ok(VERIFY_READ,
  853. (char __user *)(uintptr_t)args->data_ptr,
  854. args->size)) {
  855. ret = -EFAULT;
  856. goto out;
  857. }
  858. ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
  859. args->size);
  860. if (ret) {
  861. ret = -EFAULT;
  862. goto out;
  863. }
  864. /* We can only do the GTT pwrite on untiled buffers, as otherwise
  865. * it would end up going through the fenced access, and we'll get
  866. * different detiling behavior between reading and writing.
  867. * pread/pwrite currently are reading and writing from the CPU
  868. * perspective, requiring manual detiling by the client.
  869. */
  870. if (obj_priv->phys_obj)
  871. ret = i915_gem_phys_pwrite(dev, obj, args, file);
  872. else if (obj_priv->tiling_mode == I915_TILING_NONE &&
  873. obj_priv->gtt_space &&
  874. obj->write_domain != I915_GEM_DOMAIN_CPU) {
  875. ret = i915_gem_object_pin(obj, 0);
  876. if (ret)
  877. goto out;
  878. ret = i915_gem_object_set_to_gtt_domain(obj, 1);
  879. if (ret)
  880. goto out_unpin;
  881. ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
  882. if (ret == -EFAULT)
  883. ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
  884. out_unpin:
  885. i915_gem_object_unpin(obj);
  886. } else {
  887. ret = i915_gem_object_get_pages_or_evict(obj);
  888. if (ret)
  889. goto out;
  890. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  891. if (ret)
  892. goto out_put;
  893. ret = -EFAULT;
  894. if (!i915_gem_object_needs_bit17_swizzle(obj))
  895. ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
  896. if (ret == -EFAULT)
  897. ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
  898. out_put:
  899. i915_gem_object_put_pages(obj);
  900. }
  901. out:
  902. drm_gem_object_unreference(obj);
  903. unlock:
  904. mutex_unlock(&dev->struct_mutex);
  905. return ret;
  906. }
  907. /**
  908. * Called when user space prepares to use an object with the CPU, either
  909. * through the mmap ioctl's mapping or a GTT mapping.
  910. */
  911. int
  912. i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  913. struct drm_file *file_priv)
  914. {
  915. struct drm_i915_private *dev_priv = dev->dev_private;
  916. struct drm_i915_gem_set_domain *args = data;
  917. struct drm_gem_object *obj;
  918. struct drm_i915_gem_object *obj_priv;
  919. uint32_t read_domains = args->read_domains;
  920. uint32_t write_domain = args->write_domain;
  921. int ret;
  922. if (!(dev->driver->driver_features & DRIVER_GEM))
  923. return -ENODEV;
  924. /* Only handle setting domains to types used by the CPU. */
  925. if (write_domain & I915_GEM_GPU_DOMAINS)
  926. return -EINVAL;
  927. if (read_domains & I915_GEM_GPU_DOMAINS)
  928. return -EINVAL;
  929. /* Having something in the write domain implies it's in the read
  930. * domain, and only that read domain. Enforce that in the request.
  931. */
  932. if (write_domain != 0 && read_domains != write_domain)
  933. return -EINVAL;
  934. ret = i915_mutex_lock_interruptible(dev);
  935. if (ret)
  936. return ret;
  937. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  938. if (obj == NULL) {
  939. ret = -ENOENT;
  940. goto unlock;
  941. }
  942. obj_priv = to_intel_bo(obj);
  943. intel_mark_busy(dev, obj);
  944. if (read_domains & I915_GEM_DOMAIN_GTT) {
  945. ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
  946. /* Update the LRU on the fence for the CPU access that's
  947. * about to occur.
  948. */
  949. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  950. struct drm_i915_fence_reg *reg =
  951. &dev_priv->fence_regs[obj_priv->fence_reg];
  952. list_move_tail(&reg->lru_list,
  953. &dev_priv->mm.fence_list);
  954. }
  955. /* Silently promote "you're not bound, there was nothing to do"
  956. * to success, since the client was just asking us to
  957. * make sure everything was done.
  958. */
  959. if (ret == -EINVAL)
  960. ret = 0;
  961. } else {
  962. ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
  963. }
  964. /* Maintain LRU order of "inactive" objects */
  965. if (ret == 0 && i915_gem_object_is_inactive(obj_priv))
  966. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
  967. drm_gem_object_unreference(obj);
  968. unlock:
  969. mutex_unlock(&dev->struct_mutex);
  970. return ret;
  971. }
  972. /**
  973. * Called when user space has done writes to this buffer
  974. */
  975. int
  976. i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  977. struct drm_file *file_priv)
  978. {
  979. struct drm_i915_gem_sw_finish *args = data;
  980. struct drm_gem_object *obj;
  981. int ret = 0;
  982. if (!(dev->driver->driver_features & DRIVER_GEM))
  983. return -ENODEV;
  984. ret = i915_mutex_lock_interruptible(dev);
  985. if (ret)
  986. return ret;
  987. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  988. if (obj == NULL) {
  989. ret = -ENOENT;
  990. goto unlock;
  991. }
  992. /* Pinned buffers may be scanout, so flush the cache */
  993. if (to_intel_bo(obj)->pin_count)
  994. i915_gem_object_flush_cpu_write_domain(obj);
  995. drm_gem_object_unreference(obj);
  996. unlock:
  997. mutex_unlock(&dev->struct_mutex);
  998. return ret;
  999. }
  1000. /**
  1001. * Maps the contents of an object, returning the address it is mapped
  1002. * into.
  1003. *
  1004. * While the mapping holds a reference on the contents of the object, it doesn't
  1005. * imply a ref on the object itself.
  1006. */
  1007. int
  1008. i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1009. struct drm_file *file_priv)
  1010. {
  1011. struct drm_i915_gem_mmap *args = data;
  1012. struct drm_gem_object *obj;
  1013. loff_t offset;
  1014. unsigned long addr;
  1015. if (!(dev->driver->driver_features & DRIVER_GEM))
  1016. return -ENODEV;
  1017. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1018. if (obj == NULL)
  1019. return -ENOENT;
  1020. offset = args->offset;
  1021. down_write(&current->mm->mmap_sem);
  1022. addr = do_mmap(obj->filp, 0, args->size,
  1023. PROT_READ | PROT_WRITE, MAP_SHARED,
  1024. args->offset);
  1025. up_write(&current->mm->mmap_sem);
  1026. drm_gem_object_unreference_unlocked(obj);
  1027. if (IS_ERR((void *)addr))
  1028. return addr;
  1029. args->addr_ptr = (uint64_t) addr;
  1030. return 0;
  1031. }
  1032. /**
  1033. * i915_gem_fault - fault a page into the GTT
  1034. * vma: VMA in question
  1035. * vmf: fault info
  1036. *
  1037. * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
  1038. * from userspace. The fault handler takes care of binding the object to
  1039. * the GTT (if needed), allocating and programming a fence register (again,
  1040. * only if needed based on whether the old reg is still valid or the object
  1041. * is tiled) and inserting a new PTE into the faulting process.
  1042. *
  1043. * Note that the faulting process may involve evicting existing objects
  1044. * from the GTT and/or fence registers to make room. So performance may
  1045. * suffer if the GTT working set is large or there are few fence registers
  1046. * left.
  1047. */
  1048. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  1049. {
  1050. struct drm_gem_object *obj = vma->vm_private_data;
  1051. struct drm_device *dev = obj->dev;
  1052. drm_i915_private_t *dev_priv = dev->dev_private;
  1053. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1054. pgoff_t page_offset;
  1055. unsigned long pfn;
  1056. int ret = 0;
  1057. bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
  1058. /* We don't use vmf->pgoff since that has the fake offset */
  1059. page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
  1060. PAGE_SHIFT;
  1061. /* Now bind it into the GTT if needed */
  1062. mutex_lock(&dev->struct_mutex);
  1063. if (!obj_priv->gtt_space) {
  1064. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1065. if (ret)
  1066. goto unlock;
  1067. ret = i915_gem_object_set_to_gtt_domain(obj, write);
  1068. if (ret)
  1069. goto unlock;
  1070. }
  1071. /* Need a new fence register? */
  1072. if (obj_priv->tiling_mode != I915_TILING_NONE) {
  1073. ret = i915_gem_object_get_fence_reg(obj, true);
  1074. if (ret)
  1075. goto unlock;
  1076. }
  1077. if (i915_gem_object_is_inactive(obj_priv))
  1078. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
  1079. pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
  1080. page_offset;
  1081. /* Finally, remap it using the new GTT offset */
  1082. ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
  1083. unlock:
  1084. mutex_unlock(&dev->struct_mutex);
  1085. switch (ret) {
  1086. case 0:
  1087. case -ERESTARTSYS:
  1088. return VM_FAULT_NOPAGE;
  1089. case -ENOMEM:
  1090. case -EAGAIN:
  1091. return VM_FAULT_OOM;
  1092. default:
  1093. return VM_FAULT_SIGBUS;
  1094. }
  1095. }
  1096. /**
  1097. * i915_gem_create_mmap_offset - create a fake mmap offset for an object
  1098. * @obj: obj in question
  1099. *
  1100. * GEM memory mapping works by handing back to userspace a fake mmap offset
  1101. * it can use in a subsequent mmap(2) call. The DRM core code then looks
  1102. * up the object based on the offset and sets up the various memory mapping
  1103. * structures.
  1104. *
  1105. * This routine allocates and attaches a fake offset for @obj.
  1106. */
  1107. static int
  1108. i915_gem_create_mmap_offset(struct drm_gem_object *obj)
  1109. {
  1110. struct drm_device *dev = obj->dev;
  1111. struct drm_gem_mm *mm = dev->mm_private;
  1112. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1113. struct drm_map_list *list;
  1114. struct drm_local_map *map;
  1115. int ret = 0;
  1116. /* Set the object up for mmap'ing */
  1117. list = &obj->map_list;
  1118. list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
  1119. if (!list->map)
  1120. return -ENOMEM;
  1121. map = list->map;
  1122. map->type = _DRM_GEM;
  1123. map->size = obj->size;
  1124. map->handle = obj;
  1125. /* Get a DRM GEM mmap offset allocated... */
  1126. list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
  1127. obj->size / PAGE_SIZE, 0, 0);
  1128. if (!list->file_offset_node) {
  1129. DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
  1130. ret = -ENOSPC;
  1131. goto out_free_list;
  1132. }
  1133. list->file_offset_node = drm_mm_get_block(list->file_offset_node,
  1134. obj->size / PAGE_SIZE, 0);
  1135. if (!list->file_offset_node) {
  1136. ret = -ENOMEM;
  1137. goto out_free_list;
  1138. }
  1139. list->hash.key = list->file_offset_node->start;
  1140. ret = drm_ht_insert_item(&mm->offset_hash, &list->hash);
  1141. if (ret) {
  1142. DRM_ERROR("failed to add to map hash\n");
  1143. goto out_free_mm;
  1144. }
  1145. /* By now we should be all set, any drm_mmap request on the offset
  1146. * below will get to our mmap & fault handler */
  1147. obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
  1148. return 0;
  1149. out_free_mm:
  1150. drm_mm_put_block(list->file_offset_node);
  1151. out_free_list:
  1152. kfree(list->map);
  1153. return ret;
  1154. }
  1155. /**
  1156. * i915_gem_release_mmap - remove physical page mappings
  1157. * @obj: obj in question
  1158. *
  1159. * Preserve the reservation of the mmapping with the DRM core code, but
  1160. * relinquish ownership of the pages back to the system.
  1161. *
  1162. * It is vital that we remove the page mapping if we have mapped a tiled
  1163. * object through the GTT and then lose the fence register due to
  1164. * resource pressure. Similarly if the object has been moved out of the
  1165. * aperture, than pages mapped into userspace must be revoked. Removing the
  1166. * mapping will then trigger a page fault on the next user access, allowing
  1167. * fixup by i915_gem_fault().
  1168. */
  1169. void
  1170. i915_gem_release_mmap(struct drm_gem_object *obj)
  1171. {
  1172. struct drm_device *dev = obj->dev;
  1173. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1174. if (dev->dev_mapping)
  1175. unmap_mapping_range(dev->dev_mapping,
  1176. obj_priv->mmap_offset, obj->size, 1);
  1177. }
  1178. static void
  1179. i915_gem_free_mmap_offset(struct drm_gem_object *obj)
  1180. {
  1181. struct drm_device *dev = obj->dev;
  1182. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1183. struct drm_gem_mm *mm = dev->mm_private;
  1184. struct drm_map_list *list;
  1185. list = &obj->map_list;
  1186. drm_ht_remove_item(&mm->offset_hash, &list->hash);
  1187. if (list->file_offset_node) {
  1188. drm_mm_put_block(list->file_offset_node);
  1189. list->file_offset_node = NULL;
  1190. }
  1191. if (list->map) {
  1192. kfree(list->map);
  1193. list->map = NULL;
  1194. }
  1195. obj_priv->mmap_offset = 0;
  1196. }
  1197. /**
  1198. * i915_gem_get_gtt_alignment - return required GTT alignment for an object
  1199. * @obj: object to check
  1200. *
  1201. * Return the required GTT alignment for an object, taking into account
  1202. * potential fence register mapping if needed.
  1203. */
  1204. static uint32_t
  1205. i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
  1206. {
  1207. struct drm_device *dev = obj->dev;
  1208. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1209. int start, i;
  1210. /*
  1211. * Minimum alignment is 4k (GTT page size), but might be greater
  1212. * if a fence register is needed for the object.
  1213. */
  1214. if (INTEL_INFO(dev)->gen >= 4 || obj_priv->tiling_mode == I915_TILING_NONE)
  1215. return 4096;
  1216. /*
  1217. * Previous chips need to be aligned to the size of the smallest
  1218. * fence register that can contain the object.
  1219. */
  1220. if (INTEL_INFO(dev)->gen == 3)
  1221. start = 1024*1024;
  1222. else
  1223. start = 512*1024;
  1224. for (i = start; i < obj->size; i <<= 1)
  1225. ;
  1226. return i;
  1227. }
  1228. /**
  1229. * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
  1230. * @dev: DRM device
  1231. * @data: GTT mapping ioctl data
  1232. * @file_priv: GEM object info
  1233. *
  1234. * Simply returns the fake offset to userspace so it can mmap it.
  1235. * The mmap call will end up in drm_gem_mmap(), which will set things
  1236. * up so we can get faults in the handler above.
  1237. *
  1238. * The fault handler will take care of binding the object into the GTT
  1239. * (since it may have been evicted to make room for something), allocating
  1240. * a fence register, and mapping the appropriate aperture address into
  1241. * userspace.
  1242. */
  1243. int
  1244. i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1245. struct drm_file *file_priv)
  1246. {
  1247. struct drm_i915_gem_mmap_gtt *args = data;
  1248. struct drm_gem_object *obj;
  1249. struct drm_i915_gem_object *obj_priv;
  1250. int ret;
  1251. if (!(dev->driver->driver_features & DRIVER_GEM))
  1252. return -ENODEV;
  1253. ret = i915_mutex_lock_interruptible(dev);
  1254. if (ret)
  1255. return ret;
  1256. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  1257. if (obj == NULL) {
  1258. ret = -ENOENT;
  1259. goto unlock;
  1260. }
  1261. obj_priv = to_intel_bo(obj);
  1262. if (obj_priv->madv != I915_MADV_WILLNEED) {
  1263. DRM_ERROR("Attempting to mmap a purgeable buffer\n");
  1264. ret = -EINVAL;
  1265. goto out;
  1266. }
  1267. if (!obj_priv->mmap_offset) {
  1268. ret = i915_gem_create_mmap_offset(obj);
  1269. if (ret)
  1270. goto out;
  1271. }
  1272. args->offset = obj_priv->mmap_offset;
  1273. /*
  1274. * Pull it into the GTT so that we have a page list (makes the
  1275. * initial fault faster and any subsequent flushing possible).
  1276. */
  1277. if (!obj_priv->agp_mem) {
  1278. ret = i915_gem_object_bind_to_gtt(obj, 0);
  1279. if (ret)
  1280. goto out;
  1281. }
  1282. out:
  1283. drm_gem_object_unreference(obj);
  1284. unlock:
  1285. mutex_unlock(&dev->struct_mutex);
  1286. return ret;
  1287. }
  1288. static void
  1289. i915_gem_object_put_pages(struct drm_gem_object *obj)
  1290. {
  1291. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1292. int page_count = obj->size / PAGE_SIZE;
  1293. int i;
  1294. BUG_ON(obj_priv->pages_refcount == 0);
  1295. BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
  1296. if (--obj_priv->pages_refcount != 0)
  1297. return;
  1298. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1299. i915_gem_object_save_bit_17_swizzle(obj);
  1300. if (obj_priv->madv == I915_MADV_DONTNEED)
  1301. obj_priv->dirty = 0;
  1302. for (i = 0; i < page_count; i++) {
  1303. if (obj_priv->dirty)
  1304. set_page_dirty(obj_priv->pages[i]);
  1305. if (obj_priv->madv == I915_MADV_WILLNEED)
  1306. mark_page_accessed(obj_priv->pages[i]);
  1307. page_cache_release(obj_priv->pages[i]);
  1308. }
  1309. obj_priv->dirty = 0;
  1310. drm_free_large(obj_priv->pages);
  1311. obj_priv->pages = NULL;
  1312. }
  1313. static uint32_t
  1314. i915_gem_next_request_seqno(struct drm_device *dev,
  1315. struct intel_ring_buffer *ring)
  1316. {
  1317. drm_i915_private_t *dev_priv = dev->dev_private;
  1318. ring->outstanding_lazy_request = true;
  1319. return dev_priv->next_seqno;
  1320. }
  1321. static void
  1322. i915_gem_object_move_to_active(struct drm_gem_object *obj,
  1323. struct intel_ring_buffer *ring)
  1324. {
  1325. struct drm_device *dev = obj->dev;
  1326. struct drm_i915_private *dev_priv = dev->dev_private;
  1327. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1328. uint32_t seqno = i915_gem_next_request_seqno(dev, ring);
  1329. BUG_ON(ring == NULL);
  1330. obj_priv->ring = ring;
  1331. /* Add a reference if we're newly entering the active list. */
  1332. if (!obj_priv->active) {
  1333. drm_gem_object_reference(obj);
  1334. obj_priv->active = 1;
  1335. }
  1336. /* Move from whatever list we were on to the tail of execution. */
  1337. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.active_list);
  1338. list_move_tail(&obj_priv->ring_list, &ring->active_list);
  1339. obj_priv->last_rendering_seqno = seqno;
  1340. }
  1341. static void
  1342. i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
  1343. {
  1344. struct drm_device *dev = obj->dev;
  1345. drm_i915_private_t *dev_priv = dev->dev_private;
  1346. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1347. BUG_ON(!obj_priv->active);
  1348. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.flushing_list);
  1349. list_del_init(&obj_priv->ring_list);
  1350. obj_priv->last_rendering_seqno = 0;
  1351. }
  1352. /* Immediately discard the backing storage */
  1353. static void
  1354. i915_gem_object_truncate(struct drm_gem_object *obj)
  1355. {
  1356. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1357. struct inode *inode;
  1358. /* Our goal here is to return as much of the memory as
  1359. * is possible back to the system as we are called from OOM.
  1360. * To do this we must instruct the shmfs to drop all of its
  1361. * backing pages, *now*. Here we mirror the actions taken
  1362. * when by shmem_delete_inode() to release the backing store.
  1363. */
  1364. inode = obj->filp->f_path.dentry->d_inode;
  1365. truncate_inode_pages(inode->i_mapping, 0);
  1366. if (inode->i_op->truncate_range)
  1367. inode->i_op->truncate_range(inode, 0, (loff_t)-1);
  1368. obj_priv->madv = __I915_MADV_PURGED;
  1369. }
  1370. static inline int
  1371. i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
  1372. {
  1373. return obj_priv->madv == I915_MADV_DONTNEED;
  1374. }
  1375. static void
  1376. i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
  1377. {
  1378. struct drm_device *dev = obj->dev;
  1379. drm_i915_private_t *dev_priv = dev->dev_private;
  1380. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1381. if (obj_priv->pin_count != 0)
  1382. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.pinned_list);
  1383. else
  1384. list_move_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
  1385. list_del_init(&obj_priv->ring_list);
  1386. BUG_ON(!list_empty(&obj_priv->gpu_write_list));
  1387. obj_priv->last_rendering_seqno = 0;
  1388. obj_priv->ring = NULL;
  1389. if (obj_priv->active) {
  1390. obj_priv->active = 0;
  1391. drm_gem_object_unreference(obj);
  1392. }
  1393. WARN_ON(i915_verify_lists(dev));
  1394. }
  1395. static void
  1396. i915_gem_process_flushing_list(struct drm_device *dev,
  1397. uint32_t flush_domains,
  1398. struct intel_ring_buffer *ring)
  1399. {
  1400. drm_i915_private_t *dev_priv = dev->dev_private;
  1401. struct drm_i915_gem_object *obj_priv, *next;
  1402. list_for_each_entry_safe(obj_priv, next,
  1403. &dev_priv->mm.gpu_write_list,
  1404. gpu_write_list) {
  1405. struct drm_gem_object *obj = &obj_priv->base;
  1406. if (obj->write_domain & flush_domains &&
  1407. obj_priv->ring == ring) {
  1408. uint32_t old_write_domain = obj->write_domain;
  1409. obj->write_domain = 0;
  1410. list_del_init(&obj_priv->gpu_write_list);
  1411. i915_gem_object_move_to_active(obj, ring);
  1412. /* update the fence lru list */
  1413. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  1414. struct drm_i915_fence_reg *reg =
  1415. &dev_priv->fence_regs[obj_priv->fence_reg];
  1416. list_move_tail(&reg->lru_list,
  1417. &dev_priv->mm.fence_list);
  1418. }
  1419. trace_i915_gem_object_change_domain(obj,
  1420. obj->read_domains,
  1421. old_write_domain);
  1422. }
  1423. }
  1424. }
  1425. uint32_t
  1426. i915_add_request(struct drm_device *dev,
  1427. struct drm_file *file,
  1428. struct drm_i915_gem_request *request,
  1429. struct intel_ring_buffer *ring)
  1430. {
  1431. drm_i915_private_t *dev_priv = dev->dev_private;
  1432. struct drm_i915_file_private *file_priv = NULL;
  1433. uint32_t seqno;
  1434. int was_empty;
  1435. if (file != NULL)
  1436. file_priv = file->driver_priv;
  1437. if (request == NULL) {
  1438. request = kzalloc(sizeof(*request), GFP_KERNEL);
  1439. if (request == NULL)
  1440. return 0;
  1441. }
  1442. seqno = ring->add_request(dev, ring, 0);
  1443. ring->outstanding_lazy_request = false;
  1444. request->seqno = seqno;
  1445. request->ring = ring;
  1446. request->emitted_jiffies = jiffies;
  1447. was_empty = list_empty(&ring->request_list);
  1448. list_add_tail(&request->list, &ring->request_list);
  1449. if (file_priv) {
  1450. spin_lock(&file_priv->mm.lock);
  1451. request->file_priv = file_priv;
  1452. list_add_tail(&request->client_list,
  1453. &file_priv->mm.request_list);
  1454. spin_unlock(&file_priv->mm.lock);
  1455. }
  1456. if (!dev_priv->mm.suspended) {
  1457. mod_timer(&dev_priv->hangcheck_timer,
  1458. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1459. if (was_empty)
  1460. queue_delayed_work(dev_priv->wq,
  1461. &dev_priv->mm.retire_work, HZ);
  1462. }
  1463. return seqno;
  1464. }
  1465. /**
  1466. * Command execution barrier
  1467. *
  1468. * Ensures that all commands in the ring are finished
  1469. * before signalling the CPU
  1470. */
  1471. static void
  1472. i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
  1473. {
  1474. uint32_t flush_domains = 0;
  1475. /* The sampler always gets flushed on i965 (sigh) */
  1476. if (INTEL_INFO(dev)->gen >= 4)
  1477. flush_domains |= I915_GEM_DOMAIN_SAMPLER;
  1478. ring->flush(dev, ring,
  1479. I915_GEM_DOMAIN_COMMAND, flush_domains);
  1480. }
  1481. static inline void
  1482. i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
  1483. {
  1484. struct drm_i915_file_private *file_priv = request->file_priv;
  1485. if (!file_priv)
  1486. return;
  1487. spin_lock(&file_priv->mm.lock);
  1488. list_del(&request->client_list);
  1489. request->file_priv = NULL;
  1490. spin_unlock(&file_priv->mm.lock);
  1491. }
  1492. static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
  1493. struct intel_ring_buffer *ring)
  1494. {
  1495. while (!list_empty(&ring->request_list)) {
  1496. struct drm_i915_gem_request *request;
  1497. request = list_first_entry(&ring->request_list,
  1498. struct drm_i915_gem_request,
  1499. list);
  1500. list_del(&request->list);
  1501. i915_gem_request_remove_from_client(request);
  1502. kfree(request);
  1503. }
  1504. while (!list_empty(&ring->active_list)) {
  1505. struct drm_i915_gem_object *obj_priv;
  1506. obj_priv = list_first_entry(&ring->active_list,
  1507. struct drm_i915_gem_object,
  1508. ring_list);
  1509. obj_priv->base.write_domain = 0;
  1510. list_del_init(&obj_priv->gpu_write_list);
  1511. i915_gem_object_move_to_inactive(&obj_priv->base);
  1512. }
  1513. }
  1514. void i915_gem_reset(struct drm_device *dev)
  1515. {
  1516. struct drm_i915_private *dev_priv = dev->dev_private;
  1517. struct drm_i915_gem_object *obj_priv;
  1518. int i;
  1519. i915_gem_reset_ring_lists(dev_priv, &dev_priv->render_ring);
  1520. i915_gem_reset_ring_lists(dev_priv, &dev_priv->bsd_ring);
  1521. i915_gem_reset_ring_lists(dev_priv, &dev_priv->blt_ring);
  1522. /* Remove anything from the flushing lists. The GPU cache is likely
  1523. * to be lost on reset along with the data, so simply move the
  1524. * lost bo to the inactive list.
  1525. */
  1526. while (!list_empty(&dev_priv->mm.flushing_list)) {
  1527. obj_priv = list_first_entry(&dev_priv->mm.flushing_list,
  1528. struct drm_i915_gem_object,
  1529. mm_list);
  1530. obj_priv->base.write_domain = 0;
  1531. list_del_init(&obj_priv->gpu_write_list);
  1532. i915_gem_object_move_to_inactive(&obj_priv->base);
  1533. }
  1534. /* Move everything out of the GPU domains to ensure we do any
  1535. * necessary invalidation upon reuse.
  1536. */
  1537. list_for_each_entry(obj_priv,
  1538. &dev_priv->mm.inactive_list,
  1539. mm_list)
  1540. {
  1541. obj_priv->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
  1542. }
  1543. /* The fence registers are invalidated so clear them out */
  1544. for (i = 0; i < 16; i++) {
  1545. struct drm_i915_fence_reg *reg;
  1546. reg = &dev_priv->fence_regs[i];
  1547. if (!reg->obj)
  1548. continue;
  1549. i915_gem_clear_fence_reg(reg->obj);
  1550. }
  1551. }
  1552. /**
  1553. * This function clears the request list as sequence numbers are passed.
  1554. */
  1555. static void
  1556. i915_gem_retire_requests_ring(struct drm_device *dev,
  1557. struct intel_ring_buffer *ring)
  1558. {
  1559. drm_i915_private_t *dev_priv = dev->dev_private;
  1560. uint32_t seqno;
  1561. if (!ring->status_page.page_addr ||
  1562. list_empty(&ring->request_list))
  1563. return;
  1564. WARN_ON(i915_verify_lists(dev));
  1565. seqno = ring->get_seqno(dev, ring);
  1566. while (!list_empty(&ring->request_list)) {
  1567. struct drm_i915_gem_request *request;
  1568. request = list_first_entry(&ring->request_list,
  1569. struct drm_i915_gem_request,
  1570. list);
  1571. if (!i915_seqno_passed(seqno, request->seqno))
  1572. break;
  1573. trace_i915_gem_request_retire(dev, request->seqno);
  1574. list_del(&request->list);
  1575. i915_gem_request_remove_from_client(request);
  1576. kfree(request);
  1577. }
  1578. /* Move any buffers on the active list that are no longer referenced
  1579. * by the ringbuffer to the flushing/inactive lists as appropriate.
  1580. */
  1581. while (!list_empty(&ring->active_list)) {
  1582. struct drm_gem_object *obj;
  1583. struct drm_i915_gem_object *obj_priv;
  1584. obj_priv = list_first_entry(&ring->active_list,
  1585. struct drm_i915_gem_object,
  1586. ring_list);
  1587. if (!i915_seqno_passed(seqno, obj_priv->last_rendering_seqno))
  1588. break;
  1589. obj = &obj_priv->base;
  1590. if (obj->write_domain != 0)
  1591. i915_gem_object_move_to_flushing(obj);
  1592. else
  1593. i915_gem_object_move_to_inactive(obj);
  1594. }
  1595. if (unlikely (dev_priv->trace_irq_seqno &&
  1596. i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
  1597. ring->user_irq_put(dev, ring);
  1598. dev_priv->trace_irq_seqno = 0;
  1599. }
  1600. WARN_ON(i915_verify_lists(dev));
  1601. }
  1602. void
  1603. i915_gem_retire_requests(struct drm_device *dev)
  1604. {
  1605. drm_i915_private_t *dev_priv = dev->dev_private;
  1606. if (!list_empty(&dev_priv->mm.deferred_free_list)) {
  1607. struct drm_i915_gem_object *obj_priv, *tmp;
  1608. /* We must be careful that during unbind() we do not
  1609. * accidentally infinitely recurse into retire requests.
  1610. * Currently:
  1611. * retire -> free -> unbind -> wait -> retire_ring
  1612. */
  1613. list_for_each_entry_safe(obj_priv, tmp,
  1614. &dev_priv->mm.deferred_free_list,
  1615. mm_list)
  1616. i915_gem_free_object_tail(&obj_priv->base);
  1617. }
  1618. i915_gem_retire_requests_ring(dev, &dev_priv->render_ring);
  1619. i915_gem_retire_requests_ring(dev, &dev_priv->bsd_ring);
  1620. i915_gem_retire_requests_ring(dev, &dev_priv->blt_ring);
  1621. }
  1622. static void
  1623. i915_gem_retire_work_handler(struct work_struct *work)
  1624. {
  1625. drm_i915_private_t *dev_priv;
  1626. struct drm_device *dev;
  1627. dev_priv = container_of(work, drm_i915_private_t,
  1628. mm.retire_work.work);
  1629. dev = dev_priv->dev;
  1630. /* Come back later if the device is busy... */
  1631. if (!mutex_trylock(&dev->struct_mutex)) {
  1632. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1633. return;
  1634. }
  1635. i915_gem_retire_requests(dev);
  1636. if (!dev_priv->mm.suspended &&
  1637. (!list_empty(&dev_priv->render_ring.request_list) ||
  1638. !list_empty(&dev_priv->bsd_ring.request_list) ||
  1639. !list_empty(&dev_priv->blt_ring.request_list)))
  1640. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
  1641. mutex_unlock(&dev->struct_mutex);
  1642. }
  1643. int
  1644. i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
  1645. bool interruptible, struct intel_ring_buffer *ring)
  1646. {
  1647. drm_i915_private_t *dev_priv = dev->dev_private;
  1648. u32 ier;
  1649. int ret = 0;
  1650. BUG_ON(seqno == 0);
  1651. if (atomic_read(&dev_priv->mm.wedged))
  1652. return -EAGAIN;
  1653. if (ring->outstanding_lazy_request) {
  1654. seqno = i915_add_request(dev, NULL, NULL, ring);
  1655. if (seqno == 0)
  1656. return -ENOMEM;
  1657. }
  1658. BUG_ON(seqno == dev_priv->next_seqno);
  1659. if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
  1660. if (HAS_PCH_SPLIT(dev))
  1661. ier = I915_READ(DEIER) | I915_READ(GTIER);
  1662. else
  1663. ier = I915_READ(IER);
  1664. if (!ier) {
  1665. DRM_ERROR("something (likely vbetool) disabled "
  1666. "interrupts, re-enabling\n");
  1667. i915_driver_irq_preinstall(dev);
  1668. i915_driver_irq_postinstall(dev);
  1669. }
  1670. trace_i915_gem_request_wait_begin(dev, seqno);
  1671. ring->waiting_gem_seqno = seqno;
  1672. ring->user_irq_get(dev, ring);
  1673. if (interruptible)
  1674. ret = wait_event_interruptible(ring->irq_queue,
  1675. i915_seqno_passed(
  1676. ring->get_seqno(dev, ring), seqno)
  1677. || atomic_read(&dev_priv->mm.wedged));
  1678. else
  1679. wait_event(ring->irq_queue,
  1680. i915_seqno_passed(
  1681. ring->get_seqno(dev, ring), seqno)
  1682. || atomic_read(&dev_priv->mm.wedged));
  1683. ring->user_irq_put(dev, ring);
  1684. ring->waiting_gem_seqno = 0;
  1685. trace_i915_gem_request_wait_end(dev, seqno);
  1686. }
  1687. if (atomic_read(&dev_priv->mm.wedged))
  1688. ret = -EAGAIN;
  1689. if (ret && ret != -ERESTARTSYS)
  1690. DRM_ERROR("%s returns %d (awaiting %d at %d, next %d)\n",
  1691. __func__, ret, seqno, ring->get_seqno(dev, ring),
  1692. dev_priv->next_seqno);
  1693. /* Directly dispatch request retiring. While we have the work queue
  1694. * to handle this, the waiter on a request often wants an associated
  1695. * buffer to have made it to the inactive list, and we would need
  1696. * a separate wait queue to handle that.
  1697. */
  1698. if (ret == 0)
  1699. i915_gem_retire_requests_ring(dev, ring);
  1700. return ret;
  1701. }
  1702. /**
  1703. * Waits for a sequence number to be signaled, and cleans up the
  1704. * request and object lists appropriately for that event.
  1705. */
  1706. static int
  1707. i915_wait_request(struct drm_device *dev, uint32_t seqno,
  1708. struct intel_ring_buffer *ring)
  1709. {
  1710. return i915_do_wait_request(dev, seqno, 1, ring);
  1711. }
  1712. static void
  1713. i915_gem_flush_ring(struct drm_device *dev,
  1714. struct drm_file *file_priv,
  1715. struct intel_ring_buffer *ring,
  1716. uint32_t invalidate_domains,
  1717. uint32_t flush_domains)
  1718. {
  1719. ring->flush(dev, ring, invalidate_domains, flush_domains);
  1720. i915_gem_process_flushing_list(dev, flush_domains, ring);
  1721. }
  1722. static void
  1723. i915_gem_flush(struct drm_device *dev,
  1724. struct drm_file *file_priv,
  1725. uint32_t invalidate_domains,
  1726. uint32_t flush_domains,
  1727. uint32_t flush_rings)
  1728. {
  1729. drm_i915_private_t *dev_priv = dev->dev_private;
  1730. if (flush_domains & I915_GEM_DOMAIN_CPU)
  1731. drm_agp_chipset_flush(dev);
  1732. if ((flush_domains | invalidate_domains) & I915_GEM_GPU_DOMAINS) {
  1733. if (flush_rings & RING_RENDER)
  1734. i915_gem_flush_ring(dev, file_priv,
  1735. &dev_priv->render_ring,
  1736. invalidate_domains, flush_domains);
  1737. if (flush_rings & RING_BSD)
  1738. i915_gem_flush_ring(dev, file_priv,
  1739. &dev_priv->bsd_ring,
  1740. invalidate_domains, flush_domains);
  1741. if (flush_rings & RING_BLT)
  1742. i915_gem_flush_ring(dev, file_priv,
  1743. &dev_priv->blt_ring,
  1744. invalidate_domains, flush_domains);
  1745. }
  1746. }
  1747. /**
  1748. * Ensures that all rendering to the object has completed and the object is
  1749. * safe to unbind from the GTT or access from the CPU.
  1750. */
  1751. static int
  1752. i915_gem_object_wait_rendering(struct drm_gem_object *obj,
  1753. bool interruptible)
  1754. {
  1755. struct drm_device *dev = obj->dev;
  1756. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1757. int ret;
  1758. /* This function only exists to support waiting for existing rendering,
  1759. * not for emitting required flushes.
  1760. */
  1761. BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
  1762. /* If there is rendering queued on the buffer being evicted, wait for
  1763. * it.
  1764. */
  1765. if (obj_priv->active) {
  1766. ret = i915_do_wait_request(dev,
  1767. obj_priv->last_rendering_seqno,
  1768. interruptible,
  1769. obj_priv->ring);
  1770. if (ret)
  1771. return ret;
  1772. }
  1773. return 0;
  1774. }
  1775. /**
  1776. * Unbinds an object from the GTT aperture.
  1777. */
  1778. int
  1779. i915_gem_object_unbind(struct drm_gem_object *obj)
  1780. {
  1781. struct drm_device *dev = obj->dev;
  1782. struct drm_i915_private *dev_priv = dev->dev_private;
  1783. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1784. int ret = 0;
  1785. if (obj_priv->gtt_space == NULL)
  1786. return 0;
  1787. if (obj_priv->pin_count != 0) {
  1788. DRM_ERROR("Attempting to unbind pinned buffer\n");
  1789. return -EINVAL;
  1790. }
  1791. /* blow away mappings if mapped through GTT */
  1792. i915_gem_release_mmap(obj);
  1793. /* Move the object to the CPU domain to ensure that
  1794. * any possible CPU writes while it's not in the GTT
  1795. * are flushed when we go to remap it. This will
  1796. * also ensure that all pending GPU writes are finished
  1797. * before we unbind.
  1798. */
  1799. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  1800. if (ret == -ERESTARTSYS)
  1801. return ret;
  1802. /* Continue on if we fail due to EIO, the GPU is hung so we
  1803. * should be safe and we need to cleanup or else we might
  1804. * cause memory corruption through use-after-free.
  1805. */
  1806. if (ret) {
  1807. i915_gem_clflush_object(obj);
  1808. obj->read_domains = obj->write_domain = I915_GEM_DOMAIN_CPU;
  1809. }
  1810. /* release the fence reg _after_ flushing */
  1811. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  1812. i915_gem_clear_fence_reg(obj);
  1813. drm_unbind_agp(obj_priv->agp_mem);
  1814. drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
  1815. i915_gem_object_put_pages(obj);
  1816. BUG_ON(obj_priv->pages_refcount);
  1817. i915_gem_info_remove_gtt(dev_priv, obj->size);
  1818. list_del_init(&obj_priv->mm_list);
  1819. drm_mm_put_block(obj_priv->gtt_space);
  1820. obj_priv->gtt_space = NULL;
  1821. obj_priv->gtt_offset = 0;
  1822. if (i915_gem_object_is_purgeable(obj_priv))
  1823. i915_gem_object_truncate(obj);
  1824. trace_i915_gem_object_unbind(obj);
  1825. return ret;
  1826. }
  1827. static int i915_ring_idle(struct drm_device *dev,
  1828. struct intel_ring_buffer *ring)
  1829. {
  1830. i915_gem_flush_ring(dev, NULL, ring,
  1831. I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
  1832. return i915_wait_request(dev,
  1833. i915_gem_next_request_seqno(dev, ring),
  1834. ring);
  1835. }
  1836. int
  1837. i915_gpu_idle(struct drm_device *dev)
  1838. {
  1839. drm_i915_private_t *dev_priv = dev->dev_private;
  1840. bool lists_empty;
  1841. int ret;
  1842. lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
  1843. list_empty(&dev_priv->render_ring.active_list) &&
  1844. list_empty(&dev_priv->bsd_ring.active_list) &&
  1845. list_empty(&dev_priv->blt_ring.active_list));
  1846. if (lists_empty)
  1847. return 0;
  1848. /* Flush everything onto the inactive list. */
  1849. ret = i915_ring_idle(dev, &dev_priv->render_ring);
  1850. if (ret)
  1851. return ret;
  1852. ret = i915_ring_idle(dev, &dev_priv->bsd_ring);
  1853. if (ret)
  1854. return ret;
  1855. ret = i915_ring_idle(dev, &dev_priv->blt_ring);
  1856. if (ret)
  1857. return ret;
  1858. return 0;
  1859. }
  1860. static int
  1861. i915_gem_object_get_pages(struct drm_gem_object *obj,
  1862. gfp_t gfpmask)
  1863. {
  1864. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1865. int page_count, i;
  1866. struct address_space *mapping;
  1867. struct inode *inode;
  1868. struct page *page;
  1869. BUG_ON(obj_priv->pages_refcount
  1870. == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
  1871. if (obj_priv->pages_refcount++ != 0)
  1872. return 0;
  1873. /* Get the list of pages out of our struct file. They'll be pinned
  1874. * at this point until we release them.
  1875. */
  1876. page_count = obj->size / PAGE_SIZE;
  1877. BUG_ON(obj_priv->pages != NULL);
  1878. obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
  1879. if (obj_priv->pages == NULL) {
  1880. obj_priv->pages_refcount--;
  1881. return -ENOMEM;
  1882. }
  1883. inode = obj->filp->f_path.dentry->d_inode;
  1884. mapping = inode->i_mapping;
  1885. for (i = 0; i < page_count; i++) {
  1886. page = read_cache_page_gfp(mapping, i,
  1887. GFP_HIGHUSER |
  1888. __GFP_COLD |
  1889. __GFP_RECLAIMABLE |
  1890. gfpmask);
  1891. if (IS_ERR(page))
  1892. goto err_pages;
  1893. obj_priv->pages[i] = page;
  1894. }
  1895. if (obj_priv->tiling_mode != I915_TILING_NONE)
  1896. i915_gem_object_do_bit_17_swizzle(obj);
  1897. return 0;
  1898. err_pages:
  1899. while (i--)
  1900. page_cache_release(obj_priv->pages[i]);
  1901. drm_free_large(obj_priv->pages);
  1902. obj_priv->pages = NULL;
  1903. obj_priv->pages_refcount--;
  1904. return PTR_ERR(page);
  1905. }
  1906. static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
  1907. {
  1908. struct drm_gem_object *obj = reg->obj;
  1909. struct drm_device *dev = obj->dev;
  1910. drm_i915_private_t *dev_priv = dev->dev_private;
  1911. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1912. int regnum = obj_priv->fence_reg;
  1913. uint64_t val;
  1914. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1915. 0xfffff000) << 32;
  1916. val |= obj_priv->gtt_offset & 0xfffff000;
  1917. val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
  1918. SANDYBRIDGE_FENCE_PITCH_SHIFT;
  1919. if (obj_priv->tiling_mode == I915_TILING_Y)
  1920. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1921. val |= I965_FENCE_REG_VALID;
  1922. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
  1923. }
  1924. static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
  1925. {
  1926. struct drm_gem_object *obj = reg->obj;
  1927. struct drm_device *dev = obj->dev;
  1928. drm_i915_private_t *dev_priv = dev->dev_private;
  1929. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1930. int regnum = obj_priv->fence_reg;
  1931. uint64_t val;
  1932. val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
  1933. 0xfffff000) << 32;
  1934. val |= obj_priv->gtt_offset & 0xfffff000;
  1935. val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
  1936. if (obj_priv->tiling_mode == I915_TILING_Y)
  1937. val |= 1 << I965_FENCE_TILING_Y_SHIFT;
  1938. val |= I965_FENCE_REG_VALID;
  1939. I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
  1940. }
  1941. static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
  1942. {
  1943. struct drm_gem_object *obj = reg->obj;
  1944. struct drm_device *dev = obj->dev;
  1945. drm_i915_private_t *dev_priv = dev->dev_private;
  1946. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1947. int regnum = obj_priv->fence_reg;
  1948. int tile_width;
  1949. uint32_t fence_reg, val;
  1950. uint32_t pitch_val;
  1951. if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
  1952. (obj_priv->gtt_offset & (obj->size - 1))) {
  1953. WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
  1954. __func__, obj_priv->gtt_offset, obj->size);
  1955. return;
  1956. }
  1957. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1958. HAS_128_BYTE_Y_TILING(dev))
  1959. tile_width = 128;
  1960. else
  1961. tile_width = 512;
  1962. /* Note: pitch better be a power of two tile widths */
  1963. pitch_val = obj_priv->stride / tile_width;
  1964. pitch_val = ffs(pitch_val) - 1;
  1965. if (obj_priv->tiling_mode == I915_TILING_Y &&
  1966. HAS_128_BYTE_Y_TILING(dev))
  1967. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  1968. else
  1969. WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
  1970. val = obj_priv->gtt_offset;
  1971. if (obj_priv->tiling_mode == I915_TILING_Y)
  1972. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  1973. val |= I915_FENCE_SIZE_BITS(obj->size);
  1974. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  1975. val |= I830_FENCE_REG_VALID;
  1976. if (regnum < 8)
  1977. fence_reg = FENCE_REG_830_0 + (regnum * 4);
  1978. else
  1979. fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
  1980. I915_WRITE(fence_reg, val);
  1981. }
  1982. static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
  1983. {
  1984. struct drm_gem_object *obj = reg->obj;
  1985. struct drm_device *dev = obj->dev;
  1986. drm_i915_private_t *dev_priv = dev->dev_private;
  1987. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  1988. int regnum = obj_priv->fence_reg;
  1989. uint32_t val;
  1990. uint32_t pitch_val;
  1991. uint32_t fence_size_bits;
  1992. if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
  1993. (obj_priv->gtt_offset & (obj->size - 1))) {
  1994. WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
  1995. __func__, obj_priv->gtt_offset);
  1996. return;
  1997. }
  1998. pitch_val = obj_priv->stride / 128;
  1999. pitch_val = ffs(pitch_val) - 1;
  2000. WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
  2001. val = obj_priv->gtt_offset;
  2002. if (obj_priv->tiling_mode == I915_TILING_Y)
  2003. val |= 1 << I830_FENCE_TILING_Y_SHIFT;
  2004. fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
  2005. WARN_ON(fence_size_bits & ~0x00000f00);
  2006. val |= fence_size_bits;
  2007. val |= pitch_val << I830_FENCE_PITCH_SHIFT;
  2008. val |= I830_FENCE_REG_VALID;
  2009. I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
  2010. }
  2011. static int i915_find_fence_reg(struct drm_device *dev,
  2012. bool interruptible)
  2013. {
  2014. struct drm_i915_fence_reg *reg = NULL;
  2015. struct drm_i915_gem_object *obj_priv = NULL;
  2016. struct drm_i915_private *dev_priv = dev->dev_private;
  2017. struct drm_gem_object *obj = NULL;
  2018. int i, avail, ret;
  2019. /* First try to find a free reg */
  2020. avail = 0;
  2021. for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
  2022. reg = &dev_priv->fence_regs[i];
  2023. if (!reg->obj)
  2024. return i;
  2025. obj_priv = to_intel_bo(reg->obj);
  2026. if (!obj_priv->pin_count)
  2027. avail++;
  2028. }
  2029. if (avail == 0)
  2030. return -ENOSPC;
  2031. /* None available, try to steal one or wait for a user to finish */
  2032. i = I915_FENCE_REG_NONE;
  2033. list_for_each_entry(reg, &dev_priv->mm.fence_list,
  2034. lru_list) {
  2035. obj = reg->obj;
  2036. obj_priv = to_intel_bo(obj);
  2037. if (obj_priv->pin_count)
  2038. continue;
  2039. /* found one! */
  2040. i = obj_priv->fence_reg;
  2041. break;
  2042. }
  2043. BUG_ON(i == I915_FENCE_REG_NONE);
  2044. /* We only have a reference on obj from the active list. put_fence_reg
  2045. * might drop that one, causing a use-after-free in it. So hold a
  2046. * private reference to obj like the other callers of put_fence_reg
  2047. * (set_tiling ioctl) do. */
  2048. drm_gem_object_reference(obj);
  2049. ret = i915_gem_object_put_fence_reg(obj, interruptible);
  2050. drm_gem_object_unreference(obj);
  2051. if (ret != 0)
  2052. return ret;
  2053. return i;
  2054. }
  2055. /**
  2056. * i915_gem_object_get_fence_reg - set up a fence reg for an object
  2057. * @obj: object to map through a fence reg
  2058. *
  2059. * When mapping objects through the GTT, userspace wants to be able to write
  2060. * to them without having to worry about swizzling if the object is tiled.
  2061. *
  2062. * This function walks the fence regs looking for a free one for @obj,
  2063. * stealing one if it can't find any.
  2064. *
  2065. * It then sets up the reg based on the object's properties: address, pitch
  2066. * and tiling format.
  2067. */
  2068. int
  2069. i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  2070. bool interruptible)
  2071. {
  2072. struct drm_device *dev = obj->dev;
  2073. struct drm_i915_private *dev_priv = dev->dev_private;
  2074. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2075. struct drm_i915_fence_reg *reg = NULL;
  2076. int ret;
  2077. /* Just update our place in the LRU if our fence is getting used. */
  2078. if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
  2079. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2080. list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2081. return 0;
  2082. }
  2083. switch (obj_priv->tiling_mode) {
  2084. case I915_TILING_NONE:
  2085. WARN(1, "allocating a fence for non-tiled object?\n");
  2086. break;
  2087. case I915_TILING_X:
  2088. if (!obj_priv->stride)
  2089. return -EINVAL;
  2090. WARN((obj_priv->stride & (512 - 1)),
  2091. "object 0x%08x is X tiled but has non-512B pitch\n",
  2092. obj_priv->gtt_offset);
  2093. break;
  2094. case I915_TILING_Y:
  2095. if (!obj_priv->stride)
  2096. return -EINVAL;
  2097. WARN((obj_priv->stride & (128 - 1)),
  2098. "object 0x%08x is Y tiled but has non-128B pitch\n",
  2099. obj_priv->gtt_offset);
  2100. break;
  2101. }
  2102. ret = i915_find_fence_reg(dev, interruptible);
  2103. if (ret < 0)
  2104. return ret;
  2105. obj_priv->fence_reg = ret;
  2106. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2107. list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
  2108. reg->obj = obj;
  2109. switch (INTEL_INFO(dev)->gen) {
  2110. case 6:
  2111. sandybridge_write_fence_reg(reg);
  2112. break;
  2113. case 5:
  2114. case 4:
  2115. i965_write_fence_reg(reg);
  2116. break;
  2117. case 3:
  2118. i915_write_fence_reg(reg);
  2119. break;
  2120. case 2:
  2121. i830_write_fence_reg(reg);
  2122. break;
  2123. }
  2124. trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
  2125. obj_priv->tiling_mode);
  2126. return 0;
  2127. }
  2128. /**
  2129. * i915_gem_clear_fence_reg - clear out fence register info
  2130. * @obj: object to clear
  2131. *
  2132. * Zeroes out the fence register itself and clears out the associated
  2133. * data structures in dev_priv and obj_priv.
  2134. */
  2135. static void
  2136. i915_gem_clear_fence_reg(struct drm_gem_object *obj)
  2137. {
  2138. struct drm_device *dev = obj->dev;
  2139. drm_i915_private_t *dev_priv = dev->dev_private;
  2140. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2141. struct drm_i915_fence_reg *reg =
  2142. &dev_priv->fence_regs[obj_priv->fence_reg];
  2143. uint32_t fence_reg;
  2144. switch (INTEL_INFO(dev)->gen) {
  2145. case 6:
  2146. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
  2147. (obj_priv->fence_reg * 8), 0);
  2148. break;
  2149. case 5:
  2150. case 4:
  2151. I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
  2152. break;
  2153. case 3:
  2154. if (obj_priv->fence_reg >= 8)
  2155. fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg - 8) * 4;
  2156. else
  2157. case 2:
  2158. fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
  2159. I915_WRITE(fence_reg, 0);
  2160. break;
  2161. }
  2162. reg->obj = NULL;
  2163. obj_priv->fence_reg = I915_FENCE_REG_NONE;
  2164. list_del_init(&reg->lru_list);
  2165. }
  2166. /**
  2167. * i915_gem_object_put_fence_reg - waits on outstanding fenced access
  2168. * to the buffer to finish, and then resets the fence register.
  2169. * @obj: tiled object holding a fence register.
  2170. * @bool: whether the wait upon the fence is interruptible
  2171. *
  2172. * Zeroes out the fence register itself and clears out the associated
  2173. * data structures in dev_priv and obj_priv.
  2174. */
  2175. int
  2176. i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  2177. bool interruptible)
  2178. {
  2179. struct drm_device *dev = obj->dev;
  2180. struct drm_i915_private *dev_priv = dev->dev_private;
  2181. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2182. struct drm_i915_fence_reg *reg;
  2183. if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
  2184. return 0;
  2185. /* If we've changed tiling, GTT-mappings of the object
  2186. * need to re-fault to ensure that the correct fence register
  2187. * setup is in place.
  2188. */
  2189. i915_gem_release_mmap(obj);
  2190. /* On the i915, GPU access to tiled buffers is via a fence,
  2191. * therefore we must wait for any outstanding access to complete
  2192. * before clearing the fence.
  2193. */
  2194. reg = &dev_priv->fence_regs[obj_priv->fence_reg];
  2195. if (reg->gpu) {
  2196. int ret;
  2197. ret = i915_gem_object_flush_gpu_write_domain(obj, true);
  2198. if (ret)
  2199. return ret;
  2200. ret = i915_gem_object_wait_rendering(obj, interruptible);
  2201. if (ret)
  2202. return ret;
  2203. reg->gpu = false;
  2204. }
  2205. i915_gem_object_flush_gtt_write_domain(obj);
  2206. i915_gem_clear_fence_reg(obj);
  2207. return 0;
  2208. }
  2209. /**
  2210. * Finds free space in the GTT aperture and binds the object there.
  2211. */
  2212. static int
  2213. i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
  2214. {
  2215. struct drm_device *dev = obj->dev;
  2216. drm_i915_private_t *dev_priv = dev->dev_private;
  2217. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2218. struct drm_mm_node *free_space;
  2219. gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
  2220. int ret;
  2221. if (obj_priv->madv != I915_MADV_WILLNEED) {
  2222. DRM_ERROR("Attempting to bind a purgeable object\n");
  2223. return -EINVAL;
  2224. }
  2225. if (alignment == 0)
  2226. alignment = i915_gem_get_gtt_alignment(obj);
  2227. if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
  2228. DRM_ERROR("Invalid object alignment requested %u\n", alignment);
  2229. return -EINVAL;
  2230. }
  2231. /* If the object is bigger than the entire aperture, reject it early
  2232. * before evicting everything in a vain attempt to find space.
  2233. */
  2234. if (obj->size > dev_priv->mm.gtt_total) {
  2235. DRM_ERROR("Attempting to bind an object larger than the aperture\n");
  2236. return -E2BIG;
  2237. }
  2238. search_free:
  2239. free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
  2240. obj->size, alignment, 0);
  2241. if (free_space != NULL)
  2242. obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
  2243. alignment);
  2244. if (obj_priv->gtt_space == NULL) {
  2245. /* If the gtt is empty and we're still having trouble
  2246. * fitting our object in, we're out of memory.
  2247. */
  2248. ret = i915_gem_evict_something(dev, obj->size, alignment);
  2249. if (ret)
  2250. return ret;
  2251. goto search_free;
  2252. }
  2253. ret = i915_gem_object_get_pages(obj, gfpmask);
  2254. if (ret) {
  2255. drm_mm_put_block(obj_priv->gtt_space);
  2256. obj_priv->gtt_space = NULL;
  2257. if (ret == -ENOMEM) {
  2258. /* first try to clear up some space from the GTT */
  2259. ret = i915_gem_evict_something(dev, obj->size,
  2260. alignment);
  2261. if (ret) {
  2262. /* now try to shrink everyone else */
  2263. if (gfpmask) {
  2264. gfpmask = 0;
  2265. goto search_free;
  2266. }
  2267. return ret;
  2268. }
  2269. goto search_free;
  2270. }
  2271. return ret;
  2272. }
  2273. /* Create an AGP memory structure pointing at our pages, and bind it
  2274. * into the GTT.
  2275. */
  2276. obj_priv->agp_mem = drm_agp_bind_pages(dev,
  2277. obj_priv->pages,
  2278. obj->size >> PAGE_SHIFT,
  2279. obj_priv->gtt_space->start,
  2280. obj_priv->agp_type);
  2281. if (obj_priv->agp_mem == NULL) {
  2282. i915_gem_object_put_pages(obj);
  2283. drm_mm_put_block(obj_priv->gtt_space);
  2284. obj_priv->gtt_space = NULL;
  2285. ret = i915_gem_evict_something(dev, obj->size, alignment);
  2286. if (ret)
  2287. return ret;
  2288. goto search_free;
  2289. }
  2290. /* keep track of bounds object by adding it to the inactive list */
  2291. list_add_tail(&obj_priv->mm_list, &dev_priv->mm.inactive_list);
  2292. i915_gem_info_add_gtt(dev_priv, obj->size);
  2293. /* Assert that the object is not currently in any GPU domain. As it
  2294. * wasn't in the GTT, there shouldn't be any way it could have been in
  2295. * a GPU cache
  2296. */
  2297. BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
  2298. BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
  2299. obj_priv->gtt_offset = obj_priv->gtt_space->start;
  2300. trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
  2301. return 0;
  2302. }
  2303. void
  2304. i915_gem_clflush_object(struct drm_gem_object *obj)
  2305. {
  2306. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2307. /* If we don't have a page list set up, then we're not pinned
  2308. * to GPU, and we can ignore the cache flush because it'll happen
  2309. * again at bind time.
  2310. */
  2311. if (obj_priv->pages == NULL)
  2312. return;
  2313. trace_i915_gem_object_clflush(obj);
  2314. drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
  2315. }
  2316. /** Flushes any GPU write domain for the object if it's dirty. */
  2317. static int
  2318. i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj,
  2319. bool pipelined)
  2320. {
  2321. struct drm_device *dev = obj->dev;
  2322. uint32_t old_write_domain;
  2323. if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
  2324. return 0;
  2325. /* Queue the GPU write cache flushing we need. */
  2326. old_write_domain = obj->write_domain;
  2327. i915_gem_flush_ring(dev, NULL,
  2328. to_intel_bo(obj)->ring,
  2329. 0, obj->write_domain);
  2330. BUG_ON(obj->write_domain);
  2331. trace_i915_gem_object_change_domain(obj,
  2332. obj->read_domains,
  2333. old_write_domain);
  2334. if (pipelined)
  2335. return 0;
  2336. return i915_gem_object_wait_rendering(obj, true);
  2337. }
  2338. /** Flushes the GTT write domain for the object if it's dirty. */
  2339. static void
  2340. i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
  2341. {
  2342. uint32_t old_write_domain;
  2343. if (obj->write_domain != I915_GEM_DOMAIN_GTT)
  2344. return;
  2345. /* No actual flushing is required for the GTT write domain. Writes
  2346. * to it immediately go to main memory as far as we know, so there's
  2347. * no chipset flush. It also doesn't land in render cache.
  2348. */
  2349. old_write_domain = obj->write_domain;
  2350. obj->write_domain = 0;
  2351. trace_i915_gem_object_change_domain(obj,
  2352. obj->read_domains,
  2353. old_write_domain);
  2354. }
  2355. /** Flushes the CPU write domain for the object if it's dirty. */
  2356. static void
  2357. i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
  2358. {
  2359. struct drm_device *dev = obj->dev;
  2360. uint32_t old_write_domain;
  2361. if (obj->write_domain != I915_GEM_DOMAIN_CPU)
  2362. return;
  2363. i915_gem_clflush_object(obj);
  2364. drm_agp_chipset_flush(dev);
  2365. old_write_domain = obj->write_domain;
  2366. obj->write_domain = 0;
  2367. trace_i915_gem_object_change_domain(obj,
  2368. obj->read_domains,
  2369. old_write_domain);
  2370. }
  2371. /**
  2372. * Moves a single object to the GTT read, and possibly write domain.
  2373. *
  2374. * This function returns when the move is complete, including waiting on
  2375. * flushes to occur.
  2376. */
  2377. int
  2378. i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
  2379. {
  2380. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2381. uint32_t old_write_domain, old_read_domains;
  2382. int ret;
  2383. /* Not valid to be called on unbound objects. */
  2384. if (obj_priv->gtt_space == NULL)
  2385. return -EINVAL;
  2386. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2387. if (ret != 0)
  2388. return ret;
  2389. i915_gem_object_flush_cpu_write_domain(obj);
  2390. if (write) {
  2391. ret = i915_gem_object_wait_rendering(obj, true);
  2392. if (ret)
  2393. return ret;
  2394. }
  2395. old_write_domain = obj->write_domain;
  2396. old_read_domains = obj->read_domains;
  2397. /* It should now be out of any other write domains, and we can update
  2398. * the domain values for our changes.
  2399. */
  2400. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
  2401. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2402. if (write) {
  2403. obj->read_domains = I915_GEM_DOMAIN_GTT;
  2404. obj->write_domain = I915_GEM_DOMAIN_GTT;
  2405. obj_priv->dirty = 1;
  2406. }
  2407. trace_i915_gem_object_change_domain(obj,
  2408. old_read_domains,
  2409. old_write_domain);
  2410. return 0;
  2411. }
  2412. /*
  2413. * Prepare buffer for display plane. Use uninterruptible for possible flush
  2414. * wait, as in modesetting process we're not supposed to be interrupted.
  2415. */
  2416. int
  2417. i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  2418. bool pipelined)
  2419. {
  2420. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2421. uint32_t old_read_domains;
  2422. int ret;
  2423. /* Not valid to be called on unbound objects. */
  2424. if (obj_priv->gtt_space == NULL)
  2425. return -EINVAL;
  2426. ret = i915_gem_object_flush_gpu_write_domain(obj, true);
  2427. if (ret)
  2428. return ret;
  2429. /* Currently, we are always called from an non-interruptible context. */
  2430. if (!pipelined) {
  2431. ret = i915_gem_object_wait_rendering(obj, false);
  2432. if (ret)
  2433. return ret;
  2434. }
  2435. i915_gem_object_flush_cpu_write_domain(obj);
  2436. old_read_domains = obj->read_domains;
  2437. obj->read_domains |= I915_GEM_DOMAIN_GTT;
  2438. trace_i915_gem_object_change_domain(obj,
  2439. old_read_domains,
  2440. obj->write_domain);
  2441. return 0;
  2442. }
  2443. /**
  2444. * Moves a single object to the CPU read, and possibly write domain.
  2445. *
  2446. * This function returns when the move is complete, including waiting on
  2447. * flushes to occur.
  2448. */
  2449. static int
  2450. i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
  2451. {
  2452. uint32_t old_write_domain, old_read_domains;
  2453. int ret;
  2454. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2455. if (ret != 0)
  2456. return ret;
  2457. i915_gem_object_flush_gtt_write_domain(obj);
  2458. /* If we have a partially-valid cache of the object in the CPU,
  2459. * finish invalidating it and free the per-page flags.
  2460. */
  2461. i915_gem_object_set_to_full_cpu_read_domain(obj);
  2462. if (write) {
  2463. ret = i915_gem_object_wait_rendering(obj, true);
  2464. if (ret)
  2465. return ret;
  2466. }
  2467. old_write_domain = obj->write_domain;
  2468. old_read_domains = obj->read_domains;
  2469. /* Flush the CPU cache if it's still invalid. */
  2470. if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
  2471. i915_gem_clflush_object(obj);
  2472. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2473. }
  2474. /* It should now be out of any other write domains, and we can update
  2475. * the domain values for our changes.
  2476. */
  2477. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2478. /* If we're writing through the CPU, then the GPU read domains will
  2479. * need to be invalidated at next use.
  2480. */
  2481. if (write) {
  2482. obj->read_domains = I915_GEM_DOMAIN_CPU;
  2483. obj->write_domain = I915_GEM_DOMAIN_CPU;
  2484. }
  2485. trace_i915_gem_object_change_domain(obj,
  2486. old_read_domains,
  2487. old_write_domain);
  2488. return 0;
  2489. }
  2490. /*
  2491. * Set the next domain for the specified object. This
  2492. * may not actually perform the necessary flushing/invaliding though,
  2493. * as that may want to be batched with other set_domain operations
  2494. *
  2495. * This is (we hope) the only really tricky part of gem. The goal
  2496. * is fairly simple -- track which caches hold bits of the object
  2497. * and make sure they remain coherent. A few concrete examples may
  2498. * help to explain how it works. For shorthand, we use the notation
  2499. * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
  2500. * a pair of read and write domain masks.
  2501. *
  2502. * Case 1: the batch buffer
  2503. *
  2504. * 1. Allocated
  2505. * 2. Written by CPU
  2506. * 3. Mapped to GTT
  2507. * 4. Read by GPU
  2508. * 5. Unmapped from GTT
  2509. * 6. Freed
  2510. *
  2511. * Let's take these a step at a time
  2512. *
  2513. * 1. Allocated
  2514. * Pages allocated from the kernel may still have
  2515. * cache contents, so we set them to (CPU, CPU) always.
  2516. * 2. Written by CPU (using pwrite)
  2517. * The pwrite function calls set_domain (CPU, CPU) and
  2518. * this function does nothing (as nothing changes)
  2519. * 3. Mapped by GTT
  2520. * This function asserts that the object is not
  2521. * currently in any GPU-based read or write domains
  2522. * 4. Read by GPU
  2523. * i915_gem_execbuffer calls set_domain (COMMAND, 0).
  2524. * As write_domain is zero, this function adds in the
  2525. * current read domains (CPU+COMMAND, 0).
  2526. * flush_domains is set to CPU.
  2527. * invalidate_domains is set to COMMAND
  2528. * clflush is run to get data out of the CPU caches
  2529. * then i915_dev_set_domain calls i915_gem_flush to
  2530. * emit an MI_FLUSH and drm_agp_chipset_flush
  2531. * 5. Unmapped from GTT
  2532. * i915_gem_object_unbind calls set_domain (CPU, CPU)
  2533. * flush_domains and invalidate_domains end up both zero
  2534. * so no flushing/invalidating happens
  2535. * 6. Freed
  2536. * yay, done
  2537. *
  2538. * Case 2: The shared render buffer
  2539. *
  2540. * 1. Allocated
  2541. * 2. Mapped to GTT
  2542. * 3. Read/written by GPU
  2543. * 4. set_domain to (CPU,CPU)
  2544. * 5. Read/written by CPU
  2545. * 6. Read/written by GPU
  2546. *
  2547. * 1. Allocated
  2548. * Same as last example, (CPU, CPU)
  2549. * 2. Mapped to GTT
  2550. * Nothing changes (assertions find that it is not in the GPU)
  2551. * 3. Read/written by GPU
  2552. * execbuffer calls set_domain (RENDER, RENDER)
  2553. * flush_domains gets CPU
  2554. * invalidate_domains gets GPU
  2555. * clflush (obj)
  2556. * MI_FLUSH and drm_agp_chipset_flush
  2557. * 4. set_domain (CPU, CPU)
  2558. * flush_domains gets GPU
  2559. * invalidate_domains gets CPU
  2560. * wait_rendering (obj) to make sure all drawing is complete.
  2561. * This will include an MI_FLUSH to get the data from GPU
  2562. * to memory
  2563. * clflush (obj) to invalidate the CPU cache
  2564. * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
  2565. * 5. Read/written by CPU
  2566. * cache lines are loaded and dirtied
  2567. * 6. Read written by GPU
  2568. * Same as last GPU access
  2569. *
  2570. * Case 3: The constant buffer
  2571. *
  2572. * 1. Allocated
  2573. * 2. Written by CPU
  2574. * 3. Read by GPU
  2575. * 4. Updated (written) by CPU again
  2576. * 5. Read by GPU
  2577. *
  2578. * 1. Allocated
  2579. * (CPU, CPU)
  2580. * 2. Written by CPU
  2581. * (CPU, CPU)
  2582. * 3. Read by GPU
  2583. * (CPU+RENDER, 0)
  2584. * flush_domains = CPU
  2585. * invalidate_domains = RENDER
  2586. * clflush (obj)
  2587. * MI_FLUSH
  2588. * drm_agp_chipset_flush
  2589. * 4. Updated (written) by CPU again
  2590. * (CPU, CPU)
  2591. * flush_domains = 0 (no previous write domain)
  2592. * invalidate_domains = 0 (no new read domains)
  2593. * 5. Read by GPU
  2594. * (CPU+RENDER, 0)
  2595. * flush_domains = CPU
  2596. * invalidate_domains = RENDER
  2597. * clflush (obj)
  2598. * MI_FLUSH
  2599. * drm_agp_chipset_flush
  2600. */
  2601. static void
  2602. i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj,
  2603. struct intel_ring_buffer *ring)
  2604. {
  2605. struct drm_device *dev = obj->dev;
  2606. struct drm_i915_private *dev_priv = dev->dev_private;
  2607. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2608. uint32_t invalidate_domains = 0;
  2609. uint32_t flush_domains = 0;
  2610. uint32_t old_read_domains;
  2611. intel_mark_busy(dev, obj);
  2612. /*
  2613. * If the object isn't moving to a new write domain,
  2614. * let the object stay in multiple read domains
  2615. */
  2616. if (obj->pending_write_domain == 0)
  2617. obj->pending_read_domains |= obj->read_domains;
  2618. else
  2619. obj_priv->dirty = 1;
  2620. /*
  2621. * Flush the current write domain if
  2622. * the new read domains don't match. Invalidate
  2623. * any read domains which differ from the old
  2624. * write domain
  2625. */
  2626. if (obj->write_domain &&
  2627. obj->write_domain != obj->pending_read_domains) {
  2628. flush_domains |= obj->write_domain;
  2629. invalidate_domains |=
  2630. obj->pending_read_domains & ~obj->write_domain;
  2631. }
  2632. /*
  2633. * Invalidate any read caches which may have
  2634. * stale data. That is, any new read domains.
  2635. */
  2636. invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
  2637. if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU)
  2638. i915_gem_clflush_object(obj);
  2639. old_read_domains = obj->read_domains;
  2640. /* The actual obj->write_domain will be updated with
  2641. * pending_write_domain after we emit the accumulated flush for all
  2642. * of our domain changes in execbuffers (which clears objects'
  2643. * write_domains). So if we have a current write domain that we
  2644. * aren't changing, set pending_write_domain to that.
  2645. */
  2646. if (flush_domains == 0 && obj->pending_write_domain == 0)
  2647. obj->pending_write_domain = obj->write_domain;
  2648. obj->read_domains = obj->pending_read_domains;
  2649. dev->invalidate_domains |= invalidate_domains;
  2650. dev->flush_domains |= flush_domains;
  2651. if (flush_domains & I915_GEM_GPU_DOMAINS)
  2652. dev_priv->mm.flush_rings |= obj_priv->ring->id;
  2653. if (invalidate_domains & I915_GEM_GPU_DOMAINS)
  2654. dev_priv->mm.flush_rings |= ring->id;
  2655. trace_i915_gem_object_change_domain(obj,
  2656. old_read_domains,
  2657. obj->write_domain);
  2658. }
  2659. /**
  2660. * Moves the object from a partially CPU read to a full one.
  2661. *
  2662. * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
  2663. * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
  2664. */
  2665. static void
  2666. i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
  2667. {
  2668. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2669. if (!obj_priv->page_cpu_valid)
  2670. return;
  2671. /* If we're partially in the CPU read domain, finish moving it in.
  2672. */
  2673. if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
  2674. int i;
  2675. for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
  2676. if (obj_priv->page_cpu_valid[i])
  2677. continue;
  2678. drm_clflush_pages(obj_priv->pages + i, 1);
  2679. }
  2680. }
  2681. /* Free the page_cpu_valid mappings which are now stale, whether
  2682. * or not we've got I915_GEM_DOMAIN_CPU.
  2683. */
  2684. kfree(obj_priv->page_cpu_valid);
  2685. obj_priv->page_cpu_valid = NULL;
  2686. }
  2687. /**
  2688. * Set the CPU read domain on a range of the object.
  2689. *
  2690. * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
  2691. * not entirely valid. The page_cpu_valid member of the object flags which
  2692. * pages have been flushed, and will be respected by
  2693. * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
  2694. * of the whole object.
  2695. *
  2696. * This function returns when the move is complete, including waiting on
  2697. * flushes to occur.
  2698. */
  2699. static int
  2700. i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
  2701. uint64_t offset, uint64_t size)
  2702. {
  2703. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  2704. uint32_t old_read_domains;
  2705. int i, ret;
  2706. if (offset == 0 && size == obj->size)
  2707. return i915_gem_object_set_to_cpu_domain(obj, 0);
  2708. ret = i915_gem_object_flush_gpu_write_domain(obj, false);
  2709. if (ret != 0)
  2710. return ret;
  2711. i915_gem_object_flush_gtt_write_domain(obj);
  2712. /* If we're already fully in the CPU read domain, we're done. */
  2713. if (obj_priv->page_cpu_valid == NULL &&
  2714. (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
  2715. return 0;
  2716. /* Otherwise, create/clear the per-page CPU read domain flag if we're
  2717. * newly adding I915_GEM_DOMAIN_CPU
  2718. */
  2719. if (obj_priv->page_cpu_valid == NULL) {
  2720. obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
  2721. GFP_KERNEL);
  2722. if (obj_priv->page_cpu_valid == NULL)
  2723. return -ENOMEM;
  2724. } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
  2725. memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
  2726. /* Flush the cache on any pages that are still invalid from the CPU's
  2727. * perspective.
  2728. */
  2729. for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
  2730. i++) {
  2731. if (obj_priv->page_cpu_valid[i])
  2732. continue;
  2733. drm_clflush_pages(obj_priv->pages + i, 1);
  2734. obj_priv->page_cpu_valid[i] = 1;
  2735. }
  2736. /* It should now be out of any other write domains, and we can update
  2737. * the domain values for our changes.
  2738. */
  2739. BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
  2740. old_read_domains = obj->read_domains;
  2741. obj->read_domains |= I915_GEM_DOMAIN_CPU;
  2742. trace_i915_gem_object_change_domain(obj,
  2743. old_read_domains,
  2744. obj->write_domain);
  2745. return 0;
  2746. }
  2747. /**
  2748. * Pin an object to the GTT and evaluate the relocations landing in it.
  2749. */
  2750. static int
  2751. i915_gem_execbuffer_relocate(struct drm_i915_gem_object *obj,
  2752. struct drm_file *file_priv,
  2753. struct drm_i915_gem_exec_object2 *entry)
  2754. {
  2755. struct drm_device *dev = obj->base.dev;
  2756. drm_i915_private_t *dev_priv = dev->dev_private;
  2757. struct drm_i915_gem_relocation_entry __user *user_relocs;
  2758. struct drm_gem_object *target_obj = NULL;
  2759. uint32_t target_handle = 0;
  2760. int i, ret = 0;
  2761. user_relocs = (void __user *)(uintptr_t)entry->relocs_ptr;
  2762. for (i = 0; i < entry->relocation_count; i++) {
  2763. struct drm_i915_gem_relocation_entry reloc;
  2764. uint32_t target_offset;
  2765. if (__copy_from_user_inatomic(&reloc,
  2766. user_relocs+i,
  2767. sizeof(reloc))) {
  2768. ret = -EFAULT;
  2769. break;
  2770. }
  2771. if (reloc.target_handle != target_handle) {
  2772. drm_gem_object_unreference(target_obj);
  2773. target_obj = drm_gem_object_lookup(dev, file_priv,
  2774. reloc.target_handle);
  2775. if (target_obj == NULL) {
  2776. ret = -ENOENT;
  2777. break;
  2778. }
  2779. target_handle = reloc.target_handle;
  2780. }
  2781. target_offset = to_intel_bo(target_obj)->gtt_offset;
  2782. #if WATCH_RELOC
  2783. DRM_INFO("%s: obj %p offset %08x target %d "
  2784. "read %08x write %08x gtt %08x "
  2785. "presumed %08x delta %08x\n",
  2786. __func__,
  2787. obj,
  2788. (int) reloc.offset,
  2789. (int) reloc.target_handle,
  2790. (int) reloc.read_domains,
  2791. (int) reloc.write_domain,
  2792. (int) target_offset,
  2793. (int) reloc.presumed_offset,
  2794. reloc.delta);
  2795. #endif
  2796. /* The target buffer should have appeared before us in the
  2797. * exec_object list, so it should have a GTT space bound by now.
  2798. */
  2799. if (target_offset == 0) {
  2800. DRM_ERROR("No GTT space found for object %d\n",
  2801. reloc.target_handle);
  2802. ret = -EINVAL;
  2803. break;
  2804. }
  2805. /* Validate that the target is in a valid r/w GPU domain */
  2806. if (reloc.write_domain & (reloc.write_domain - 1)) {
  2807. DRM_ERROR("reloc with multiple write domains: "
  2808. "obj %p target %d offset %d "
  2809. "read %08x write %08x",
  2810. obj, reloc.target_handle,
  2811. (int) reloc.offset,
  2812. reloc.read_domains,
  2813. reloc.write_domain);
  2814. ret = -EINVAL;
  2815. break;
  2816. }
  2817. if (reloc.write_domain & I915_GEM_DOMAIN_CPU ||
  2818. reloc.read_domains & I915_GEM_DOMAIN_CPU) {
  2819. DRM_ERROR("reloc with read/write CPU domains: "
  2820. "obj %p target %d offset %d "
  2821. "read %08x write %08x",
  2822. obj, reloc.target_handle,
  2823. (int) reloc.offset,
  2824. reloc.read_domains,
  2825. reloc.write_domain);
  2826. ret = -EINVAL;
  2827. break;
  2828. }
  2829. if (reloc.write_domain && target_obj->pending_write_domain &&
  2830. reloc.write_domain != target_obj->pending_write_domain) {
  2831. DRM_ERROR("Write domain conflict: "
  2832. "obj %p target %d offset %d "
  2833. "new %08x old %08x\n",
  2834. obj, reloc.target_handle,
  2835. (int) reloc.offset,
  2836. reloc.write_domain,
  2837. target_obj->pending_write_domain);
  2838. ret = -EINVAL;
  2839. break;
  2840. }
  2841. target_obj->pending_read_domains |= reloc.read_domains;
  2842. target_obj->pending_write_domain |= reloc.write_domain;
  2843. /* If the relocation already has the right value in it, no
  2844. * more work needs to be done.
  2845. */
  2846. if (target_offset == reloc.presumed_offset)
  2847. continue;
  2848. /* Check that the relocation address is valid... */
  2849. if (reloc.offset > obj->base.size - 4) {
  2850. DRM_ERROR("Relocation beyond object bounds: "
  2851. "obj %p target %d offset %d size %d.\n",
  2852. obj, reloc.target_handle,
  2853. (int) reloc.offset, (int) obj->base.size);
  2854. ret = -EINVAL;
  2855. break;
  2856. }
  2857. if (reloc.offset & 3) {
  2858. DRM_ERROR("Relocation not 4-byte aligned: "
  2859. "obj %p target %d offset %d.\n",
  2860. obj, reloc.target_handle,
  2861. (int) reloc.offset);
  2862. ret = -EINVAL;
  2863. break;
  2864. }
  2865. /* and points to somewhere within the target object. */
  2866. if (reloc.delta >= target_obj->size) {
  2867. DRM_ERROR("Relocation beyond target object bounds: "
  2868. "obj %p target %d delta %d size %d.\n",
  2869. obj, reloc.target_handle,
  2870. (int) reloc.delta, (int) target_obj->size);
  2871. ret = -EINVAL;
  2872. break;
  2873. }
  2874. reloc.delta += target_offset;
  2875. if (obj->base.write_domain == I915_GEM_DOMAIN_CPU) {
  2876. uint32_t page_offset = reloc.offset & ~PAGE_MASK;
  2877. char *vaddr;
  2878. vaddr = kmap_atomic(obj->pages[reloc.offset >> PAGE_SHIFT], KM_USER0);
  2879. *(uint32_t *)(vaddr + page_offset) = reloc.delta;
  2880. kunmap_atomic(vaddr, KM_USER0);
  2881. } else {
  2882. uint32_t __iomem *reloc_entry;
  2883. void __iomem *reloc_page;
  2884. ret = i915_gem_object_set_to_gtt_domain(&obj->base, 1);
  2885. if (ret)
  2886. break;
  2887. /* Map the page containing the relocation we're going to perform. */
  2888. reloc.offset += obj->gtt_offset;
  2889. reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  2890. reloc.offset & PAGE_MASK,
  2891. KM_USER0);
  2892. reloc_entry = (uint32_t __iomem *)
  2893. (reloc_page + (reloc.offset & ~PAGE_MASK));
  2894. iowrite32(reloc.delta, reloc_entry);
  2895. io_mapping_unmap_atomic(reloc_page, KM_USER0);
  2896. }
  2897. /* and update the user's relocation entry */
  2898. reloc.presumed_offset = target_offset;
  2899. if (__copy_to_user_inatomic(&user_relocs[i].presumed_offset,
  2900. &reloc.presumed_offset,
  2901. sizeof(reloc.presumed_offset))) {
  2902. ret = -EFAULT;
  2903. break;
  2904. }
  2905. }
  2906. drm_gem_object_unreference(target_obj);
  2907. return ret;
  2908. }
  2909. static int
  2910. i915_gem_execbuffer_pin(struct drm_device *dev,
  2911. struct drm_file *file,
  2912. struct drm_gem_object **object_list,
  2913. struct drm_i915_gem_exec_object2 *exec_list,
  2914. int count)
  2915. {
  2916. struct drm_i915_private *dev_priv = dev->dev_private;
  2917. int ret, i, retry;
  2918. /* attempt to pin all of the buffers into the GTT */
  2919. for (retry = 0; retry < 2; retry++) {
  2920. ret = 0;
  2921. for (i = 0; i < count; i++) {
  2922. struct drm_i915_gem_exec_object2 *entry = &exec_list[i];
  2923. struct drm_i915_gem_object *obj= to_intel_bo(object_list[i]);
  2924. bool need_fence =
  2925. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  2926. obj->tiling_mode != I915_TILING_NONE;
  2927. /* Check fence reg constraints and rebind if necessary */
  2928. if (need_fence &&
  2929. !i915_gem_object_fence_offset_ok(&obj->base,
  2930. obj->tiling_mode)) {
  2931. ret = i915_gem_object_unbind(&obj->base);
  2932. if (ret)
  2933. break;
  2934. }
  2935. ret = i915_gem_object_pin(&obj->base, entry->alignment);
  2936. if (ret)
  2937. break;
  2938. /*
  2939. * Pre-965 chips need a fence register set up in order
  2940. * to properly handle blits to/from tiled surfaces.
  2941. */
  2942. if (need_fence) {
  2943. ret = i915_gem_object_get_fence_reg(&obj->base, true);
  2944. if (ret) {
  2945. i915_gem_object_unpin(&obj->base);
  2946. break;
  2947. }
  2948. dev_priv->fence_regs[obj->fence_reg].gpu = true;
  2949. }
  2950. entry->offset = obj->gtt_offset;
  2951. }
  2952. while (i--)
  2953. i915_gem_object_unpin(object_list[i]);
  2954. if (ret == 0)
  2955. break;
  2956. if (ret != -ENOSPC || retry)
  2957. return ret;
  2958. ret = i915_gem_evict_everything(dev);
  2959. if (ret)
  2960. return ret;
  2961. }
  2962. return 0;
  2963. }
  2964. /* Throttle our rendering by waiting until the ring has completed our requests
  2965. * emitted over 20 msec ago.
  2966. *
  2967. * Note that if we were to use the current jiffies each time around the loop,
  2968. * we wouldn't escape the function with any frames outstanding if the time to
  2969. * render a frame was over 20ms.
  2970. *
  2971. * This should get us reasonable parallelism between CPU and GPU but also
  2972. * relatively low latency when blocking on a particular request to finish.
  2973. */
  2974. static int
  2975. i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
  2976. {
  2977. struct drm_i915_private *dev_priv = dev->dev_private;
  2978. struct drm_i915_file_private *file_priv = file->driver_priv;
  2979. unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
  2980. struct drm_i915_gem_request *request;
  2981. struct intel_ring_buffer *ring = NULL;
  2982. u32 seqno = 0;
  2983. int ret;
  2984. spin_lock(&file_priv->mm.lock);
  2985. list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
  2986. if (time_after_eq(request->emitted_jiffies, recent_enough))
  2987. break;
  2988. ring = request->ring;
  2989. seqno = request->seqno;
  2990. }
  2991. spin_unlock(&file_priv->mm.lock);
  2992. if (seqno == 0)
  2993. return 0;
  2994. ret = 0;
  2995. if (!i915_seqno_passed(ring->get_seqno(dev, ring), seqno)) {
  2996. /* And wait for the seqno passing without holding any locks and
  2997. * causing extra latency for others. This is safe as the irq
  2998. * generation is designed to be run atomically and so is
  2999. * lockless.
  3000. */
  3001. ring->user_irq_get(dev, ring);
  3002. ret = wait_event_interruptible(ring->irq_queue,
  3003. i915_seqno_passed(ring->get_seqno(dev, ring), seqno)
  3004. || atomic_read(&dev_priv->mm.wedged));
  3005. ring->user_irq_put(dev, ring);
  3006. if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
  3007. ret = -EIO;
  3008. }
  3009. if (ret == 0)
  3010. queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
  3011. return ret;
  3012. }
  3013. static int
  3014. i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec,
  3015. uint64_t exec_offset)
  3016. {
  3017. uint32_t exec_start, exec_len;
  3018. exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
  3019. exec_len = (uint32_t) exec->batch_len;
  3020. if ((exec_start | exec_len) & 0x7)
  3021. return -EINVAL;
  3022. if (!exec_start)
  3023. return -EINVAL;
  3024. return 0;
  3025. }
  3026. static int
  3027. validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
  3028. int count)
  3029. {
  3030. int i;
  3031. for (i = 0; i < count; i++) {
  3032. char __user *ptr = (char __user *)(uintptr_t)exec[i].relocs_ptr;
  3033. size_t length = exec[i].relocation_count * sizeof(struct drm_i915_gem_relocation_entry);
  3034. if (!access_ok(VERIFY_READ, ptr, length))
  3035. return -EFAULT;
  3036. /* we may also need to update the presumed offsets */
  3037. if (!access_ok(VERIFY_WRITE, ptr, length))
  3038. return -EFAULT;
  3039. if (fault_in_pages_readable(ptr, length))
  3040. return -EFAULT;
  3041. }
  3042. return 0;
  3043. }
  3044. static int
  3045. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  3046. struct drm_file *file,
  3047. struct drm_i915_gem_execbuffer2 *args,
  3048. struct drm_i915_gem_exec_object2 *exec_list)
  3049. {
  3050. drm_i915_private_t *dev_priv = dev->dev_private;
  3051. struct drm_gem_object **object_list = NULL;
  3052. struct drm_gem_object *batch_obj;
  3053. struct drm_i915_gem_object *obj_priv;
  3054. struct drm_clip_rect *cliprects = NULL;
  3055. struct drm_i915_gem_request *request = NULL;
  3056. int ret, i, flips;
  3057. uint64_t exec_offset;
  3058. struct intel_ring_buffer *ring = NULL;
  3059. ret = i915_gem_check_is_wedged(dev);
  3060. if (ret)
  3061. return ret;
  3062. ret = validate_exec_list(exec_list, args->buffer_count);
  3063. if (ret)
  3064. return ret;
  3065. #if WATCH_EXEC
  3066. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3067. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3068. #endif
  3069. switch (args->flags & I915_EXEC_RING_MASK) {
  3070. case I915_EXEC_DEFAULT:
  3071. case I915_EXEC_RENDER:
  3072. ring = &dev_priv->render_ring;
  3073. break;
  3074. case I915_EXEC_BSD:
  3075. if (!HAS_BSD(dev)) {
  3076. DRM_ERROR("execbuf with invalid ring (BSD)\n");
  3077. return -EINVAL;
  3078. }
  3079. ring = &dev_priv->bsd_ring;
  3080. break;
  3081. case I915_EXEC_BLT:
  3082. if (!HAS_BLT(dev)) {
  3083. DRM_ERROR("execbuf with invalid ring (BLT)\n");
  3084. return -EINVAL;
  3085. }
  3086. ring = &dev_priv->blt_ring;
  3087. break;
  3088. default:
  3089. DRM_ERROR("execbuf with unknown ring: %d\n",
  3090. (int)(args->flags & I915_EXEC_RING_MASK));
  3091. return -EINVAL;
  3092. }
  3093. if (args->buffer_count < 1) {
  3094. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3095. return -EINVAL;
  3096. }
  3097. object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
  3098. if (object_list == NULL) {
  3099. DRM_ERROR("Failed to allocate object list for %d buffers\n",
  3100. args->buffer_count);
  3101. ret = -ENOMEM;
  3102. goto pre_mutex_err;
  3103. }
  3104. if (args->num_cliprects != 0) {
  3105. cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
  3106. GFP_KERNEL);
  3107. if (cliprects == NULL) {
  3108. ret = -ENOMEM;
  3109. goto pre_mutex_err;
  3110. }
  3111. ret = copy_from_user(cliprects,
  3112. (struct drm_clip_rect __user *)
  3113. (uintptr_t) args->cliprects_ptr,
  3114. sizeof(*cliprects) * args->num_cliprects);
  3115. if (ret != 0) {
  3116. DRM_ERROR("copy %d cliprects failed: %d\n",
  3117. args->num_cliprects, ret);
  3118. ret = -EFAULT;
  3119. goto pre_mutex_err;
  3120. }
  3121. }
  3122. request = kzalloc(sizeof(*request), GFP_KERNEL);
  3123. if (request == NULL) {
  3124. ret = -ENOMEM;
  3125. goto pre_mutex_err;
  3126. }
  3127. ret = i915_mutex_lock_interruptible(dev);
  3128. if (ret)
  3129. goto pre_mutex_err;
  3130. if (dev_priv->mm.suspended) {
  3131. mutex_unlock(&dev->struct_mutex);
  3132. ret = -EBUSY;
  3133. goto pre_mutex_err;
  3134. }
  3135. /* Look up object handles */
  3136. for (i = 0; i < args->buffer_count; i++) {
  3137. object_list[i] = drm_gem_object_lookup(dev, file,
  3138. exec_list[i].handle);
  3139. if (object_list[i] == NULL) {
  3140. DRM_ERROR("Invalid object handle %d at index %d\n",
  3141. exec_list[i].handle, i);
  3142. /* prevent error path from reading uninitialized data */
  3143. args->buffer_count = i + 1;
  3144. ret = -ENOENT;
  3145. goto err;
  3146. }
  3147. obj_priv = to_intel_bo(object_list[i]);
  3148. if (obj_priv->in_execbuffer) {
  3149. DRM_ERROR("Object %p appears more than once in object list\n",
  3150. object_list[i]);
  3151. /* prevent error path from reading uninitialized data */
  3152. args->buffer_count = i + 1;
  3153. ret = -EINVAL;
  3154. goto err;
  3155. }
  3156. obj_priv->in_execbuffer = true;
  3157. }
  3158. /* Move the objects en-masse into the GTT, evicting if necessary. */
  3159. ret = i915_gem_execbuffer_pin(dev, file,
  3160. object_list, exec_list,
  3161. args->buffer_count);
  3162. if (ret)
  3163. goto err;
  3164. /* The objects are in their final locations, apply the relocations. */
  3165. for (i = 0; i < args->buffer_count; i++) {
  3166. struct drm_i915_gem_object *obj = to_intel_bo(object_list[i]);
  3167. obj->base.pending_read_domains = 0;
  3168. obj->base.pending_write_domain = 0;
  3169. ret = i915_gem_execbuffer_relocate(obj, file, &exec_list[i]);
  3170. if (ret)
  3171. goto err;
  3172. }
  3173. /* Set the pending read domains for the batch buffer to COMMAND */
  3174. batch_obj = object_list[args->buffer_count-1];
  3175. if (batch_obj->pending_write_domain) {
  3176. DRM_ERROR("Attempting to use self-modifying batch buffer\n");
  3177. ret = -EINVAL;
  3178. goto err;
  3179. }
  3180. batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  3181. /* Sanity check the batch buffer */
  3182. exec_offset = to_intel_bo(batch_obj)->gtt_offset;
  3183. ret = i915_gem_check_execbuffer(args, exec_offset);
  3184. if (ret != 0) {
  3185. DRM_ERROR("execbuf with invalid offset/length\n");
  3186. goto err;
  3187. }
  3188. /* Zero the global flush/invalidate flags. These
  3189. * will be modified as new domains are computed
  3190. * for each object
  3191. */
  3192. dev->invalidate_domains = 0;
  3193. dev->flush_domains = 0;
  3194. dev_priv->mm.flush_rings = 0;
  3195. for (i = 0; i < args->buffer_count; i++) {
  3196. struct drm_gem_object *obj = object_list[i];
  3197. /* Compute new gpu domains and update invalidate/flush */
  3198. i915_gem_object_set_to_gpu_domain(obj, ring);
  3199. }
  3200. if (dev->invalidate_domains | dev->flush_domains) {
  3201. #if WATCH_EXEC
  3202. DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
  3203. __func__,
  3204. dev->invalidate_domains,
  3205. dev->flush_domains);
  3206. #endif
  3207. i915_gem_flush(dev, file,
  3208. dev->invalidate_domains,
  3209. dev->flush_domains,
  3210. dev_priv->mm.flush_rings);
  3211. }
  3212. for (i = 0; i < args->buffer_count; i++) {
  3213. struct drm_gem_object *obj = object_list[i];
  3214. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3215. uint32_t old_write_domain = obj->write_domain;
  3216. obj->write_domain = obj->pending_write_domain;
  3217. if (obj->write_domain)
  3218. list_move_tail(&obj_priv->gpu_write_list,
  3219. &dev_priv->mm.gpu_write_list);
  3220. trace_i915_gem_object_change_domain(obj,
  3221. obj->read_domains,
  3222. old_write_domain);
  3223. }
  3224. #if WATCH_COHERENCY
  3225. for (i = 0; i < args->buffer_count; i++) {
  3226. i915_gem_object_check_coherency(object_list[i],
  3227. exec_list[i].handle);
  3228. }
  3229. #endif
  3230. #if WATCH_EXEC
  3231. i915_gem_dump_object(batch_obj,
  3232. args->batch_len,
  3233. __func__,
  3234. ~0);
  3235. #endif
  3236. /* Check for any pending flips. As we only maintain a flip queue depth
  3237. * of 1, we can simply insert a WAIT for the next display flip prior
  3238. * to executing the batch and avoid stalling the CPU.
  3239. */
  3240. flips = 0;
  3241. for (i = 0; i < args->buffer_count; i++) {
  3242. if (object_list[i]->write_domain)
  3243. flips |= atomic_read(&to_intel_bo(object_list[i])->pending_flip);
  3244. }
  3245. if (flips) {
  3246. int plane, flip_mask;
  3247. for (plane = 0; flips >> plane; plane++) {
  3248. if (((flips >> plane) & 1) == 0)
  3249. continue;
  3250. if (plane)
  3251. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  3252. else
  3253. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  3254. intel_ring_begin(dev, ring, 2);
  3255. intel_ring_emit(dev, ring,
  3256. MI_WAIT_FOR_EVENT | flip_mask);
  3257. intel_ring_emit(dev, ring, MI_NOOP);
  3258. intel_ring_advance(dev, ring);
  3259. }
  3260. }
  3261. /* Exec the batchbuffer */
  3262. ret = ring->dispatch_gem_execbuffer(dev, ring, args,
  3263. cliprects, exec_offset);
  3264. if (ret) {
  3265. DRM_ERROR("dispatch failed %d\n", ret);
  3266. goto err;
  3267. }
  3268. /*
  3269. * Ensure that the commands in the batch buffer are
  3270. * finished before the interrupt fires
  3271. */
  3272. i915_retire_commands(dev, ring);
  3273. for (i = 0; i < args->buffer_count; i++) {
  3274. struct drm_gem_object *obj = object_list[i];
  3275. obj_priv = to_intel_bo(obj);
  3276. i915_gem_object_move_to_active(obj, ring);
  3277. }
  3278. i915_add_request(dev, file, request, ring);
  3279. request = NULL;
  3280. err:
  3281. for (i = 0; i < args->buffer_count; i++) {
  3282. if (object_list[i]) {
  3283. obj_priv = to_intel_bo(object_list[i]);
  3284. obj_priv->in_execbuffer = false;
  3285. }
  3286. drm_gem_object_unreference(object_list[i]);
  3287. }
  3288. mutex_unlock(&dev->struct_mutex);
  3289. pre_mutex_err:
  3290. drm_free_large(object_list);
  3291. kfree(cliprects);
  3292. kfree(request);
  3293. return ret;
  3294. }
  3295. /*
  3296. * Legacy execbuffer just creates an exec2 list from the original exec object
  3297. * list array and passes it to the real function.
  3298. */
  3299. int
  3300. i915_gem_execbuffer(struct drm_device *dev, void *data,
  3301. struct drm_file *file_priv)
  3302. {
  3303. struct drm_i915_gem_execbuffer *args = data;
  3304. struct drm_i915_gem_execbuffer2 exec2;
  3305. struct drm_i915_gem_exec_object *exec_list = NULL;
  3306. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3307. int ret, i;
  3308. #if WATCH_EXEC
  3309. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3310. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3311. #endif
  3312. if (args->buffer_count < 1) {
  3313. DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
  3314. return -EINVAL;
  3315. }
  3316. /* Copy in the exec list from userland */
  3317. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  3318. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3319. if (exec_list == NULL || exec2_list == NULL) {
  3320. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3321. args->buffer_count);
  3322. drm_free_large(exec_list);
  3323. drm_free_large(exec2_list);
  3324. return -ENOMEM;
  3325. }
  3326. ret = copy_from_user(exec_list,
  3327. (struct drm_i915_relocation_entry __user *)
  3328. (uintptr_t) args->buffers_ptr,
  3329. sizeof(*exec_list) * args->buffer_count);
  3330. if (ret != 0) {
  3331. DRM_ERROR("copy %d exec entries failed %d\n",
  3332. args->buffer_count, ret);
  3333. drm_free_large(exec_list);
  3334. drm_free_large(exec2_list);
  3335. return -EFAULT;
  3336. }
  3337. for (i = 0; i < args->buffer_count; i++) {
  3338. exec2_list[i].handle = exec_list[i].handle;
  3339. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  3340. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  3341. exec2_list[i].alignment = exec_list[i].alignment;
  3342. exec2_list[i].offset = exec_list[i].offset;
  3343. if (INTEL_INFO(dev)->gen < 4)
  3344. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  3345. else
  3346. exec2_list[i].flags = 0;
  3347. }
  3348. exec2.buffers_ptr = args->buffers_ptr;
  3349. exec2.buffer_count = args->buffer_count;
  3350. exec2.batch_start_offset = args->batch_start_offset;
  3351. exec2.batch_len = args->batch_len;
  3352. exec2.DR1 = args->DR1;
  3353. exec2.DR4 = args->DR4;
  3354. exec2.num_cliprects = args->num_cliprects;
  3355. exec2.cliprects_ptr = args->cliprects_ptr;
  3356. exec2.flags = I915_EXEC_RENDER;
  3357. ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
  3358. if (!ret) {
  3359. /* Copy the new buffer offsets back to the user's exec list. */
  3360. for (i = 0; i < args->buffer_count; i++)
  3361. exec_list[i].offset = exec2_list[i].offset;
  3362. /* ... and back out to userspace */
  3363. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3364. (uintptr_t) args->buffers_ptr,
  3365. exec_list,
  3366. sizeof(*exec_list) * args->buffer_count);
  3367. if (ret) {
  3368. ret = -EFAULT;
  3369. DRM_ERROR("failed to copy %d exec entries "
  3370. "back to user (%d)\n",
  3371. args->buffer_count, ret);
  3372. }
  3373. }
  3374. drm_free_large(exec_list);
  3375. drm_free_large(exec2_list);
  3376. return ret;
  3377. }
  3378. int
  3379. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  3380. struct drm_file *file_priv)
  3381. {
  3382. struct drm_i915_gem_execbuffer2 *args = data;
  3383. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  3384. int ret;
  3385. #if WATCH_EXEC
  3386. DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
  3387. (int) args->buffers_ptr, args->buffer_count, args->batch_len);
  3388. #endif
  3389. if (args->buffer_count < 1) {
  3390. DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
  3391. return -EINVAL;
  3392. }
  3393. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  3394. if (exec2_list == NULL) {
  3395. DRM_ERROR("Failed to allocate exec list for %d buffers\n",
  3396. args->buffer_count);
  3397. return -ENOMEM;
  3398. }
  3399. ret = copy_from_user(exec2_list,
  3400. (struct drm_i915_relocation_entry __user *)
  3401. (uintptr_t) args->buffers_ptr,
  3402. sizeof(*exec2_list) * args->buffer_count);
  3403. if (ret != 0) {
  3404. DRM_ERROR("copy %d exec entries failed %d\n",
  3405. args->buffer_count, ret);
  3406. drm_free_large(exec2_list);
  3407. return -EFAULT;
  3408. }
  3409. ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
  3410. if (!ret) {
  3411. /* Copy the new buffer offsets back to the user's exec list. */
  3412. ret = copy_to_user((struct drm_i915_relocation_entry __user *)
  3413. (uintptr_t) args->buffers_ptr,
  3414. exec2_list,
  3415. sizeof(*exec2_list) * args->buffer_count);
  3416. if (ret) {
  3417. ret = -EFAULT;
  3418. DRM_ERROR("failed to copy %d exec entries "
  3419. "back to user (%d)\n",
  3420. args->buffer_count, ret);
  3421. }
  3422. }
  3423. drm_free_large(exec2_list);
  3424. return ret;
  3425. }
  3426. int
  3427. i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
  3428. {
  3429. struct drm_device *dev = obj->dev;
  3430. struct drm_i915_private *dev_priv = dev->dev_private;
  3431. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3432. int ret;
  3433. BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
  3434. WARN_ON(i915_verify_lists(dev));
  3435. if (obj_priv->gtt_space != NULL) {
  3436. if (alignment == 0)
  3437. alignment = i915_gem_get_gtt_alignment(obj);
  3438. if (obj_priv->gtt_offset & (alignment - 1)) {
  3439. WARN(obj_priv->pin_count,
  3440. "bo is already pinned with incorrect alignment:"
  3441. " offset=%x, req.alignment=%x\n",
  3442. obj_priv->gtt_offset, alignment);
  3443. ret = i915_gem_object_unbind(obj);
  3444. if (ret)
  3445. return ret;
  3446. }
  3447. }
  3448. if (obj_priv->gtt_space == NULL) {
  3449. ret = i915_gem_object_bind_to_gtt(obj, alignment);
  3450. if (ret)
  3451. return ret;
  3452. }
  3453. obj_priv->pin_count++;
  3454. /* If the object is not active and not pending a flush,
  3455. * remove it from the inactive list
  3456. */
  3457. if (obj_priv->pin_count == 1) {
  3458. i915_gem_info_add_pin(dev_priv, obj->size);
  3459. if (!obj_priv->active)
  3460. list_move_tail(&obj_priv->mm_list,
  3461. &dev_priv->mm.pinned_list);
  3462. }
  3463. WARN_ON(i915_verify_lists(dev));
  3464. return 0;
  3465. }
  3466. void
  3467. i915_gem_object_unpin(struct drm_gem_object *obj)
  3468. {
  3469. struct drm_device *dev = obj->dev;
  3470. drm_i915_private_t *dev_priv = dev->dev_private;
  3471. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3472. WARN_ON(i915_verify_lists(dev));
  3473. obj_priv->pin_count--;
  3474. BUG_ON(obj_priv->pin_count < 0);
  3475. BUG_ON(obj_priv->gtt_space == NULL);
  3476. /* If the object is no longer pinned, and is
  3477. * neither active nor being flushed, then stick it on
  3478. * the inactive list
  3479. */
  3480. if (obj_priv->pin_count == 0) {
  3481. if (!obj_priv->active)
  3482. list_move_tail(&obj_priv->mm_list,
  3483. &dev_priv->mm.inactive_list);
  3484. i915_gem_info_remove_pin(dev_priv, obj->size);
  3485. }
  3486. WARN_ON(i915_verify_lists(dev));
  3487. }
  3488. int
  3489. i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  3490. struct drm_file *file_priv)
  3491. {
  3492. struct drm_i915_gem_pin *args = data;
  3493. struct drm_gem_object *obj;
  3494. struct drm_i915_gem_object *obj_priv;
  3495. int ret;
  3496. ret = i915_mutex_lock_interruptible(dev);
  3497. if (ret)
  3498. return ret;
  3499. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3500. if (obj == NULL) {
  3501. ret = -ENOENT;
  3502. goto unlock;
  3503. }
  3504. obj_priv = to_intel_bo(obj);
  3505. if (obj_priv->madv != I915_MADV_WILLNEED) {
  3506. DRM_ERROR("Attempting to pin a purgeable buffer\n");
  3507. ret = -EINVAL;
  3508. goto out;
  3509. }
  3510. if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
  3511. DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
  3512. args->handle);
  3513. ret = -EINVAL;
  3514. goto out;
  3515. }
  3516. obj_priv->user_pin_count++;
  3517. obj_priv->pin_filp = file_priv;
  3518. if (obj_priv->user_pin_count == 1) {
  3519. ret = i915_gem_object_pin(obj, args->alignment);
  3520. if (ret)
  3521. goto out;
  3522. }
  3523. /* XXX - flush the CPU caches for pinned objects
  3524. * as the X server doesn't manage domains yet
  3525. */
  3526. i915_gem_object_flush_cpu_write_domain(obj);
  3527. args->offset = obj_priv->gtt_offset;
  3528. out:
  3529. drm_gem_object_unreference(obj);
  3530. unlock:
  3531. mutex_unlock(&dev->struct_mutex);
  3532. return ret;
  3533. }
  3534. int
  3535. i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  3536. struct drm_file *file_priv)
  3537. {
  3538. struct drm_i915_gem_pin *args = data;
  3539. struct drm_gem_object *obj;
  3540. struct drm_i915_gem_object *obj_priv;
  3541. int ret;
  3542. ret = i915_mutex_lock_interruptible(dev);
  3543. if (ret)
  3544. return ret;
  3545. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3546. if (obj == NULL) {
  3547. ret = -ENOENT;
  3548. goto unlock;
  3549. }
  3550. obj_priv = to_intel_bo(obj);
  3551. if (obj_priv->pin_filp != file_priv) {
  3552. DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
  3553. args->handle);
  3554. ret = -EINVAL;
  3555. goto out;
  3556. }
  3557. obj_priv->user_pin_count--;
  3558. if (obj_priv->user_pin_count == 0) {
  3559. obj_priv->pin_filp = NULL;
  3560. i915_gem_object_unpin(obj);
  3561. }
  3562. out:
  3563. drm_gem_object_unreference(obj);
  3564. unlock:
  3565. mutex_unlock(&dev->struct_mutex);
  3566. return ret;
  3567. }
  3568. int
  3569. i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  3570. struct drm_file *file_priv)
  3571. {
  3572. struct drm_i915_gem_busy *args = data;
  3573. struct drm_gem_object *obj;
  3574. struct drm_i915_gem_object *obj_priv;
  3575. int ret;
  3576. ret = i915_mutex_lock_interruptible(dev);
  3577. if (ret)
  3578. return ret;
  3579. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3580. if (obj == NULL) {
  3581. ret = -ENOENT;
  3582. goto unlock;
  3583. }
  3584. obj_priv = to_intel_bo(obj);
  3585. /* Count all active objects as busy, even if they are currently not used
  3586. * by the gpu. Users of this interface expect objects to eventually
  3587. * become non-busy without any further actions, therefore emit any
  3588. * necessary flushes here.
  3589. */
  3590. args->busy = obj_priv->active;
  3591. if (args->busy) {
  3592. /* Unconditionally flush objects, even when the gpu still uses this
  3593. * object. Userspace calling this function indicates that it wants to
  3594. * use this buffer rather sooner than later, so issuing the required
  3595. * flush earlier is beneficial.
  3596. */
  3597. if (obj->write_domain & I915_GEM_GPU_DOMAINS)
  3598. i915_gem_flush_ring(dev, file_priv,
  3599. obj_priv->ring,
  3600. 0, obj->write_domain);
  3601. /* Update the active list for the hardware's current position.
  3602. * Otherwise this only updates on a delayed timer or when irqs
  3603. * are actually unmasked, and our working set ends up being
  3604. * larger than required.
  3605. */
  3606. i915_gem_retire_requests_ring(dev, obj_priv->ring);
  3607. args->busy = obj_priv->active;
  3608. }
  3609. drm_gem_object_unreference(obj);
  3610. unlock:
  3611. mutex_unlock(&dev->struct_mutex);
  3612. return ret;
  3613. }
  3614. int
  3615. i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  3616. struct drm_file *file_priv)
  3617. {
  3618. return i915_gem_ring_throttle(dev, file_priv);
  3619. }
  3620. int
  3621. i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  3622. struct drm_file *file_priv)
  3623. {
  3624. struct drm_i915_gem_madvise *args = data;
  3625. struct drm_gem_object *obj;
  3626. struct drm_i915_gem_object *obj_priv;
  3627. int ret;
  3628. switch (args->madv) {
  3629. case I915_MADV_DONTNEED:
  3630. case I915_MADV_WILLNEED:
  3631. break;
  3632. default:
  3633. return -EINVAL;
  3634. }
  3635. ret = i915_mutex_lock_interruptible(dev);
  3636. if (ret)
  3637. return ret;
  3638. obj = drm_gem_object_lookup(dev, file_priv, args->handle);
  3639. if (obj == NULL) {
  3640. ret = -ENOENT;
  3641. goto unlock;
  3642. }
  3643. obj_priv = to_intel_bo(obj);
  3644. if (obj_priv->pin_count) {
  3645. ret = -EINVAL;
  3646. goto out;
  3647. }
  3648. if (obj_priv->madv != __I915_MADV_PURGED)
  3649. obj_priv->madv = args->madv;
  3650. /* if the object is no longer bound, discard its backing storage */
  3651. if (i915_gem_object_is_purgeable(obj_priv) &&
  3652. obj_priv->gtt_space == NULL)
  3653. i915_gem_object_truncate(obj);
  3654. args->retained = obj_priv->madv != __I915_MADV_PURGED;
  3655. out:
  3656. drm_gem_object_unreference(obj);
  3657. unlock:
  3658. mutex_unlock(&dev->struct_mutex);
  3659. return ret;
  3660. }
  3661. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  3662. size_t size)
  3663. {
  3664. struct drm_i915_private *dev_priv = dev->dev_private;
  3665. struct drm_i915_gem_object *obj;
  3666. obj = kzalloc(sizeof(*obj), GFP_KERNEL);
  3667. if (obj == NULL)
  3668. return NULL;
  3669. if (drm_gem_object_init(dev, &obj->base, size) != 0) {
  3670. kfree(obj);
  3671. return NULL;
  3672. }
  3673. i915_gem_info_add_obj(dev_priv, size);
  3674. obj->base.write_domain = I915_GEM_DOMAIN_CPU;
  3675. obj->base.read_domains = I915_GEM_DOMAIN_CPU;
  3676. obj->agp_type = AGP_USER_MEMORY;
  3677. obj->base.driver_private = NULL;
  3678. obj->fence_reg = I915_FENCE_REG_NONE;
  3679. INIT_LIST_HEAD(&obj->mm_list);
  3680. INIT_LIST_HEAD(&obj->ring_list);
  3681. INIT_LIST_HEAD(&obj->gpu_write_list);
  3682. obj->madv = I915_MADV_WILLNEED;
  3683. return &obj->base;
  3684. }
  3685. int i915_gem_init_object(struct drm_gem_object *obj)
  3686. {
  3687. BUG();
  3688. return 0;
  3689. }
  3690. static void i915_gem_free_object_tail(struct drm_gem_object *obj)
  3691. {
  3692. struct drm_device *dev = obj->dev;
  3693. drm_i915_private_t *dev_priv = dev->dev_private;
  3694. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3695. int ret;
  3696. ret = i915_gem_object_unbind(obj);
  3697. if (ret == -ERESTARTSYS) {
  3698. list_move(&obj_priv->mm_list,
  3699. &dev_priv->mm.deferred_free_list);
  3700. return;
  3701. }
  3702. if (obj_priv->mmap_offset)
  3703. i915_gem_free_mmap_offset(obj);
  3704. drm_gem_object_release(obj);
  3705. i915_gem_info_remove_obj(dev_priv, obj->size);
  3706. kfree(obj_priv->page_cpu_valid);
  3707. kfree(obj_priv->bit_17);
  3708. kfree(obj_priv);
  3709. }
  3710. void i915_gem_free_object(struct drm_gem_object *obj)
  3711. {
  3712. struct drm_device *dev = obj->dev;
  3713. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  3714. trace_i915_gem_object_destroy(obj);
  3715. while (obj_priv->pin_count > 0)
  3716. i915_gem_object_unpin(obj);
  3717. if (obj_priv->phys_obj)
  3718. i915_gem_detach_phys_object(dev, obj);
  3719. i915_gem_free_object_tail(obj);
  3720. }
  3721. int
  3722. i915_gem_idle(struct drm_device *dev)
  3723. {
  3724. drm_i915_private_t *dev_priv = dev->dev_private;
  3725. int ret;
  3726. mutex_lock(&dev->struct_mutex);
  3727. if (dev_priv->mm.suspended) {
  3728. mutex_unlock(&dev->struct_mutex);
  3729. return 0;
  3730. }
  3731. ret = i915_gpu_idle(dev);
  3732. if (ret) {
  3733. mutex_unlock(&dev->struct_mutex);
  3734. return ret;
  3735. }
  3736. /* Under UMS, be paranoid and evict. */
  3737. if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
  3738. ret = i915_gem_evict_inactive(dev);
  3739. if (ret) {
  3740. mutex_unlock(&dev->struct_mutex);
  3741. return ret;
  3742. }
  3743. }
  3744. /* Hack! Don't let anybody do execbuf while we don't control the chip.
  3745. * We need to replace this with a semaphore, or something.
  3746. * And not confound mm.suspended!
  3747. */
  3748. dev_priv->mm.suspended = 1;
  3749. del_timer_sync(&dev_priv->hangcheck_timer);
  3750. i915_kernel_lost_context(dev);
  3751. i915_gem_cleanup_ringbuffer(dev);
  3752. mutex_unlock(&dev->struct_mutex);
  3753. /* Cancel the retire work handler, which should be idle now. */
  3754. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  3755. return 0;
  3756. }
  3757. /*
  3758. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  3759. * over cache flushing.
  3760. */
  3761. static int
  3762. i915_gem_init_pipe_control(struct drm_device *dev)
  3763. {
  3764. drm_i915_private_t *dev_priv = dev->dev_private;
  3765. struct drm_gem_object *obj;
  3766. struct drm_i915_gem_object *obj_priv;
  3767. int ret;
  3768. obj = i915_gem_alloc_object(dev, 4096);
  3769. if (obj == NULL) {
  3770. DRM_ERROR("Failed to allocate seqno page\n");
  3771. ret = -ENOMEM;
  3772. goto err;
  3773. }
  3774. obj_priv = to_intel_bo(obj);
  3775. obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
  3776. ret = i915_gem_object_pin(obj, 4096);
  3777. if (ret)
  3778. goto err_unref;
  3779. dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
  3780. dev_priv->seqno_page = kmap(obj_priv->pages[0]);
  3781. if (dev_priv->seqno_page == NULL)
  3782. goto err_unpin;
  3783. dev_priv->seqno_obj = obj;
  3784. memset(dev_priv->seqno_page, 0, PAGE_SIZE);
  3785. return 0;
  3786. err_unpin:
  3787. i915_gem_object_unpin(obj);
  3788. err_unref:
  3789. drm_gem_object_unreference(obj);
  3790. err:
  3791. return ret;
  3792. }
  3793. static void
  3794. i915_gem_cleanup_pipe_control(struct drm_device *dev)
  3795. {
  3796. drm_i915_private_t *dev_priv = dev->dev_private;
  3797. struct drm_gem_object *obj;
  3798. struct drm_i915_gem_object *obj_priv;
  3799. obj = dev_priv->seqno_obj;
  3800. obj_priv = to_intel_bo(obj);
  3801. kunmap(obj_priv->pages[0]);
  3802. i915_gem_object_unpin(obj);
  3803. drm_gem_object_unreference(obj);
  3804. dev_priv->seqno_obj = NULL;
  3805. dev_priv->seqno_page = NULL;
  3806. }
  3807. int
  3808. i915_gem_init_ringbuffer(struct drm_device *dev)
  3809. {
  3810. drm_i915_private_t *dev_priv = dev->dev_private;
  3811. int ret;
  3812. if (HAS_PIPE_CONTROL(dev)) {
  3813. ret = i915_gem_init_pipe_control(dev);
  3814. if (ret)
  3815. return ret;
  3816. }
  3817. ret = intel_init_render_ring_buffer(dev);
  3818. if (ret)
  3819. goto cleanup_pipe_control;
  3820. if (HAS_BSD(dev)) {
  3821. ret = intel_init_bsd_ring_buffer(dev);
  3822. if (ret)
  3823. goto cleanup_render_ring;
  3824. }
  3825. if (HAS_BLT(dev)) {
  3826. ret = intel_init_blt_ring_buffer(dev);
  3827. if (ret)
  3828. goto cleanup_bsd_ring;
  3829. }
  3830. dev_priv->next_seqno = 1;
  3831. return 0;
  3832. cleanup_bsd_ring:
  3833. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  3834. cleanup_render_ring:
  3835. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  3836. cleanup_pipe_control:
  3837. if (HAS_PIPE_CONTROL(dev))
  3838. i915_gem_cleanup_pipe_control(dev);
  3839. return ret;
  3840. }
  3841. void
  3842. i915_gem_cleanup_ringbuffer(struct drm_device *dev)
  3843. {
  3844. drm_i915_private_t *dev_priv = dev->dev_private;
  3845. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  3846. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  3847. intel_cleanup_ring_buffer(dev, &dev_priv->blt_ring);
  3848. if (HAS_PIPE_CONTROL(dev))
  3849. i915_gem_cleanup_pipe_control(dev);
  3850. }
  3851. int
  3852. i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  3853. struct drm_file *file_priv)
  3854. {
  3855. drm_i915_private_t *dev_priv = dev->dev_private;
  3856. int ret;
  3857. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3858. return 0;
  3859. if (atomic_read(&dev_priv->mm.wedged)) {
  3860. DRM_ERROR("Reenabling wedged hardware, good luck\n");
  3861. atomic_set(&dev_priv->mm.wedged, 0);
  3862. }
  3863. mutex_lock(&dev->struct_mutex);
  3864. dev_priv->mm.suspended = 0;
  3865. ret = i915_gem_init_ringbuffer(dev);
  3866. if (ret != 0) {
  3867. mutex_unlock(&dev->struct_mutex);
  3868. return ret;
  3869. }
  3870. BUG_ON(!list_empty(&dev_priv->mm.active_list));
  3871. BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
  3872. BUG_ON(!list_empty(&dev_priv->bsd_ring.active_list));
  3873. BUG_ON(!list_empty(&dev_priv->blt_ring.active_list));
  3874. BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
  3875. BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
  3876. BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
  3877. BUG_ON(!list_empty(&dev_priv->bsd_ring.request_list));
  3878. BUG_ON(!list_empty(&dev_priv->blt_ring.request_list));
  3879. mutex_unlock(&dev->struct_mutex);
  3880. ret = drm_irq_install(dev);
  3881. if (ret)
  3882. goto cleanup_ringbuffer;
  3883. return 0;
  3884. cleanup_ringbuffer:
  3885. mutex_lock(&dev->struct_mutex);
  3886. i915_gem_cleanup_ringbuffer(dev);
  3887. dev_priv->mm.suspended = 1;
  3888. mutex_unlock(&dev->struct_mutex);
  3889. return ret;
  3890. }
  3891. int
  3892. i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  3893. struct drm_file *file_priv)
  3894. {
  3895. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3896. return 0;
  3897. drm_irq_uninstall(dev);
  3898. return i915_gem_idle(dev);
  3899. }
  3900. void
  3901. i915_gem_lastclose(struct drm_device *dev)
  3902. {
  3903. int ret;
  3904. if (drm_core_check_feature(dev, DRIVER_MODESET))
  3905. return;
  3906. ret = i915_gem_idle(dev);
  3907. if (ret)
  3908. DRM_ERROR("failed to idle hardware: %d\n", ret);
  3909. }
  3910. void
  3911. i915_gem_load(struct drm_device *dev)
  3912. {
  3913. int i;
  3914. drm_i915_private_t *dev_priv = dev->dev_private;
  3915. INIT_LIST_HEAD(&dev_priv->mm.active_list);
  3916. INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
  3917. INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
  3918. INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
  3919. INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
  3920. INIT_LIST_HEAD(&dev_priv->mm.fence_list);
  3921. INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
  3922. INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
  3923. INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
  3924. INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
  3925. INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
  3926. INIT_LIST_HEAD(&dev_priv->blt_ring.active_list);
  3927. INIT_LIST_HEAD(&dev_priv->blt_ring.request_list);
  3928. for (i = 0; i < 16; i++)
  3929. INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
  3930. INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
  3931. i915_gem_retire_work_handler);
  3932. init_completion(&dev_priv->error_completion);
  3933. spin_lock(&shrink_list_lock);
  3934. list_add(&dev_priv->mm.shrink_list, &shrink_list);
  3935. spin_unlock(&shrink_list_lock);
  3936. /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
  3937. if (IS_GEN3(dev)) {
  3938. u32 tmp = I915_READ(MI_ARB_STATE);
  3939. if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
  3940. /* arb state is a masked write, so set bit + bit in mask */
  3941. tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
  3942. I915_WRITE(MI_ARB_STATE, tmp);
  3943. }
  3944. }
  3945. /* Old X drivers will take 0-2 for front, back, depth buffers */
  3946. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  3947. dev_priv->fence_reg_start = 3;
  3948. if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3949. dev_priv->num_fence_regs = 16;
  3950. else
  3951. dev_priv->num_fence_regs = 8;
  3952. /* Initialize fence registers to zero */
  3953. switch (INTEL_INFO(dev)->gen) {
  3954. case 6:
  3955. for (i = 0; i < 16; i++)
  3956. I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (i * 8), 0);
  3957. break;
  3958. case 5:
  3959. case 4:
  3960. for (i = 0; i < 16; i++)
  3961. I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
  3962. break;
  3963. case 3:
  3964. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  3965. for (i = 0; i < 8; i++)
  3966. I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
  3967. case 2:
  3968. for (i = 0; i < 8; i++)
  3969. I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
  3970. break;
  3971. }
  3972. i915_gem_detect_bit_6_swizzle(dev);
  3973. init_waitqueue_head(&dev_priv->pending_flip_queue);
  3974. }
  3975. /*
  3976. * Create a physically contiguous memory object for this object
  3977. * e.g. for cursor + overlay regs
  3978. */
  3979. static int i915_gem_init_phys_object(struct drm_device *dev,
  3980. int id, int size, int align)
  3981. {
  3982. drm_i915_private_t *dev_priv = dev->dev_private;
  3983. struct drm_i915_gem_phys_object *phys_obj;
  3984. int ret;
  3985. if (dev_priv->mm.phys_objs[id - 1] || !size)
  3986. return 0;
  3987. phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
  3988. if (!phys_obj)
  3989. return -ENOMEM;
  3990. phys_obj->id = id;
  3991. phys_obj->handle = drm_pci_alloc(dev, size, align);
  3992. if (!phys_obj->handle) {
  3993. ret = -ENOMEM;
  3994. goto kfree_obj;
  3995. }
  3996. #ifdef CONFIG_X86
  3997. set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  3998. #endif
  3999. dev_priv->mm.phys_objs[id - 1] = phys_obj;
  4000. return 0;
  4001. kfree_obj:
  4002. kfree(phys_obj);
  4003. return ret;
  4004. }
  4005. static void i915_gem_free_phys_object(struct drm_device *dev, int id)
  4006. {
  4007. drm_i915_private_t *dev_priv = dev->dev_private;
  4008. struct drm_i915_gem_phys_object *phys_obj;
  4009. if (!dev_priv->mm.phys_objs[id - 1])
  4010. return;
  4011. phys_obj = dev_priv->mm.phys_objs[id - 1];
  4012. if (phys_obj->cur_obj) {
  4013. i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
  4014. }
  4015. #ifdef CONFIG_X86
  4016. set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
  4017. #endif
  4018. drm_pci_free(dev, phys_obj->handle);
  4019. kfree(phys_obj);
  4020. dev_priv->mm.phys_objs[id - 1] = NULL;
  4021. }
  4022. void i915_gem_free_all_phys_object(struct drm_device *dev)
  4023. {
  4024. int i;
  4025. for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
  4026. i915_gem_free_phys_object(dev, i);
  4027. }
  4028. void i915_gem_detach_phys_object(struct drm_device *dev,
  4029. struct drm_gem_object *obj)
  4030. {
  4031. struct drm_i915_gem_object *obj_priv;
  4032. int i;
  4033. int ret;
  4034. int page_count;
  4035. obj_priv = to_intel_bo(obj);
  4036. if (!obj_priv->phys_obj)
  4037. return;
  4038. ret = i915_gem_object_get_pages(obj, 0);
  4039. if (ret)
  4040. goto out;
  4041. page_count = obj->size / PAGE_SIZE;
  4042. for (i = 0; i < page_count; i++) {
  4043. char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4044. char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4045. memcpy(dst, src, PAGE_SIZE);
  4046. kunmap_atomic(dst, KM_USER0);
  4047. }
  4048. drm_clflush_pages(obj_priv->pages, page_count);
  4049. drm_agp_chipset_flush(dev);
  4050. i915_gem_object_put_pages(obj);
  4051. out:
  4052. obj_priv->phys_obj->cur_obj = NULL;
  4053. obj_priv->phys_obj = NULL;
  4054. }
  4055. int
  4056. i915_gem_attach_phys_object(struct drm_device *dev,
  4057. struct drm_gem_object *obj,
  4058. int id,
  4059. int align)
  4060. {
  4061. drm_i915_private_t *dev_priv = dev->dev_private;
  4062. struct drm_i915_gem_object *obj_priv;
  4063. int ret = 0;
  4064. int page_count;
  4065. int i;
  4066. if (id > I915_MAX_PHYS_OBJECT)
  4067. return -EINVAL;
  4068. obj_priv = to_intel_bo(obj);
  4069. if (obj_priv->phys_obj) {
  4070. if (obj_priv->phys_obj->id == id)
  4071. return 0;
  4072. i915_gem_detach_phys_object(dev, obj);
  4073. }
  4074. /* create a new object */
  4075. if (!dev_priv->mm.phys_objs[id - 1]) {
  4076. ret = i915_gem_init_phys_object(dev, id,
  4077. obj->size, align);
  4078. if (ret) {
  4079. DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
  4080. goto out;
  4081. }
  4082. }
  4083. /* bind to the object */
  4084. obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
  4085. obj_priv->phys_obj->cur_obj = obj;
  4086. ret = i915_gem_object_get_pages(obj, 0);
  4087. if (ret) {
  4088. DRM_ERROR("failed to get page list\n");
  4089. goto out;
  4090. }
  4091. page_count = obj->size / PAGE_SIZE;
  4092. for (i = 0; i < page_count; i++) {
  4093. char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
  4094. char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
  4095. memcpy(dst, src, PAGE_SIZE);
  4096. kunmap_atomic(src, KM_USER0);
  4097. }
  4098. i915_gem_object_put_pages(obj);
  4099. return 0;
  4100. out:
  4101. return ret;
  4102. }
  4103. static int
  4104. i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
  4105. struct drm_i915_gem_pwrite *args,
  4106. struct drm_file *file_priv)
  4107. {
  4108. struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
  4109. void *obj_addr;
  4110. int ret;
  4111. char __user *user_data;
  4112. user_data = (char __user *) (uintptr_t) args->data_ptr;
  4113. obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
  4114. DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
  4115. ret = copy_from_user(obj_addr, user_data, args->size);
  4116. if (ret)
  4117. return -EFAULT;
  4118. drm_agp_chipset_flush(dev);
  4119. return 0;
  4120. }
  4121. void i915_gem_release(struct drm_device *dev, struct drm_file *file)
  4122. {
  4123. struct drm_i915_file_private *file_priv = file->driver_priv;
  4124. /* Clean up our request list when the client is going away, so that
  4125. * later retire_requests won't dereference our soon-to-be-gone
  4126. * file_priv.
  4127. */
  4128. spin_lock(&file_priv->mm.lock);
  4129. while (!list_empty(&file_priv->mm.request_list)) {
  4130. struct drm_i915_gem_request *request;
  4131. request = list_first_entry(&file_priv->mm.request_list,
  4132. struct drm_i915_gem_request,
  4133. client_list);
  4134. list_del(&request->client_list);
  4135. request->file_priv = NULL;
  4136. }
  4137. spin_unlock(&file_priv->mm.lock);
  4138. }
  4139. static int
  4140. i915_gpu_is_active(struct drm_device *dev)
  4141. {
  4142. drm_i915_private_t *dev_priv = dev->dev_private;
  4143. int lists_empty;
  4144. lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
  4145. list_empty(&dev_priv->render_ring.active_list) &&
  4146. list_empty(&dev_priv->bsd_ring.active_list) &&
  4147. list_empty(&dev_priv->blt_ring.active_list);
  4148. return !lists_empty;
  4149. }
  4150. static int
  4151. i915_gem_shrink(struct shrinker *shrink, int nr_to_scan, gfp_t gfp_mask)
  4152. {
  4153. drm_i915_private_t *dev_priv, *next_dev;
  4154. struct drm_i915_gem_object *obj_priv, *next_obj;
  4155. int cnt = 0;
  4156. int would_deadlock = 1;
  4157. /* "fast-path" to count number of available objects */
  4158. if (nr_to_scan == 0) {
  4159. spin_lock(&shrink_list_lock);
  4160. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4161. struct drm_device *dev = dev_priv->dev;
  4162. if (mutex_trylock(&dev->struct_mutex)) {
  4163. list_for_each_entry(obj_priv,
  4164. &dev_priv->mm.inactive_list,
  4165. mm_list)
  4166. cnt++;
  4167. mutex_unlock(&dev->struct_mutex);
  4168. }
  4169. }
  4170. spin_unlock(&shrink_list_lock);
  4171. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4172. }
  4173. spin_lock(&shrink_list_lock);
  4174. rescan:
  4175. /* first scan for clean buffers */
  4176. list_for_each_entry_safe(dev_priv, next_dev,
  4177. &shrink_list, mm.shrink_list) {
  4178. struct drm_device *dev = dev_priv->dev;
  4179. if (! mutex_trylock(&dev->struct_mutex))
  4180. continue;
  4181. spin_unlock(&shrink_list_lock);
  4182. i915_gem_retire_requests(dev);
  4183. list_for_each_entry_safe(obj_priv, next_obj,
  4184. &dev_priv->mm.inactive_list,
  4185. mm_list) {
  4186. if (i915_gem_object_is_purgeable(obj_priv)) {
  4187. i915_gem_object_unbind(&obj_priv->base);
  4188. if (--nr_to_scan <= 0)
  4189. break;
  4190. }
  4191. }
  4192. spin_lock(&shrink_list_lock);
  4193. mutex_unlock(&dev->struct_mutex);
  4194. would_deadlock = 0;
  4195. if (nr_to_scan <= 0)
  4196. break;
  4197. }
  4198. /* second pass, evict/count anything still on the inactive list */
  4199. list_for_each_entry_safe(dev_priv, next_dev,
  4200. &shrink_list, mm.shrink_list) {
  4201. struct drm_device *dev = dev_priv->dev;
  4202. if (! mutex_trylock(&dev->struct_mutex))
  4203. continue;
  4204. spin_unlock(&shrink_list_lock);
  4205. list_for_each_entry_safe(obj_priv, next_obj,
  4206. &dev_priv->mm.inactive_list,
  4207. mm_list) {
  4208. if (nr_to_scan > 0) {
  4209. i915_gem_object_unbind(&obj_priv->base);
  4210. nr_to_scan--;
  4211. } else
  4212. cnt++;
  4213. }
  4214. spin_lock(&shrink_list_lock);
  4215. mutex_unlock(&dev->struct_mutex);
  4216. would_deadlock = 0;
  4217. }
  4218. if (nr_to_scan) {
  4219. int active = 0;
  4220. /*
  4221. * We are desperate for pages, so as a last resort, wait
  4222. * for the GPU to finish and discard whatever we can.
  4223. * This has a dramatic impact to reduce the number of
  4224. * OOM-killer events whilst running the GPU aggressively.
  4225. */
  4226. list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
  4227. struct drm_device *dev = dev_priv->dev;
  4228. if (!mutex_trylock(&dev->struct_mutex))
  4229. continue;
  4230. spin_unlock(&shrink_list_lock);
  4231. if (i915_gpu_is_active(dev)) {
  4232. i915_gpu_idle(dev);
  4233. active++;
  4234. }
  4235. spin_lock(&shrink_list_lock);
  4236. mutex_unlock(&dev->struct_mutex);
  4237. }
  4238. if (active)
  4239. goto rescan;
  4240. }
  4241. spin_unlock(&shrink_list_lock);
  4242. if (would_deadlock)
  4243. return -1;
  4244. else if (cnt > 0)
  4245. return (cnt / 100) * sysctl_vfs_cache_pressure;
  4246. else
  4247. return 0;
  4248. }
  4249. static struct shrinker shrinker = {
  4250. .shrink = i915_gem_shrink,
  4251. .seeks = DEFAULT_SEEKS,
  4252. };
  4253. __init void
  4254. i915_gem_shrinker_init(void)
  4255. {
  4256. register_shrinker(&shrinker);
  4257. }
  4258. __exit void
  4259. i915_gem_shrinker_exit(void)
  4260. {
  4261. unregister_shrinker(&shrinker);
  4262. }