iwl-5000.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  23. *
  24. *****************************************************************************/
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/pci.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/delay.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/netdevice.h>
  33. #include <linux/wireless.h>
  34. #include <net/mac80211.h>
  35. #include <linux/etherdevice.h>
  36. #include <asm/unaligned.h>
  37. #include "iwl-eeprom.h"
  38. #include "iwl-dev.h"
  39. #include "iwl-core.h"
  40. #include "iwl-io.h"
  41. #include "iwl-sta.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-agn-led.h"
  44. #include "iwl-5000-hw.h"
  45. #include "iwl-6000-hw.h"
  46. /* Highest firmware API version supported */
  47. #define IWL5000_UCODE_API_MAX 2
  48. #define IWL5150_UCODE_API_MAX 2
  49. /* Lowest firmware API version supported */
  50. #define IWL5000_UCODE_API_MIN 1
  51. #define IWL5150_UCODE_API_MIN 1
  52. #define IWL5000_FW_PRE "iwlwifi-5000-"
  53. #define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
  54. #define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
  55. #define IWL5150_FW_PRE "iwlwifi-5150-"
  56. #define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
  57. #define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
  58. static const u16 iwl5000_default_queue_to_tx_fifo[] = {
  59. IWL_TX_FIFO_AC3,
  60. IWL_TX_FIFO_AC2,
  61. IWL_TX_FIFO_AC1,
  62. IWL_TX_FIFO_AC0,
  63. IWL50_CMD_FIFO_NUM,
  64. IWL_TX_FIFO_HCCA_1,
  65. IWL_TX_FIFO_HCCA_2
  66. };
  67. int iwl5000_apm_init(struct iwl_priv *priv)
  68. {
  69. int ret = 0;
  70. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  71. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  72. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  73. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  74. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  75. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  76. iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  77. /* enable HAP INTA to move device L1a -> L0s */
  78. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  79. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  80. if (priv->cfg->need_pll_cfg)
  81. iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
  82. /* set "initialization complete" bit to move adapter
  83. * D0U* --> D0A* state */
  84. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  85. /* wait for clock stabilization */
  86. ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
  87. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  88. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  89. if (ret < 0) {
  90. IWL_DEBUG_INFO(priv, "Failed to init the card\n");
  91. return ret;
  92. }
  93. /* enable DMA */
  94. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  95. udelay(20);
  96. /* disable L1-Active */
  97. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  98. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  99. return ret;
  100. }
  101. /* NIC configuration for 5000 series */
  102. void iwl5000_nic_config(struct iwl_priv *priv)
  103. {
  104. unsigned long flags;
  105. u16 radio_cfg;
  106. u16 lctl;
  107. spin_lock_irqsave(&priv->lock, flags);
  108. lctl = iwl_pcie_link_ctl(priv);
  109. /* HW bug W/A */
  110. /* L1-ASPM is enabled by BIOS */
  111. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  112. /* L1-APSM enabled: disable L0S */
  113. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  114. else
  115. /* L1-ASPM disabled: enable L0S */
  116. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  117. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  118. /* write radio config values to register */
  119. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
  120. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  121. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  122. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  123. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  124. /* set CSR_HW_CONFIG_REG for uCode use */
  125. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  126. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  127. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  128. /* W/A : NIC is stuck in a reset state after Early PCIe power off
  129. * (PCIe power is lost before PERST# is asserted),
  130. * causing ME FW to lose ownership and not being able to obtain it back.
  131. */
  132. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  133. APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
  134. ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
  135. spin_unlock_irqrestore(&priv->lock, flags);
  136. }
  137. /*
  138. * EEPROM
  139. */
  140. static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
  141. {
  142. u16 offset = 0;
  143. if ((address & INDIRECT_ADDRESS) == 0)
  144. return address;
  145. switch (address & INDIRECT_TYPE_MSK) {
  146. case INDIRECT_HOST:
  147. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
  148. break;
  149. case INDIRECT_GENERAL:
  150. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
  151. break;
  152. case INDIRECT_REGULATORY:
  153. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
  154. break;
  155. case INDIRECT_CALIBRATION:
  156. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
  157. break;
  158. case INDIRECT_PROCESS_ADJST:
  159. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
  160. break;
  161. case INDIRECT_OTHERS:
  162. offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
  163. break;
  164. default:
  165. IWL_ERR(priv, "illegal indirect type: 0x%X\n",
  166. address & INDIRECT_TYPE_MSK);
  167. break;
  168. }
  169. /* translate the offset from words to byte */
  170. return (address & ADDRESS_MSK) + (offset << 1);
  171. }
  172. u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
  173. {
  174. struct iwl_eeprom_calib_hdr {
  175. u8 version;
  176. u8 pa_type;
  177. u16 voltage;
  178. } *hdr;
  179. hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
  180. EEPROM_5000_CALIB_ALL);
  181. return hdr->version;
  182. }
  183. static void iwl5000_gain_computation(struct iwl_priv *priv,
  184. u32 average_noise[NUM_RX_CHAINS],
  185. u16 min_average_noise_antenna_i,
  186. u32 min_average_noise,
  187. u8 default_chain)
  188. {
  189. int i;
  190. s32 delta_g;
  191. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  192. /*
  193. * Find Gain Code for the chains based on "default chain"
  194. */
  195. for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
  196. if ((data->disconn_array[i])) {
  197. data->delta_gain_code[i] = 0;
  198. continue;
  199. }
  200. delta_g = (1000 * ((s32)average_noise[0] -
  201. (s32)average_noise[i])) / 1500;
  202. /* bound gain by 2 bits value max, 3rd bit is sign */
  203. data->delta_gain_code[i] =
  204. min(abs(delta_g), (long) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  205. if (delta_g < 0)
  206. /* set negative sign */
  207. data->delta_gain_code[i] |= (1 << 2);
  208. }
  209. IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
  210. data->delta_gain_code[1], data->delta_gain_code[2]);
  211. if (!data->radio_write) {
  212. struct iwl_calib_chain_noise_gain_cmd cmd;
  213. memset(&cmd, 0, sizeof(cmd));
  214. cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
  215. cmd.hdr.first_group = 0;
  216. cmd.hdr.groups_num = 1;
  217. cmd.hdr.data_valid = 1;
  218. cmd.delta_gain_1 = data->delta_gain_code[1];
  219. cmd.delta_gain_2 = data->delta_gain_code[2];
  220. iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
  221. sizeof(cmd), &cmd, NULL);
  222. data->radio_write = 1;
  223. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  224. }
  225. data->chain_noise_a = 0;
  226. data->chain_noise_b = 0;
  227. data->chain_noise_c = 0;
  228. data->chain_signal_a = 0;
  229. data->chain_signal_b = 0;
  230. data->chain_signal_c = 0;
  231. data->beacon_count = 0;
  232. }
  233. static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
  234. {
  235. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  236. int ret;
  237. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  238. struct iwl_calib_chain_noise_reset_cmd cmd;
  239. memset(&cmd, 0, sizeof(cmd));
  240. cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
  241. cmd.hdr.first_group = 0;
  242. cmd.hdr.groups_num = 1;
  243. cmd.hdr.data_valid = 1;
  244. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  245. sizeof(cmd), &cmd);
  246. if (ret)
  247. IWL_ERR(priv,
  248. "Could not send REPLY_PHY_CALIBRATION_CMD\n");
  249. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  250. IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
  251. }
  252. }
  253. void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  254. __le32 *tx_flags)
  255. {
  256. if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
  257. (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
  258. *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
  259. else
  260. *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
  261. }
  262. static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
  263. .min_nrg_cck = 95,
  264. .max_nrg_cck = 0, /* not used, set to 0 */
  265. .auto_corr_min_ofdm = 90,
  266. .auto_corr_min_ofdm_mrc = 170,
  267. .auto_corr_min_ofdm_x1 = 120,
  268. .auto_corr_min_ofdm_mrc_x1 = 240,
  269. .auto_corr_max_ofdm = 120,
  270. .auto_corr_max_ofdm_mrc = 210,
  271. .auto_corr_max_ofdm_x1 = 155,
  272. .auto_corr_max_ofdm_mrc_x1 = 290,
  273. .auto_corr_min_cck = 125,
  274. .auto_corr_max_cck = 200,
  275. .auto_corr_min_cck_mrc = 170,
  276. .auto_corr_max_cck_mrc = 400,
  277. .nrg_th_cck = 95,
  278. .nrg_th_ofdm = 95,
  279. };
  280. static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
  281. .min_nrg_cck = 95,
  282. .max_nrg_cck = 0, /* not used, set to 0 */
  283. .auto_corr_min_ofdm = 90,
  284. .auto_corr_min_ofdm_mrc = 170,
  285. .auto_corr_min_ofdm_x1 = 105,
  286. .auto_corr_min_ofdm_mrc_x1 = 220,
  287. .auto_corr_max_ofdm = 120,
  288. .auto_corr_max_ofdm_mrc = 210,
  289. /* max = min for performance bug in 5150 DSP */
  290. .auto_corr_max_ofdm_x1 = 105,
  291. .auto_corr_max_ofdm_mrc_x1 = 220,
  292. .auto_corr_min_cck = 125,
  293. .auto_corr_max_cck = 200,
  294. .auto_corr_min_cck_mrc = 170,
  295. .auto_corr_max_cck_mrc = 400,
  296. .nrg_th_cck = 95,
  297. .nrg_th_ofdm = 95,
  298. };
  299. const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
  300. size_t offset)
  301. {
  302. u32 address = eeprom_indirect_address(priv, offset);
  303. BUG_ON(address >= priv->cfg->eeprom_size);
  304. return &priv->eeprom[address];
  305. }
  306. static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
  307. {
  308. const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
  309. s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
  310. iwl_temp_calib_to_offset(priv);
  311. priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
  312. }
  313. static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
  314. {
  315. /* want Celsius */
  316. priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
  317. }
  318. /*
  319. * Calibration
  320. */
  321. static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
  322. {
  323. struct iwl_calib_xtal_freq_cmd cmd;
  324. u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
  325. cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
  326. cmd.hdr.first_group = 0;
  327. cmd.hdr.groups_num = 1;
  328. cmd.hdr.data_valid = 1;
  329. cmd.cap_pin1 = (u8)xtal_calib[0];
  330. cmd.cap_pin2 = (u8)xtal_calib[1];
  331. return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
  332. (u8 *)&cmd, sizeof(cmd));
  333. }
  334. static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
  335. {
  336. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  337. struct iwl_host_cmd cmd = {
  338. .id = CALIBRATION_CFG_CMD,
  339. .len = sizeof(struct iwl_calib_cfg_cmd),
  340. .data = &calib_cfg_cmd,
  341. };
  342. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  343. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  344. calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
  345. calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
  346. calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
  347. return iwl_send_cmd(priv, &cmd);
  348. }
  349. static void iwl5000_rx_calib_result(struct iwl_priv *priv,
  350. struct iwl_rx_mem_buffer *rxb)
  351. {
  352. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  353. struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
  354. int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  355. int index;
  356. /* reduce the size of the length field itself */
  357. len -= 4;
  358. /* Define the order in which the results will be sent to the runtime
  359. * uCode. iwl_send_calib_results sends them in a row according to their
  360. * index. We sort them here */
  361. switch (hdr->op_code) {
  362. case IWL_PHY_CALIBRATE_DC_CMD:
  363. index = IWL_CALIB_DC;
  364. break;
  365. case IWL_PHY_CALIBRATE_LO_CMD:
  366. index = IWL_CALIB_LO;
  367. break;
  368. case IWL_PHY_CALIBRATE_TX_IQ_CMD:
  369. index = IWL_CALIB_TX_IQ;
  370. break;
  371. case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
  372. index = IWL_CALIB_TX_IQ_PERD;
  373. break;
  374. case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
  375. index = IWL_CALIB_BASE_BAND;
  376. break;
  377. default:
  378. IWL_ERR(priv, "Unknown calibration notification %d\n",
  379. hdr->op_code);
  380. return;
  381. }
  382. iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
  383. }
  384. static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
  385. struct iwl_rx_mem_buffer *rxb)
  386. {
  387. IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
  388. queue_work(priv->workqueue, &priv->restart);
  389. }
  390. /*
  391. * ucode
  392. */
  393. static int iwl5000_load_section(struct iwl_priv *priv,
  394. struct fw_desc *image,
  395. u32 dst_addr)
  396. {
  397. dma_addr_t phy_addr = image->p_addr;
  398. u32 byte_cnt = image->len;
  399. iwl_write_direct32(priv,
  400. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  401. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  402. iwl_write_direct32(priv,
  403. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
  404. iwl_write_direct32(priv,
  405. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  406. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  407. iwl_write_direct32(priv,
  408. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  409. (iwl_get_dma_hi_addr(phy_addr)
  410. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  411. iwl_write_direct32(priv,
  412. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  413. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  414. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  415. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  416. iwl_write_direct32(priv,
  417. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  418. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  419. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  420. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  421. return 0;
  422. }
  423. static int iwl5000_load_given_ucode(struct iwl_priv *priv,
  424. struct fw_desc *inst_image,
  425. struct fw_desc *data_image)
  426. {
  427. int ret = 0;
  428. ret = iwl5000_load_section(priv, inst_image,
  429. IWL50_RTC_INST_LOWER_BOUND);
  430. if (ret)
  431. return ret;
  432. IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
  433. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  434. priv->ucode_write_complete, 5 * HZ);
  435. if (ret == -ERESTARTSYS) {
  436. IWL_ERR(priv, "Could not load the INST uCode section due "
  437. "to interrupt\n");
  438. return ret;
  439. }
  440. if (!ret) {
  441. IWL_ERR(priv, "Could not load the INST uCode section\n");
  442. return -ETIMEDOUT;
  443. }
  444. priv->ucode_write_complete = 0;
  445. ret = iwl5000_load_section(
  446. priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
  447. if (ret)
  448. return ret;
  449. IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
  450. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  451. priv->ucode_write_complete, 5 * HZ);
  452. if (ret == -ERESTARTSYS) {
  453. IWL_ERR(priv, "Could not load the INST uCode section due "
  454. "to interrupt\n");
  455. return ret;
  456. } else if (!ret) {
  457. IWL_ERR(priv, "Could not load the DATA uCode section\n");
  458. return -ETIMEDOUT;
  459. } else
  460. ret = 0;
  461. priv->ucode_write_complete = 0;
  462. return ret;
  463. }
  464. int iwl5000_load_ucode(struct iwl_priv *priv)
  465. {
  466. int ret = 0;
  467. /* check whether init ucode should be loaded, or rather runtime ucode */
  468. if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
  469. IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
  470. ret = iwl5000_load_given_ucode(priv,
  471. &priv->ucode_init, &priv->ucode_init_data);
  472. if (!ret) {
  473. IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
  474. priv->ucode_type = UCODE_INIT;
  475. }
  476. } else {
  477. IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
  478. "Loading runtime ucode...\n");
  479. ret = iwl5000_load_given_ucode(priv,
  480. &priv->ucode_code, &priv->ucode_data);
  481. if (!ret) {
  482. IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
  483. priv->ucode_type = UCODE_RT;
  484. }
  485. }
  486. return ret;
  487. }
  488. void iwl5000_init_alive_start(struct iwl_priv *priv)
  489. {
  490. int ret = 0;
  491. /* Check alive response for "valid" sign from uCode */
  492. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  493. /* We had an error bringing up the hardware, so take it
  494. * all the way back down so we can try again */
  495. IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
  496. goto restart;
  497. }
  498. /* initialize uCode was loaded... verify inst image.
  499. * This is a paranoid check, because we would not have gotten the
  500. * "initialize" alive if code weren't properly loaded. */
  501. if (iwl_verify_ucode(priv)) {
  502. /* Runtime instruction load was bad;
  503. * take it all the way back down so we can try again */
  504. IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
  505. goto restart;
  506. }
  507. iwl_clear_stations_table(priv);
  508. ret = priv->cfg->ops->lib->alive_notify(priv);
  509. if (ret) {
  510. IWL_WARN(priv,
  511. "Could not complete ALIVE transition: %d\n", ret);
  512. goto restart;
  513. }
  514. iwl5000_send_calib_cfg(priv);
  515. return;
  516. restart:
  517. /* real restart (first load init_ucode) */
  518. queue_work(priv->workqueue, &priv->restart);
  519. }
  520. static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
  521. int txq_id, u32 index)
  522. {
  523. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  524. (index & 0xff) | (txq_id << 8));
  525. iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
  526. }
  527. static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
  528. struct iwl_tx_queue *txq,
  529. int tx_fifo_id, int scd_retry)
  530. {
  531. int txq_id = txq->q.id;
  532. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  533. iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
  534. (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  535. (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
  536. (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
  537. IWL50_SCD_QUEUE_STTS_REG_MSK);
  538. txq->sched_retry = scd_retry;
  539. IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
  540. active ? "Activate" : "Deactivate",
  541. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  542. }
  543. static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
  544. {
  545. struct iwl_wimax_coex_cmd coex_cmd;
  546. memset(&coex_cmd, 0, sizeof(coex_cmd));
  547. return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
  548. sizeof(coex_cmd), &coex_cmd);
  549. }
  550. int iwl5000_alive_notify(struct iwl_priv *priv)
  551. {
  552. u32 a;
  553. unsigned long flags;
  554. int i, chan;
  555. u32 reg_val;
  556. spin_lock_irqsave(&priv->lock, flags);
  557. priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
  558. a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
  559. for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
  560. a += 4)
  561. iwl_write_targ_mem(priv, a, 0);
  562. for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
  563. a += 4)
  564. iwl_write_targ_mem(priv, a, 0);
  565. for (; a < priv->scd_base_addr +
  566. IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
  567. iwl_write_targ_mem(priv, a, 0);
  568. iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
  569. priv->scd_bc_tbls.dma >> 10);
  570. /* Enable DMA channel */
  571. for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
  572. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  573. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  574. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  575. /* Update FH chicken bits */
  576. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  577. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  578. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  579. iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
  580. IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
  581. iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
  582. /* initiate the queues */
  583. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  584. iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
  585. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  586. iwl_write_targ_mem(priv, priv->scd_base_addr +
  587. IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
  588. iwl_write_targ_mem(priv, priv->scd_base_addr +
  589. IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
  590. sizeof(u32),
  591. ((SCD_WIN_SIZE <<
  592. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  593. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  594. ((SCD_FRAME_LIMIT <<
  595. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  596. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  597. }
  598. iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
  599. IWL_MASK(0, priv->hw_params.max_txq_num));
  600. /* Activate all Tx DMA/FIFO channels */
  601. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
  602. iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  603. /* map qos queues to fifos one-to-one */
  604. for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
  605. int ac = iwl5000_default_queue_to_tx_fifo[i];
  606. iwl_txq_ctx_activate(priv, i);
  607. iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  608. }
  609. /* TODO - need to initialize those FIFOs inside the loop above,
  610. * not only mark them as active */
  611. iwl_txq_ctx_activate(priv, 4);
  612. iwl_txq_ctx_activate(priv, 7);
  613. iwl_txq_ctx_activate(priv, 8);
  614. iwl_txq_ctx_activate(priv, 9);
  615. spin_unlock_irqrestore(&priv->lock, flags);
  616. iwl5000_send_wimax_coex(priv);
  617. iwl5000_set_Xtal_calib(priv);
  618. iwl_send_calib_results(priv);
  619. return 0;
  620. }
  621. int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
  622. {
  623. if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
  624. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  625. IWL_ERR(priv,
  626. "invalid queues_num, should be between %d and %d\n",
  627. IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
  628. return -EINVAL;
  629. }
  630. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  631. priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
  632. priv->hw_params.scd_bc_tbls_size =
  633. IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
  634. priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
  635. priv->hw_params.max_stations = IWL5000_STATION_COUNT;
  636. priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
  637. priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
  638. priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
  639. priv->hw_params.max_bsm_size = 0;
  640. priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
  641. BIT(IEEE80211_BAND_5GHZ);
  642. priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
  643. priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
  644. priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
  645. priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
  646. priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
  647. if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
  648. priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
  649. /* Set initial sensitivity parameters */
  650. /* Set initial calibration set */
  651. switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
  652. case CSR_HW_REV_TYPE_5150:
  653. priv->hw_params.sens = &iwl5150_sensitivity;
  654. priv->hw_params.calib_init_cfg =
  655. BIT(IWL_CALIB_DC) |
  656. BIT(IWL_CALIB_LO) |
  657. BIT(IWL_CALIB_TX_IQ) |
  658. BIT(IWL_CALIB_BASE_BAND);
  659. break;
  660. default:
  661. priv->hw_params.sens = &iwl5000_sensitivity;
  662. priv->hw_params.calib_init_cfg =
  663. BIT(IWL_CALIB_XTAL) |
  664. BIT(IWL_CALIB_LO) |
  665. BIT(IWL_CALIB_TX_IQ) |
  666. BIT(IWL_CALIB_TX_IQ_PERD) |
  667. BIT(IWL_CALIB_BASE_BAND);
  668. break;
  669. }
  670. return 0;
  671. }
  672. /**
  673. * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  674. */
  675. void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  676. struct iwl_tx_queue *txq,
  677. u16 byte_cnt)
  678. {
  679. struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  680. int write_ptr = txq->q.write_ptr;
  681. int txq_id = txq->q.id;
  682. u8 sec_ctl = 0;
  683. u8 sta_id = 0;
  684. u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  685. __le16 bc_ent;
  686. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  687. if (txq_id != IWL_CMD_QUEUE_NUM) {
  688. sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
  689. sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
  690. switch (sec_ctl & TX_CMD_SEC_MSK) {
  691. case TX_CMD_SEC_CCM:
  692. len += CCMP_MIC_LEN;
  693. break;
  694. case TX_CMD_SEC_TKIP:
  695. len += TKIP_ICV_LEN;
  696. break;
  697. case TX_CMD_SEC_WEP:
  698. len += WEP_IV_LEN + WEP_ICV_LEN;
  699. break;
  700. }
  701. }
  702. bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
  703. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  704. if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  705. scd_bc_tbl[txq_id].
  706. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  707. }
  708. void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
  709. struct iwl_tx_queue *txq)
  710. {
  711. struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  712. int txq_id = txq->q.id;
  713. int read_ptr = txq->q.read_ptr;
  714. u8 sta_id = 0;
  715. __le16 bc_ent;
  716. WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
  717. if (txq_id != IWL_CMD_QUEUE_NUM)
  718. sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
  719. bc_ent = cpu_to_le16(1 | (sta_id << 12));
  720. scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
  721. if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  722. scd_bc_tbl[txq_id].
  723. tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
  724. }
  725. static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  726. u16 txq_id)
  727. {
  728. u32 tbl_dw_addr;
  729. u32 tbl_dw;
  730. u16 scd_q2ratid;
  731. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  732. tbl_dw_addr = priv->scd_base_addr +
  733. IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  734. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  735. if (txq_id & 0x1)
  736. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  737. else
  738. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  739. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  740. return 0;
  741. }
  742. static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
  743. {
  744. /* Simply stop the queue, but don't change any configuration;
  745. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  746. iwl_write_prph(priv,
  747. IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
  748. (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  749. (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  750. }
  751. int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  752. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  753. {
  754. unsigned long flags;
  755. u16 ra_tid;
  756. if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
  757. (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
  758. IWL_WARN(priv,
  759. "queue number out of range: %d, must be %d to %d\n",
  760. txq_id, IWL50_FIRST_AMPDU_QUEUE,
  761. IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
  762. return -EINVAL;
  763. }
  764. ra_tid = BUILD_RAxTID(sta_id, tid);
  765. /* Modify device's station table to Tx this TID */
  766. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  767. spin_lock_irqsave(&priv->lock, flags);
  768. /* Stop this Tx queue before configuring it */
  769. iwl5000_tx_queue_stop_scheduler(priv, txq_id);
  770. /* Map receiver-address / traffic-ID to this queue */
  771. iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  772. /* Set this queue as a chain-building queue */
  773. iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
  774. /* enable aggregations for the queue */
  775. iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
  776. /* Place first TFD at index corresponding to start sequence number.
  777. * Assumes that ssn_idx is valid (!= 0xFFF) */
  778. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  779. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  780. iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
  781. /* Set up Tx window size and frame limit for this queue */
  782. iwl_write_targ_mem(priv, priv->scd_base_addr +
  783. IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
  784. sizeof(u32),
  785. ((SCD_WIN_SIZE <<
  786. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
  787. IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
  788. ((SCD_FRAME_LIMIT <<
  789. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  790. IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
  791. iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
  792. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  793. iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  794. spin_unlock_irqrestore(&priv->lock, flags);
  795. return 0;
  796. }
  797. int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  798. u16 ssn_idx, u8 tx_fifo)
  799. {
  800. if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
  801. (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
  802. IWL_ERR(priv,
  803. "queue number out of range: %d, must be %d to %d\n",
  804. txq_id, IWL50_FIRST_AMPDU_QUEUE,
  805. IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
  806. return -EINVAL;
  807. }
  808. iwl5000_tx_queue_stop_scheduler(priv, txq_id);
  809. iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
  810. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  811. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  812. /* supposes that ssn_idx is valid (!= 0xFFF) */
  813. iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
  814. iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
  815. iwl_txq_ctx_deactivate(priv, txq_id);
  816. iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  817. return 0;
  818. }
  819. u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  820. {
  821. u16 size = (u16)sizeof(struct iwl_addsta_cmd);
  822. struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
  823. memcpy(addsta, cmd, size);
  824. /* resrved in 5000 */
  825. addsta->rate_n_flags = cpu_to_le16(0);
  826. return size;
  827. }
  828. /*
  829. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  830. * must be called under priv->lock and mac access
  831. */
  832. void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
  833. {
  834. iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
  835. }
  836. static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
  837. {
  838. return le32_to_cpup((__le32 *)&tx_resp->status +
  839. tx_resp->frame_count) & MAX_SN;
  840. }
  841. static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
  842. struct iwl_ht_agg *agg,
  843. struct iwl5000_tx_resp *tx_resp,
  844. int txq_id, u16 start_idx)
  845. {
  846. u16 status;
  847. struct agg_tx_status *frame_status = &tx_resp->status;
  848. struct ieee80211_tx_info *info = NULL;
  849. struct ieee80211_hdr *hdr = NULL;
  850. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  851. int i, sh, idx;
  852. u16 seq;
  853. if (agg->wait_for_ba)
  854. IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
  855. agg->frame_count = tx_resp->frame_count;
  856. agg->start_idx = start_idx;
  857. agg->rate_n_flags = rate_n_flags;
  858. agg->bitmap = 0;
  859. /* # frames attempted by Tx command */
  860. if (agg->frame_count == 1) {
  861. /* Only one frame was attempted; no block-ack will arrive */
  862. status = le16_to_cpu(frame_status[0].status);
  863. idx = start_idx;
  864. /* FIXME: code repetition */
  865. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
  866. agg->frame_count, agg->start_idx, idx);
  867. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  868. info->status.rates[0].count = tx_resp->failure_frame + 1;
  869. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  870. info->flags |= iwl_is_tx_success(status) ?
  871. IEEE80211_TX_STAT_ACK : 0;
  872. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  873. /* FIXME: code repetition end */
  874. IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
  875. status & 0xff, tx_resp->failure_frame);
  876. IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
  877. agg->wait_for_ba = 0;
  878. } else {
  879. /* Two or more frames were attempted; expect block-ack */
  880. u64 bitmap = 0;
  881. int start = agg->start_idx;
  882. /* Construct bit-map of pending frames within Tx window */
  883. for (i = 0; i < agg->frame_count; i++) {
  884. u16 sc;
  885. status = le16_to_cpu(frame_status[i].status);
  886. seq = le16_to_cpu(frame_status[i].sequence);
  887. idx = SEQ_TO_INDEX(seq);
  888. txq_id = SEQ_TO_QUEUE(seq);
  889. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  890. AGG_TX_STATE_ABORT_MSK))
  891. continue;
  892. IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
  893. agg->frame_count, txq_id, idx);
  894. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  895. if (!hdr) {
  896. IWL_ERR(priv,
  897. "BUG_ON idx doesn't point to valid skb"
  898. " idx=%d, txq_id=%d\n", idx, txq_id);
  899. return -1;
  900. }
  901. sc = le16_to_cpu(hdr->seq_ctrl);
  902. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  903. IWL_ERR(priv,
  904. "BUG_ON idx doesn't match seq control"
  905. " idx=%d, seq_idx=%d, seq=%d\n",
  906. idx, SEQ_TO_SN(sc),
  907. hdr->seq_ctrl);
  908. return -1;
  909. }
  910. IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
  911. i, idx, SEQ_TO_SN(sc));
  912. sh = idx - start;
  913. if (sh > 64) {
  914. sh = (start - idx) + 0xff;
  915. bitmap = bitmap << sh;
  916. sh = 0;
  917. start = idx;
  918. } else if (sh < -64)
  919. sh = 0xff - (start - idx);
  920. else if (sh < 0) {
  921. sh = start - idx;
  922. start = idx;
  923. bitmap = bitmap << sh;
  924. sh = 0;
  925. }
  926. bitmap |= 1ULL << sh;
  927. IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
  928. start, (unsigned long long)bitmap);
  929. }
  930. agg->bitmap = bitmap;
  931. agg->start_idx = start;
  932. IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
  933. agg->frame_count, agg->start_idx,
  934. (unsigned long long)agg->bitmap);
  935. if (bitmap)
  936. agg->wait_for_ba = 1;
  937. }
  938. return 0;
  939. }
  940. static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
  941. struct iwl_rx_mem_buffer *rxb)
  942. {
  943. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  944. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  945. int txq_id = SEQ_TO_QUEUE(sequence);
  946. int index = SEQ_TO_INDEX(sequence);
  947. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  948. struct ieee80211_tx_info *info;
  949. struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  950. u32 status = le16_to_cpu(tx_resp->status.status);
  951. int tid;
  952. int sta_id;
  953. int freed;
  954. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  955. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  956. "is out of range [0-%d] %d %d\n", txq_id,
  957. index, txq->q.n_bd, txq->q.write_ptr,
  958. txq->q.read_ptr);
  959. return;
  960. }
  961. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  962. memset(&info->status, 0, sizeof(info->status));
  963. tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
  964. sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
  965. if (txq->sched_retry) {
  966. const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
  967. struct iwl_ht_agg *agg = NULL;
  968. agg = &priv->stations[sta_id].tid[tid].agg;
  969. iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  970. /* check if BAR is needed */
  971. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  972. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  973. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  974. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  975. IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
  976. "scd_ssn=%d idx=%d txq=%d swq=%d\n",
  977. scd_ssn , index, txq_id, txq->swq_id);
  978. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  979. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  980. if (priv->mac80211_registered &&
  981. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  982. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  983. if (agg->state == IWL_AGG_OFF)
  984. iwl_wake_queue(priv, txq_id);
  985. else
  986. iwl_wake_queue(priv, txq->swq_id);
  987. }
  988. }
  989. } else {
  990. BUG_ON(txq_id != txq->swq_id);
  991. info->status.rates[0].count = tx_resp->failure_frame + 1;
  992. info->flags |= iwl_is_tx_success(status) ?
  993. IEEE80211_TX_STAT_ACK : 0;
  994. iwl_hwrate_to_tx_control(priv,
  995. le32_to_cpu(tx_resp->rate_n_flags),
  996. info);
  997. IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
  998. "0x%x retries %d\n",
  999. txq_id,
  1000. iwl_get_tx_fail_reason(status), status,
  1001. le32_to_cpu(tx_resp->rate_n_flags),
  1002. tx_resp->failure_frame);
  1003. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1004. if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
  1005. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1006. if (priv->mac80211_registered &&
  1007. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1008. iwl_wake_queue(priv, txq_id);
  1009. }
  1010. if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
  1011. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1012. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1013. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  1014. }
  1015. /* Currently 5000 is the superset of everything */
  1016. u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
  1017. {
  1018. return len;
  1019. }
  1020. void iwl5000_setup_deferred_work(struct iwl_priv *priv)
  1021. {
  1022. /* in 5000 the tx power calibration is done in uCode */
  1023. priv->disable_tx_power_cal = 1;
  1024. }
  1025. void iwl5000_rx_handler_setup(struct iwl_priv *priv)
  1026. {
  1027. /* init calibration handlers */
  1028. priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
  1029. iwl5000_rx_calib_result;
  1030. priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
  1031. iwl5000_rx_calib_complete;
  1032. priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
  1033. }
  1034. int iwl5000_hw_valid_rtc_data_addr(u32 addr)
  1035. {
  1036. return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
  1037. (addr < IWL50_RTC_DATA_UPPER_BOUND);
  1038. }
  1039. static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
  1040. {
  1041. int ret = 0;
  1042. struct iwl5000_rxon_assoc_cmd rxon_assoc;
  1043. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1044. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1045. if ((rxon1->flags == rxon2->flags) &&
  1046. (rxon1->filter_flags == rxon2->filter_flags) &&
  1047. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1048. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1049. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1050. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1051. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1052. (rxon1->ofdm_ht_triple_stream_basic_rates ==
  1053. rxon2->ofdm_ht_triple_stream_basic_rates) &&
  1054. (rxon1->acquisition_data == rxon2->acquisition_data) &&
  1055. (rxon1->rx_chain == rxon2->rx_chain) &&
  1056. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1057. IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
  1058. return 0;
  1059. }
  1060. rxon_assoc.flags = priv->staging_rxon.flags;
  1061. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1062. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1063. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1064. rxon_assoc.reserved1 = 0;
  1065. rxon_assoc.reserved2 = 0;
  1066. rxon_assoc.reserved3 = 0;
  1067. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1068. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1069. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1070. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1071. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1072. rxon_assoc.ofdm_ht_triple_stream_basic_rates =
  1073. priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
  1074. rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
  1075. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1076. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1077. if (ret)
  1078. return ret;
  1079. return ret;
  1080. }
  1081. int iwl5000_send_tx_power(struct iwl_priv *priv)
  1082. {
  1083. struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
  1084. u8 tx_ant_cfg_cmd;
  1085. /* half dBm need to multiply */
  1086. tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
  1087. tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
  1088. tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
  1089. if (IWL_UCODE_API(priv->ucode_ver) == 1)
  1090. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
  1091. else
  1092. tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
  1093. return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
  1094. sizeof(tx_power_cmd), &tx_power_cmd,
  1095. NULL);
  1096. }
  1097. void iwl5000_temperature(struct iwl_priv *priv)
  1098. {
  1099. /* store temperature from statistics (in Celsius) */
  1100. priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
  1101. iwl_tt_handler(priv);
  1102. }
  1103. static void iwl5150_temperature(struct iwl_priv *priv)
  1104. {
  1105. u32 vt = 0;
  1106. s32 offset = iwl_temp_calib_to_offset(priv);
  1107. vt = le32_to_cpu(priv->statistics.general.temperature);
  1108. vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
  1109. /* now vt hold the temperature in Kelvin */
  1110. priv->temperature = KELVIN_TO_CELSIUS(vt);
  1111. iwl_tt_handler(priv);
  1112. }
  1113. /* Calc max signal level (dBm) among 3 possible receivers */
  1114. int iwl5000_calc_rssi(struct iwl_priv *priv,
  1115. struct iwl_rx_phy_res *rx_resp)
  1116. {
  1117. /* data from PHY/DSP regarding signal strength, etc.,
  1118. * contents are always there, not configurable by host
  1119. */
  1120. struct iwl5000_non_cfg_phy *ncphy =
  1121. (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1122. u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
  1123. u8 agc;
  1124. val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
  1125. agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
  1126. /* Find max rssi among 3 possible receivers.
  1127. * These values are measured by the digital signal processor (DSP).
  1128. * They should stay fairly constant even as the signal strength varies,
  1129. * if the radio's automatic gain control (AGC) is working right.
  1130. * AGC value (see below) will provide the "interesting" info.
  1131. */
  1132. val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
  1133. rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
  1134. rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
  1135. val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
  1136. rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
  1137. max_rssi = max_t(u32, rssi_a, rssi_b);
  1138. max_rssi = max_t(u32, max_rssi, rssi_c);
  1139. IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1140. rssi_a, rssi_b, rssi_c, max_rssi, agc);
  1141. /* dBm = max_rssi dB - agc dB - constant.
  1142. * Higher AGC (higher radio gain) means lower signal. */
  1143. return max_rssi - agc - IWL49_RSSI_OFFSET;
  1144. }
  1145. static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
  1146. {
  1147. struct iwl_tx_ant_config_cmd tx_ant_cmd = {
  1148. .valid = cpu_to_le32(valid_tx_ant),
  1149. };
  1150. if (IWL_UCODE_API(priv->ucode_ver) > 1) {
  1151. IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
  1152. return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
  1153. sizeof(struct iwl_tx_ant_config_cmd),
  1154. &tx_ant_cmd);
  1155. } else {
  1156. IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
  1157. return -EOPNOTSUPP;
  1158. }
  1159. }
  1160. #define IWL5000_UCODE_GET(item) \
  1161. static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
  1162. u32 api_ver) \
  1163. { \
  1164. if (api_ver <= 2) \
  1165. return le32_to_cpu(ucode->u.v1.item); \
  1166. return le32_to_cpu(ucode->u.v2.item); \
  1167. }
  1168. static u32 iwl5000_ucode_get_header_size(u32 api_ver)
  1169. {
  1170. if (api_ver <= 2)
  1171. return UCODE_HEADER_SIZE(1);
  1172. return UCODE_HEADER_SIZE(2);
  1173. }
  1174. static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
  1175. u32 api_ver)
  1176. {
  1177. if (api_ver <= 2)
  1178. return 0;
  1179. return le32_to_cpu(ucode->u.v2.build);
  1180. }
  1181. static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
  1182. u32 api_ver)
  1183. {
  1184. if (api_ver <= 2)
  1185. return (u8 *) ucode->u.v1.data;
  1186. return (u8 *) ucode->u.v2.data;
  1187. }
  1188. IWL5000_UCODE_GET(inst_size);
  1189. IWL5000_UCODE_GET(data_size);
  1190. IWL5000_UCODE_GET(init_size);
  1191. IWL5000_UCODE_GET(init_data_size);
  1192. IWL5000_UCODE_GET(boot_size);
  1193. struct iwl_hcmd_ops iwl5000_hcmd = {
  1194. .rxon_assoc = iwl5000_send_rxon_assoc,
  1195. .commit_rxon = iwl_commit_rxon,
  1196. .set_rxon_chain = iwl_set_rxon_chain,
  1197. .set_tx_ant = iwl5000_send_tx_ant_config,
  1198. };
  1199. struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
  1200. .get_hcmd_size = iwl5000_get_hcmd_size,
  1201. .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
  1202. .gain_computation = iwl5000_gain_computation,
  1203. .chain_noise_reset = iwl5000_chain_noise_reset,
  1204. .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
  1205. .calc_rssi = iwl5000_calc_rssi,
  1206. };
  1207. struct iwl_ucode_ops iwl5000_ucode = {
  1208. .get_header_size = iwl5000_ucode_get_header_size,
  1209. .get_build = iwl5000_ucode_get_build,
  1210. .get_inst_size = iwl5000_ucode_get_inst_size,
  1211. .get_data_size = iwl5000_ucode_get_data_size,
  1212. .get_init_size = iwl5000_ucode_get_init_size,
  1213. .get_init_data_size = iwl5000_ucode_get_init_data_size,
  1214. .get_boot_size = iwl5000_ucode_get_boot_size,
  1215. .get_data = iwl5000_ucode_get_data,
  1216. };
  1217. struct iwl_lib_ops iwl5000_lib = {
  1218. .set_hw_params = iwl5000_hw_set_hw_params,
  1219. .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
  1220. .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
  1221. .txq_set_sched = iwl5000_txq_set_sched,
  1222. .txq_agg_enable = iwl5000_txq_agg_enable,
  1223. .txq_agg_disable = iwl5000_txq_agg_disable,
  1224. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1225. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1226. .txq_init = iwl_hw_tx_queue_init,
  1227. .rx_handler_setup = iwl5000_rx_handler_setup,
  1228. .setup_deferred_work = iwl5000_setup_deferred_work,
  1229. .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
  1230. .dump_nic_event_log = iwl_dump_nic_event_log,
  1231. .dump_nic_error_log = iwl_dump_nic_error_log,
  1232. .load_ucode = iwl5000_load_ucode,
  1233. .init_alive_start = iwl5000_init_alive_start,
  1234. .alive_notify = iwl5000_alive_notify,
  1235. .send_tx_power = iwl5000_send_tx_power,
  1236. .update_chain_flags = iwl_update_chain_flags,
  1237. .apm_ops = {
  1238. .init = iwl5000_apm_init,
  1239. .stop = iwl_apm_stop,
  1240. .config = iwl5000_nic_config,
  1241. .set_pwr_src = iwl_set_pwr_src,
  1242. },
  1243. .eeprom_ops = {
  1244. .regulatory_bands = {
  1245. EEPROM_5000_REG_BAND_1_CHANNELS,
  1246. EEPROM_5000_REG_BAND_2_CHANNELS,
  1247. EEPROM_5000_REG_BAND_3_CHANNELS,
  1248. EEPROM_5000_REG_BAND_4_CHANNELS,
  1249. EEPROM_5000_REG_BAND_5_CHANNELS,
  1250. EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
  1251. EEPROM_5000_REG_BAND_52_HT40_CHANNELS
  1252. },
  1253. .verify_signature = iwlcore_eeprom_verify_signature,
  1254. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1255. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1256. .calib_version = iwl5000_eeprom_calib_version,
  1257. .query_addr = iwl5000_eeprom_query_addr,
  1258. },
  1259. .post_associate = iwl_post_associate,
  1260. .isr = iwl_isr_ict,
  1261. .config_ap = iwl_config_ap,
  1262. .temp_ops = {
  1263. .temperature = iwl5000_temperature,
  1264. .set_ct_kill = iwl5000_set_ct_threshold,
  1265. },
  1266. };
  1267. static struct iwl_lib_ops iwl5150_lib = {
  1268. .set_hw_params = iwl5000_hw_set_hw_params,
  1269. .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
  1270. .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
  1271. .txq_set_sched = iwl5000_txq_set_sched,
  1272. .txq_agg_enable = iwl5000_txq_agg_enable,
  1273. .txq_agg_disable = iwl5000_txq_agg_disable,
  1274. .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
  1275. .txq_free_tfd = iwl_hw_txq_free_tfd,
  1276. .txq_init = iwl_hw_tx_queue_init,
  1277. .rx_handler_setup = iwl5000_rx_handler_setup,
  1278. .setup_deferred_work = iwl5000_setup_deferred_work,
  1279. .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
  1280. .dump_nic_event_log = iwl_dump_nic_event_log,
  1281. .dump_nic_error_log = iwl_dump_nic_error_log,
  1282. .load_ucode = iwl5000_load_ucode,
  1283. .init_alive_start = iwl5000_init_alive_start,
  1284. .alive_notify = iwl5000_alive_notify,
  1285. .send_tx_power = iwl5000_send_tx_power,
  1286. .update_chain_flags = iwl_update_chain_flags,
  1287. .apm_ops = {
  1288. .init = iwl5000_apm_init,
  1289. .stop = iwl_apm_stop,
  1290. .config = iwl5000_nic_config,
  1291. .set_pwr_src = iwl_set_pwr_src,
  1292. },
  1293. .eeprom_ops = {
  1294. .regulatory_bands = {
  1295. EEPROM_5000_REG_BAND_1_CHANNELS,
  1296. EEPROM_5000_REG_BAND_2_CHANNELS,
  1297. EEPROM_5000_REG_BAND_3_CHANNELS,
  1298. EEPROM_5000_REG_BAND_4_CHANNELS,
  1299. EEPROM_5000_REG_BAND_5_CHANNELS,
  1300. EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
  1301. EEPROM_5000_REG_BAND_52_HT40_CHANNELS
  1302. },
  1303. .verify_signature = iwlcore_eeprom_verify_signature,
  1304. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1305. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1306. .calib_version = iwl5000_eeprom_calib_version,
  1307. .query_addr = iwl5000_eeprom_query_addr,
  1308. },
  1309. .post_associate = iwl_post_associate,
  1310. .isr = iwl_isr_ict,
  1311. .config_ap = iwl_config_ap,
  1312. .temp_ops = {
  1313. .temperature = iwl5150_temperature,
  1314. .set_ct_kill = iwl5150_set_ct_threshold,
  1315. },
  1316. };
  1317. static struct iwl_ops iwl5000_ops = {
  1318. .ucode = &iwl5000_ucode,
  1319. .lib = &iwl5000_lib,
  1320. .hcmd = &iwl5000_hcmd,
  1321. .utils = &iwl5000_hcmd_utils,
  1322. .led = &iwlagn_led_ops,
  1323. };
  1324. static struct iwl_ops iwl5150_ops = {
  1325. .ucode = &iwl5000_ucode,
  1326. .lib = &iwl5150_lib,
  1327. .hcmd = &iwl5000_hcmd,
  1328. .utils = &iwl5000_hcmd_utils,
  1329. .led = &iwlagn_led_ops,
  1330. };
  1331. struct iwl_mod_params iwl50_mod_params = {
  1332. .num_of_queues = IWL50_NUM_QUEUES,
  1333. .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
  1334. .amsdu_size_8K = 1,
  1335. .restart_fw = 1,
  1336. /* the rest are 0 by default */
  1337. };
  1338. struct iwl_cfg iwl5300_agn_cfg = {
  1339. .name = "5300AGN",
  1340. .fw_name_pre = IWL5000_FW_PRE,
  1341. .ucode_api_max = IWL5000_UCODE_API_MAX,
  1342. .ucode_api_min = IWL5000_UCODE_API_MIN,
  1343. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1344. .ops = &iwl5000_ops,
  1345. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1346. .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
  1347. .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
  1348. .mod_params = &iwl50_mod_params,
  1349. .valid_tx_ant = ANT_ABC,
  1350. .valid_rx_ant = ANT_ABC,
  1351. .need_pll_cfg = true,
  1352. .ht_greenfield_support = true,
  1353. .led_compensation = 51,
  1354. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1355. };
  1356. struct iwl_cfg iwl5100_bg_cfg = {
  1357. .name = "5100BG",
  1358. .fw_name_pre = IWL5000_FW_PRE,
  1359. .ucode_api_max = IWL5000_UCODE_API_MAX,
  1360. .ucode_api_min = IWL5000_UCODE_API_MIN,
  1361. .sku = IWL_SKU_G,
  1362. .ops = &iwl5000_ops,
  1363. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1364. .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
  1365. .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
  1366. .mod_params = &iwl50_mod_params,
  1367. .valid_tx_ant = ANT_B,
  1368. .valid_rx_ant = ANT_AB,
  1369. .need_pll_cfg = true,
  1370. .ht_greenfield_support = true,
  1371. .led_compensation = 51,
  1372. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1373. };
  1374. struct iwl_cfg iwl5100_abg_cfg = {
  1375. .name = "5100ABG",
  1376. .fw_name_pre = IWL5000_FW_PRE,
  1377. .ucode_api_max = IWL5000_UCODE_API_MAX,
  1378. .ucode_api_min = IWL5000_UCODE_API_MIN,
  1379. .sku = IWL_SKU_A|IWL_SKU_G,
  1380. .ops = &iwl5000_ops,
  1381. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1382. .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
  1383. .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
  1384. .mod_params = &iwl50_mod_params,
  1385. .valid_tx_ant = ANT_B,
  1386. .valid_rx_ant = ANT_AB,
  1387. .need_pll_cfg = true,
  1388. .ht_greenfield_support = true,
  1389. .led_compensation = 51,
  1390. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1391. };
  1392. struct iwl_cfg iwl5100_agn_cfg = {
  1393. .name = "5100AGN",
  1394. .fw_name_pre = IWL5000_FW_PRE,
  1395. .ucode_api_max = IWL5000_UCODE_API_MAX,
  1396. .ucode_api_min = IWL5000_UCODE_API_MIN,
  1397. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1398. .ops = &iwl5000_ops,
  1399. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1400. .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
  1401. .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
  1402. .mod_params = &iwl50_mod_params,
  1403. .valid_tx_ant = ANT_B,
  1404. .valid_rx_ant = ANT_AB,
  1405. .need_pll_cfg = true,
  1406. .ht_greenfield_support = true,
  1407. .led_compensation = 51,
  1408. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1409. };
  1410. struct iwl_cfg iwl5350_agn_cfg = {
  1411. .name = "5350AGN",
  1412. .fw_name_pre = IWL5000_FW_PRE,
  1413. .ucode_api_max = IWL5000_UCODE_API_MAX,
  1414. .ucode_api_min = IWL5000_UCODE_API_MIN,
  1415. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1416. .ops = &iwl5000_ops,
  1417. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1418. .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
  1419. .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
  1420. .mod_params = &iwl50_mod_params,
  1421. .valid_tx_ant = ANT_ABC,
  1422. .valid_rx_ant = ANT_ABC,
  1423. .need_pll_cfg = true,
  1424. .ht_greenfield_support = true,
  1425. .led_compensation = 51,
  1426. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1427. };
  1428. struct iwl_cfg iwl5150_agn_cfg = {
  1429. .name = "5150AGN",
  1430. .fw_name_pre = IWL5150_FW_PRE,
  1431. .ucode_api_max = IWL5150_UCODE_API_MAX,
  1432. .ucode_api_min = IWL5150_UCODE_API_MIN,
  1433. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1434. .ops = &iwl5150_ops,
  1435. .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
  1436. .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
  1437. .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
  1438. .mod_params = &iwl50_mod_params,
  1439. .valid_tx_ant = ANT_A,
  1440. .valid_rx_ant = ANT_AB,
  1441. .need_pll_cfg = true,
  1442. .ht_greenfield_support = true,
  1443. .led_compensation = 51,
  1444. .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
  1445. };
  1446. MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
  1447. MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
  1448. module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
  1449. MODULE_PARM_DESC(swcrypto50,
  1450. "using software crypto engine (default 0 [hardware])\n");
  1451. module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
  1452. MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
  1453. module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
  1454. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
  1455. module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
  1456. int, S_IRUGO);
  1457. MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
  1458. module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
  1459. MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");