psb_intel_sdvo.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293
  1. /*
  2. * Copyright (c) 2006-2007 Intel Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. * Authors:
  18. * Eric Anholt <eric@anholt.net>
  19. */
  20. #include <linux/i2c.h>
  21. #include <linux/delay.h>
  22. /* #include <drm/drm_crtc.h> */
  23. #include <drm/drmP.h>
  24. #include "psb_drv.h"
  25. #include "psb_intel_drv.h"
  26. #include "psb_intel_reg.h"
  27. #include "psb_intel_sdvo_regs.h"
  28. struct psb_intel_sdvo_priv {
  29. struct psb_intel_i2c_chan *i2c_bus;
  30. int slaveaddr;
  31. int output_device;
  32. u16 active_outputs;
  33. struct psb_intel_sdvo_caps caps;
  34. int pixel_clock_min, pixel_clock_max;
  35. int save_sdvo_mult;
  36. u16 save_active_outputs;
  37. struct psb_intel_sdvo_dtd save_input_dtd_1, save_input_dtd_2;
  38. struct psb_intel_sdvo_dtd save_output_dtd[16];
  39. u32 save_SDVOX;
  40. u8 in_out_map[4];
  41. u8 by_input_wiring;
  42. u32 active_device;
  43. };
  44. /**
  45. * Writes the SDVOB or SDVOC with the given value, but always writes both
  46. * SDVOB and SDVOC to work around apparent hardware issues (according to
  47. * comments in the BIOS).
  48. */
  49. void psb_intel_sdvo_write_sdvox(struct psb_intel_output *psb_intel_output,
  50. u32 val)
  51. {
  52. struct drm_device *dev = psb_intel_output->base.dev;
  53. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  54. u32 bval = val, cval = val;
  55. int i;
  56. if (sdvo_priv->output_device == SDVOB)
  57. cval = REG_READ(SDVOC);
  58. else
  59. bval = REG_READ(SDVOB);
  60. /*
  61. * Write the registers twice for luck. Sometimes,
  62. * writing them only once doesn't appear to 'stick'.
  63. * The BIOS does this too. Yay, magic
  64. */
  65. for (i = 0; i < 2; i++) {
  66. REG_WRITE(SDVOB, bval);
  67. REG_READ(SDVOB);
  68. REG_WRITE(SDVOC, cval);
  69. REG_READ(SDVOC);
  70. }
  71. }
  72. static bool psb_intel_sdvo_read_byte(
  73. struct psb_intel_output *psb_intel_output,
  74. u8 addr, u8 *ch)
  75. {
  76. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  77. u8 out_buf[2];
  78. u8 buf[2];
  79. int ret;
  80. struct i2c_msg msgs[] = {
  81. {
  82. .addr = sdvo_priv->i2c_bus->slave_addr,
  83. .flags = 0,
  84. .len = 1,
  85. .buf = out_buf,
  86. },
  87. {
  88. .addr = sdvo_priv->i2c_bus->slave_addr,
  89. .flags = I2C_M_RD,
  90. .len = 1,
  91. .buf = buf,
  92. }
  93. };
  94. out_buf[0] = addr;
  95. out_buf[1] = 0;
  96. ret = i2c_transfer(&sdvo_priv->i2c_bus->adapter, msgs, 2);
  97. if (ret == 2) {
  98. *ch = buf[0];
  99. return true;
  100. }
  101. return false;
  102. }
  103. static bool psb_intel_sdvo_write_byte(
  104. struct psb_intel_output *psb_intel_output,
  105. int addr, u8 ch)
  106. {
  107. u8 out_buf[2];
  108. struct i2c_msg msgs[] = {
  109. {
  110. .addr = psb_intel_output->i2c_bus->slave_addr,
  111. .flags = 0,
  112. .len = 2,
  113. .buf = out_buf,
  114. }
  115. };
  116. out_buf[0] = addr;
  117. out_buf[1] = ch;
  118. if (i2c_transfer(&psb_intel_output->i2c_bus->adapter, msgs, 1) == 1)
  119. return true;
  120. return false;
  121. }
  122. #define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
  123. /** Mapping of command numbers to names, for debug output */
  124. static const struct _sdvo_cmd_name {
  125. u8 cmd;
  126. char *name;
  127. } sdvo_cmd_names[] = {
  128. SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
  129. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
  130. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
  131. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
  132. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
  133. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
  134. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
  135. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
  136. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
  137. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
  138. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
  139. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
  140. SDVO_CMD_NAME_ENTRY
  141. (SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
  142. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
  143. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
  144. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
  145. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
  146. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  147. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
  148. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
  149. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
  150. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
  151. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
  152. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
  153. SDVO_CMD_NAME_ENTRY
  154. (SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
  155. SDVO_CMD_NAME_ENTRY
  156. (SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
  157. SDVO_CMD_NAME_ENTRY
  158. (SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
  159. SDVO_CMD_NAME_ENTRY
  160. (SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
  161. SDVO_CMD_NAME_ENTRY
  162. (SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
  163. SDVO_CMD_NAME_ENTRY
  164. (SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
  165. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
  166. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
  167. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
  168. SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
  169. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
  170. SDVO_CMD_NAME_ENTRY
  171. (SDVO_CMD_SET_TV_RESOLUTION_SUPPORT),
  172. SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),};
  173. #define SDVO_NAME(dev_priv) \
  174. ((dev_priv)->output_device == SDVOB ? "SDVOB" : "SDVOC")
  175. #define SDVO_PRIV(output) ((struct psb_intel_sdvo_priv *) (output)->dev_priv)
  176. static void psb_intel_sdvo_write_cmd(struct psb_intel_output *psb_intel_output,
  177. u8 cmd,
  178. void *args,
  179. int args_len)
  180. {
  181. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  182. int i;
  183. if (0) {
  184. printk(KERN_DEBUG "%s: W: %02X ", SDVO_NAME(sdvo_priv), cmd);
  185. for (i = 0; i < args_len; i++)
  186. printk(KERN_CONT "%02X ", ((u8 *) args)[i]);
  187. for (; i < 8; i++)
  188. printk(KERN_CONT " ");
  189. for (i = 0;
  190. i <
  191. sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]);
  192. i++) {
  193. if (cmd == sdvo_cmd_names[i].cmd) {
  194. printk(KERN_CONT
  195. "(%s)", sdvo_cmd_names[i].name);
  196. break;
  197. }
  198. }
  199. if (i ==
  200. sizeof(sdvo_cmd_names) / sizeof(sdvo_cmd_names[0]))
  201. printk(KERN_CONT "(%02X)", cmd);
  202. printk(KERN_CONT "\n");
  203. }
  204. for (i = 0; i < args_len; i++) {
  205. psb_intel_sdvo_write_byte(psb_intel_output,
  206. SDVO_I2C_ARG_0 - i,
  207. ((u8 *) args)[i]);
  208. }
  209. psb_intel_sdvo_write_byte(psb_intel_output, SDVO_I2C_OPCODE, cmd);
  210. }
  211. static const char *const cmd_status_names[] = {
  212. "Power on",
  213. "Success",
  214. "Not supported",
  215. "Invalid arg",
  216. "Pending",
  217. "Target not specified",
  218. "Scaling not supported"
  219. };
  220. static u8 psb_intel_sdvo_read_response(
  221. struct psb_intel_output *psb_intel_output,
  222. void *response, int response_len)
  223. {
  224. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  225. int i;
  226. u8 status;
  227. u8 retry = 50;
  228. while (retry--) {
  229. /* Read the command response */
  230. for (i = 0; i < response_len; i++) {
  231. psb_intel_sdvo_read_byte(psb_intel_output,
  232. SDVO_I2C_RETURN_0 + i,
  233. &((u8 *) response)[i]);
  234. }
  235. /* read the return status */
  236. psb_intel_sdvo_read_byte(psb_intel_output,
  237. SDVO_I2C_CMD_STATUS,
  238. &status);
  239. if (0) {
  240. pr_debug("%s: R: ", SDVO_NAME(sdvo_priv));
  241. for (i = 0; i < response_len; i++)
  242. printk(KERN_CONT "%02X ", ((u8 *) response)[i]);
  243. for (; i < 8; i++)
  244. printk(" ");
  245. if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
  246. printk(KERN_CONT "(%s)",
  247. cmd_status_names[status]);
  248. else
  249. printk(KERN_CONT "(??? %d)", status);
  250. printk(KERN_CONT "\n");
  251. }
  252. if (status != SDVO_CMD_STATUS_PENDING)
  253. return status;
  254. mdelay(50);
  255. }
  256. return status;
  257. }
  258. int psb_intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
  259. {
  260. if (mode->clock >= 100000)
  261. return 1;
  262. else if (mode->clock >= 50000)
  263. return 2;
  264. else
  265. return 4;
  266. }
  267. /**
  268. * Don't check status code from this as it switches the bus back to the
  269. * SDVO chips which defeats the purpose of doing a bus switch in the first
  270. * place.
  271. */
  272. void psb_intel_sdvo_set_control_bus_switch(
  273. struct psb_intel_output *psb_intel_output,
  274. u8 target)
  275. {
  276. psb_intel_sdvo_write_cmd(psb_intel_output,
  277. SDVO_CMD_SET_CONTROL_BUS_SWITCH,
  278. &target,
  279. 1);
  280. }
  281. static bool psb_intel_sdvo_set_target_input(
  282. struct psb_intel_output *psb_intel_output,
  283. bool target_0, bool target_1)
  284. {
  285. struct psb_intel_sdvo_set_target_input_args targets = { 0 };
  286. u8 status;
  287. if (target_0 && target_1)
  288. return SDVO_CMD_STATUS_NOTSUPP;
  289. if (target_1)
  290. targets.target_1 = 1;
  291. psb_intel_sdvo_write_cmd(psb_intel_output, SDVO_CMD_SET_TARGET_INPUT,
  292. &targets, sizeof(targets));
  293. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  294. return status == SDVO_CMD_STATUS_SUCCESS;
  295. }
  296. /**
  297. * Return whether each input is trained.
  298. *
  299. * This function is making an assumption about the layout of the response,
  300. * which should be checked against the docs.
  301. */
  302. static bool psb_intel_sdvo_get_trained_inputs(struct psb_intel_output
  303. *psb_intel_output, bool *input_1,
  304. bool *input_2)
  305. {
  306. struct psb_intel_sdvo_get_trained_inputs_response response;
  307. u8 status;
  308. psb_intel_sdvo_write_cmd(psb_intel_output, SDVO_CMD_GET_TRAINED_INPUTS,
  309. NULL, 0);
  310. status =
  311. psb_intel_sdvo_read_response(psb_intel_output, &response,
  312. sizeof(response));
  313. if (status != SDVO_CMD_STATUS_SUCCESS)
  314. return false;
  315. *input_1 = response.input0_trained;
  316. *input_2 = response.input1_trained;
  317. return true;
  318. }
  319. static bool psb_intel_sdvo_get_active_outputs(struct psb_intel_output
  320. *psb_intel_output, u16 *outputs)
  321. {
  322. u8 status;
  323. psb_intel_sdvo_write_cmd(psb_intel_output, SDVO_CMD_GET_ACTIVE_OUTPUTS,
  324. NULL, 0);
  325. status =
  326. psb_intel_sdvo_read_response(psb_intel_output, outputs,
  327. sizeof(*outputs));
  328. return status == SDVO_CMD_STATUS_SUCCESS;
  329. }
  330. static bool psb_intel_sdvo_set_active_outputs(struct psb_intel_output
  331. *psb_intel_output, u16 outputs)
  332. {
  333. u8 status;
  334. psb_intel_sdvo_write_cmd(psb_intel_output, SDVO_CMD_SET_ACTIVE_OUTPUTS,
  335. &outputs, sizeof(outputs));
  336. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  337. return status == SDVO_CMD_STATUS_SUCCESS;
  338. }
  339. static bool psb_intel_sdvo_set_encoder_power_state(struct psb_intel_output
  340. *psb_intel_output, int mode)
  341. {
  342. u8 status, state = SDVO_ENCODER_STATE_ON;
  343. switch (mode) {
  344. case DRM_MODE_DPMS_ON:
  345. state = SDVO_ENCODER_STATE_ON;
  346. break;
  347. case DRM_MODE_DPMS_STANDBY:
  348. state = SDVO_ENCODER_STATE_STANDBY;
  349. break;
  350. case DRM_MODE_DPMS_SUSPEND:
  351. state = SDVO_ENCODER_STATE_SUSPEND;
  352. break;
  353. case DRM_MODE_DPMS_OFF:
  354. state = SDVO_ENCODER_STATE_OFF;
  355. break;
  356. }
  357. psb_intel_sdvo_write_cmd(psb_intel_output,
  358. SDVO_CMD_SET_ENCODER_POWER_STATE, &state,
  359. sizeof(state));
  360. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  361. return status == SDVO_CMD_STATUS_SUCCESS;
  362. }
  363. static bool psb_intel_sdvo_get_input_pixel_clock_range(struct psb_intel_output
  364. *psb_intel_output,
  365. int *clock_min,
  366. int *clock_max)
  367. {
  368. struct psb_intel_sdvo_pixel_clock_range clocks;
  369. u8 status;
  370. psb_intel_sdvo_write_cmd(psb_intel_output,
  371. SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE, NULL,
  372. 0);
  373. status =
  374. psb_intel_sdvo_read_response(psb_intel_output, &clocks,
  375. sizeof(clocks));
  376. if (status != SDVO_CMD_STATUS_SUCCESS)
  377. return false;
  378. /* Convert the values from units of 10 kHz to kHz. */
  379. *clock_min = clocks.min * 10;
  380. *clock_max = clocks.max * 10;
  381. return true;
  382. }
  383. static bool psb_intel_sdvo_set_target_output(
  384. struct psb_intel_output *psb_intel_output,
  385. u16 outputs)
  386. {
  387. u8 status;
  388. psb_intel_sdvo_write_cmd(psb_intel_output, SDVO_CMD_SET_TARGET_OUTPUT,
  389. &outputs, sizeof(outputs));
  390. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  391. return status == SDVO_CMD_STATUS_SUCCESS;
  392. }
  393. static bool psb_intel_sdvo_get_timing(struct psb_intel_output *psb_intel_output,
  394. u8 cmd, struct psb_intel_sdvo_dtd *dtd)
  395. {
  396. u8 status;
  397. psb_intel_sdvo_write_cmd(psb_intel_output, cmd, NULL, 0);
  398. status = psb_intel_sdvo_read_response(psb_intel_output, &dtd->part1,
  399. sizeof(dtd->part1));
  400. if (status != SDVO_CMD_STATUS_SUCCESS)
  401. return false;
  402. psb_intel_sdvo_write_cmd(psb_intel_output, cmd + 1, NULL, 0);
  403. status = psb_intel_sdvo_read_response(psb_intel_output, &dtd->part2,
  404. sizeof(dtd->part2));
  405. if (status != SDVO_CMD_STATUS_SUCCESS)
  406. return false;
  407. return true;
  408. }
  409. static bool psb_intel_sdvo_get_input_timing(
  410. struct psb_intel_output *psb_intel_output,
  411. struct psb_intel_sdvo_dtd *dtd)
  412. {
  413. return psb_intel_sdvo_get_timing(psb_intel_output,
  414. SDVO_CMD_GET_INPUT_TIMINGS_PART1,
  415. dtd);
  416. }
  417. static bool psb_intel_sdvo_set_timing(
  418. struct psb_intel_output *psb_intel_output,
  419. u8 cmd,
  420. struct psb_intel_sdvo_dtd *dtd)
  421. {
  422. u8 status;
  423. psb_intel_sdvo_write_cmd(psb_intel_output, cmd, &dtd->part1,
  424. sizeof(dtd->part1));
  425. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  426. if (status != SDVO_CMD_STATUS_SUCCESS)
  427. return false;
  428. psb_intel_sdvo_write_cmd(psb_intel_output, cmd + 1, &dtd->part2,
  429. sizeof(dtd->part2));
  430. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  431. if (status != SDVO_CMD_STATUS_SUCCESS)
  432. return false;
  433. return true;
  434. }
  435. static bool psb_intel_sdvo_set_input_timing(
  436. struct psb_intel_output *psb_intel_output,
  437. struct psb_intel_sdvo_dtd *dtd)
  438. {
  439. return psb_intel_sdvo_set_timing(psb_intel_output,
  440. SDVO_CMD_SET_INPUT_TIMINGS_PART1,
  441. dtd);
  442. }
  443. static bool psb_intel_sdvo_set_output_timing(
  444. struct psb_intel_output *psb_intel_output,
  445. struct psb_intel_sdvo_dtd *dtd)
  446. {
  447. return psb_intel_sdvo_set_timing(psb_intel_output,
  448. SDVO_CMD_SET_OUTPUT_TIMINGS_PART1,
  449. dtd);
  450. }
  451. static int psb_intel_sdvo_get_clock_rate_mult(struct psb_intel_output
  452. *psb_intel_output)
  453. {
  454. u8 response, status;
  455. psb_intel_sdvo_write_cmd(psb_intel_output,
  456. SDVO_CMD_GET_CLOCK_RATE_MULT,
  457. NULL,
  458. 0);
  459. status = psb_intel_sdvo_read_response(psb_intel_output, &response, 1);
  460. if (status != SDVO_CMD_STATUS_SUCCESS) {
  461. DRM_DEBUG("Couldn't get SDVO clock rate multiplier\n");
  462. return SDVO_CLOCK_RATE_MULT_1X;
  463. } else {
  464. DRM_DEBUG("Current clock rate multiplier: %d\n", response);
  465. }
  466. return response;
  467. }
  468. static bool psb_intel_sdvo_set_clock_rate_mult(struct psb_intel_output
  469. *psb_intel_output, u8 val)
  470. {
  471. u8 status;
  472. psb_intel_sdvo_write_cmd(psb_intel_output,
  473. SDVO_CMD_SET_CLOCK_RATE_MULT,
  474. &val,
  475. 1);
  476. status = psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  477. if (status != SDVO_CMD_STATUS_SUCCESS)
  478. return false;
  479. return true;
  480. }
  481. static bool psb_sdvo_set_current_inoutmap(struct psb_intel_output *output,
  482. u32 in0outputmask,
  483. u32 in1outputmask)
  484. {
  485. u8 byArgs[4];
  486. u8 status;
  487. int i;
  488. struct psb_intel_sdvo_priv *sdvo_priv = output->dev_priv;
  489. /* Make all fields of the args/ret to zero */
  490. memset(byArgs, 0, sizeof(byArgs));
  491. /* Fill up the argument values; */
  492. byArgs[0] = (u8) (in0outputmask & 0xFF);
  493. byArgs[1] = (u8) ((in0outputmask >> 8) & 0xFF);
  494. byArgs[2] = (u8) (in1outputmask & 0xFF);
  495. byArgs[3] = (u8) ((in1outputmask >> 8) & 0xFF);
  496. /*save inoutmap arg here*/
  497. for (i = 0; i < 4; i++)
  498. sdvo_priv->in_out_map[i] = byArgs[0];
  499. psb_intel_sdvo_write_cmd(output, SDVO_CMD_SET_IN_OUT_MAP, byArgs, 4);
  500. status = psb_intel_sdvo_read_response(output, NULL, 0);
  501. if (status != SDVO_CMD_STATUS_SUCCESS)
  502. return false;
  503. return true;
  504. }
  505. static void psb_intel_sdvo_set_iomap(struct psb_intel_output *output)
  506. {
  507. u32 dwCurrentSDVOIn0 = 0;
  508. u32 dwCurrentSDVOIn1 = 0;
  509. u32 dwDevMask = 0;
  510. struct psb_intel_sdvo_priv *sdvo_priv = output->dev_priv;
  511. /* Please DO NOT change the following code. */
  512. /* SDVOB_IN0 or SDVOB_IN1 ==> sdvo_in0 */
  513. /* SDVOC_IN0 or SDVOC_IN1 ==> sdvo_in1 */
  514. if (sdvo_priv->by_input_wiring & (SDVOB_IN0 | SDVOC_IN0)) {
  515. switch (sdvo_priv->active_device) {
  516. case SDVO_DEVICE_LVDS:
  517. dwDevMask = SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1;
  518. break;
  519. case SDVO_DEVICE_TMDS:
  520. dwDevMask = SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1;
  521. break;
  522. case SDVO_DEVICE_TV:
  523. dwDevMask =
  524. SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_SVID0 |
  525. SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_YPRPB1 |
  526. SDVO_OUTPUT_SVID1 | SDVO_OUTPUT_CVBS1 |
  527. SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1;
  528. break;
  529. case SDVO_DEVICE_CRT:
  530. dwDevMask = SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1;
  531. break;
  532. }
  533. dwCurrentSDVOIn0 = (sdvo_priv->active_outputs & dwDevMask);
  534. } else if (sdvo_priv->by_input_wiring & (SDVOB_IN1 | SDVOC_IN1)) {
  535. switch (sdvo_priv->active_device) {
  536. case SDVO_DEVICE_LVDS:
  537. dwDevMask = SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1;
  538. break;
  539. case SDVO_DEVICE_TMDS:
  540. dwDevMask = SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1;
  541. break;
  542. case SDVO_DEVICE_TV:
  543. dwDevMask =
  544. SDVO_OUTPUT_YPRPB0 | SDVO_OUTPUT_SVID0 |
  545. SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_YPRPB1 |
  546. SDVO_OUTPUT_SVID1 | SDVO_OUTPUT_CVBS1 |
  547. SDVO_OUTPUT_SCART0 | SDVO_OUTPUT_SCART1;
  548. break;
  549. case SDVO_DEVICE_CRT:
  550. dwDevMask = SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1;
  551. break;
  552. }
  553. dwCurrentSDVOIn1 = (sdvo_priv->active_outputs & dwDevMask);
  554. }
  555. psb_sdvo_set_current_inoutmap(output, dwCurrentSDVOIn0,
  556. dwCurrentSDVOIn1);
  557. }
  558. static bool psb_intel_sdvo_mode_fixup(struct drm_encoder *encoder,
  559. struct drm_display_mode *mode,
  560. struct drm_display_mode *adjusted_mode)
  561. {
  562. /* Make the CRTC code factor in the SDVO pixel multiplier. The SDVO
  563. * device will be told of the multiplier during mode_set.
  564. */
  565. adjusted_mode->clock *= psb_intel_sdvo_get_pixel_multiplier(mode);
  566. return true;
  567. }
  568. static void psb_intel_sdvo_mode_set(struct drm_encoder *encoder,
  569. struct drm_display_mode *mode,
  570. struct drm_display_mode *adjusted_mode)
  571. {
  572. struct drm_device *dev = encoder->dev;
  573. struct drm_crtc *crtc = encoder->crtc;
  574. struct psb_intel_crtc *psb_intel_crtc = to_psb_intel_crtc(crtc);
  575. struct psb_intel_output *psb_intel_output =
  576. enc_to_psb_intel_output(encoder);
  577. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  578. u16 width, height;
  579. u16 h_blank_len, h_sync_len, v_blank_len, v_sync_len;
  580. u16 h_sync_offset, v_sync_offset;
  581. u32 sdvox;
  582. struct psb_intel_sdvo_dtd output_dtd;
  583. int sdvo_pixel_multiply;
  584. if (!mode)
  585. return;
  586. psb_intel_sdvo_set_target_output(psb_intel_output, 0);
  587. width = mode->crtc_hdisplay;
  588. height = mode->crtc_vdisplay;
  589. /* do some mode translations */
  590. h_blank_len = mode->crtc_hblank_end - mode->crtc_hblank_start;
  591. h_sync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  592. v_blank_len = mode->crtc_vblank_end - mode->crtc_vblank_start;
  593. v_sync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  594. h_sync_offset = mode->crtc_hsync_start - mode->crtc_hblank_start;
  595. v_sync_offset = mode->crtc_vsync_start - mode->crtc_vblank_start;
  596. output_dtd.part1.clock = mode->clock / 10;
  597. output_dtd.part1.h_active = width & 0xff;
  598. output_dtd.part1.h_blank = h_blank_len & 0xff;
  599. output_dtd.part1.h_high = (((width >> 8) & 0xf) << 4) |
  600. ((h_blank_len >> 8) & 0xf);
  601. output_dtd.part1.v_active = height & 0xff;
  602. output_dtd.part1.v_blank = v_blank_len & 0xff;
  603. output_dtd.part1.v_high = (((height >> 8) & 0xf) << 4) |
  604. ((v_blank_len >> 8) & 0xf);
  605. output_dtd.part2.h_sync_off = h_sync_offset;
  606. output_dtd.part2.h_sync_width = h_sync_len & 0xff;
  607. output_dtd.part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
  608. (v_sync_len & 0xf);
  609. output_dtd.part2.sync_off_width_high =
  610. ((h_sync_offset & 0x300) >> 2) | ((h_sync_len & 0x300) >> 4) |
  611. ((v_sync_offset & 0x30) >> 2) | ((v_sync_len & 0x30) >> 4);
  612. output_dtd.part2.dtd_flags = 0x18;
  613. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  614. output_dtd.part2.dtd_flags |= 0x2;
  615. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  616. output_dtd.part2.dtd_flags |= 0x4;
  617. output_dtd.part2.sdvo_flags = 0;
  618. output_dtd.part2.v_sync_off_high = v_sync_offset & 0xc0;
  619. output_dtd.part2.reserved = 0;
  620. /* Set the output timing to the screen */
  621. psb_intel_sdvo_set_target_output(psb_intel_output,
  622. sdvo_priv->active_outputs);
  623. /* Set the input timing to the screen. Assume always input 0. */
  624. psb_intel_sdvo_set_target_input(psb_intel_output, true, false);
  625. psb_intel_sdvo_set_output_timing(psb_intel_output, &output_dtd);
  626. /* We would like to use i830_sdvo_create_preferred_input_timing() to
  627. * provide the device with a timing it can support, if it supports that
  628. * feature. However, presumably we would need to adjust the CRTC to
  629. * output the preferred timing, and we don't support that currently.
  630. */
  631. psb_intel_sdvo_set_input_timing(psb_intel_output, &output_dtd);
  632. switch (psb_intel_sdvo_get_pixel_multiplier(mode)) {
  633. case 1:
  634. psb_intel_sdvo_set_clock_rate_mult(psb_intel_output,
  635. SDVO_CLOCK_RATE_MULT_1X);
  636. break;
  637. case 2:
  638. psb_intel_sdvo_set_clock_rate_mult(psb_intel_output,
  639. SDVO_CLOCK_RATE_MULT_2X);
  640. break;
  641. case 4:
  642. psb_intel_sdvo_set_clock_rate_mult(psb_intel_output,
  643. SDVO_CLOCK_RATE_MULT_4X);
  644. break;
  645. }
  646. /* Set the SDVO control regs. */
  647. sdvox = REG_READ(sdvo_priv->output_device);
  648. switch (sdvo_priv->output_device) {
  649. case SDVOB:
  650. sdvox &= SDVOB_PRESERVE_MASK;
  651. break;
  652. case SDVOC:
  653. sdvox &= SDVOC_PRESERVE_MASK;
  654. break;
  655. }
  656. sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
  657. if (psb_intel_crtc->pipe == 1)
  658. sdvox |= SDVO_PIPE_B_SELECT;
  659. sdvo_pixel_multiply = psb_intel_sdvo_get_pixel_multiplier(mode);
  660. psb_intel_sdvo_write_sdvox(psb_intel_output, sdvox);
  661. psb_intel_sdvo_set_iomap(psb_intel_output);
  662. }
  663. static void psb_intel_sdvo_dpms(struct drm_encoder *encoder, int mode)
  664. {
  665. struct drm_device *dev = encoder->dev;
  666. struct psb_intel_output *psb_intel_output =
  667. enc_to_psb_intel_output(encoder);
  668. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  669. u32 temp;
  670. if (mode != DRM_MODE_DPMS_ON) {
  671. psb_intel_sdvo_set_active_outputs(psb_intel_output, 0);
  672. if (0)
  673. psb_intel_sdvo_set_encoder_power_state(
  674. psb_intel_output,
  675. mode);
  676. if (mode == DRM_MODE_DPMS_OFF) {
  677. temp = REG_READ(sdvo_priv->output_device);
  678. if ((temp & SDVO_ENABLE) != 0) {
  679. psb_intel_sdvo_write_sdvox(psb_intel_output,
  680. temp &
  681. ~SDVO_ENABLE);
  682. }
  683. }
  684. } else {
  685. bool input1, input2;
  686. int i;
  687. u8 status;
  688. temp = REG_READ(sdvo_priv->output_device);
  689. if ((temp & SDVO_ENABLE) == 0)
  690. psb_intel_sdvo_write_sdvox(psb_intel_output,
  691. temp | SDVO_ENABLE);
  692. for (i = 0; i < 2; i++)
  693. psb_intel_wait_for_vblank(dev);
  694. status =
  695. psb_intel_sdvo_get_trained_inputs(psb_intel_output,
  696. &input1,
  697. &input2);
  698. /* Warn if the device reported failure to sync.
  699. * A lot of SDVO devices fail to notify of sync, but it's
  700. * a given it the status is a success, we succeeded.
  701. */
  702. if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
  703. DRM_DEBUG
  704. ("First %s output reported failure to sync\n",
  705. SDVO_NAME(sdvo_priv));
  706. }
  707. if (0)
  708. psb_intel_sdvo_set_encoder_power_state(
  709. psb_intel_output,
  710. mode);
  711. psb_intel_sdvo_set_active_outputs(psb_intel_output,
  712. sdvo_priv->active_outputs);
  713. }
  714. return;
  715. }
  716. static void psb_intel_sdvo_save(struct drm_connector *connector)
  717. {
  718. struct drm_device *dev = connector->dev;
  719. struct psb_intel_output *psb_intel_output =
  720. to_psb_intel_output(connector);
  721. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  722. /*int o;*/
  723. sdvo_priv->save_sdvo_mult =
  724. psb_intel_sdvo_get_clock_rate_mult(psb_intel_output);
  725. psb_intel_sdvo_get_active_outputs(psb_intel_output,
  726. &sdvo_priv->save_active_outputs);
  727. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  728. psb_intel_sdvo_set_target_input(psb_intel_output,
  729. true,
  730. false);
  731. psb_intel_sdvo_get_input_timing(psb_intel_output,
  732. &sdvo_priv->save_input_dtd_1);
  733. }
  734. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  735. psb_intel_sdvo_set_target_input(psb_intel_output,
  736. false,
  737. true);
  738. psb_intel_sdvo_get_input_timing(psb_intel_output,
  739. &sdvo_priv->save_input_dtd_2);
  740. }
  741. sdvo_priv->save_SDVOX = REG_READ(sdvo_priv->output_device);
  742. /*TODO: save the in_out_map state*/
  743. }
  744. static void psb_intel_sdvo_restore(struct drm_connector *connector)
  745. {
  746. struct drm_device *dev = connector->dev;
  747. struct psb_intel_output *psb_intel_output =
  748. to_psb_intel_output(connector);
  749. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  750. /*int o;*/
  751. int i;
  752. bool input1, input2;
  753. u8 status;
  754. psb_intel_sdvo_set_active_outputs(psb_intel_output, 0);
  755. if (sdvo_priv->caps.sdvo_inputs_mask & 0x1) {
  756. psb_intel_sdvo_set_target_input(psb_intel_output, true, false);
  757. psb_intel_sdvo_set_input_timing(psb_intel_output,
  758. &sdvo_priv->save_input_dtd_1);
  759. }
  760. if (sdvo_priv->caps.sdvo_inputs_mask & 0x2) {
  761. psb_intel_sdvo_set_target_input(psb_intel_output, false, true);
  762. psb_intel_sdvo_set_input_timing(psb_intel_output,
  763. &sdvo_priv->save_input_dtd_2);
  764. }
  765. psb_intel_sdvo_set_clock_rate_mult(psb_intel_output,
  766. sdvo_priv->save_sdvo_mult);
  767. REG_WRITE(sdvo_priv->output_device, sdvo_priv->save_SDVOX);
  768. if (sdvo_priv->save_SDVOX & SDVO_ENABLE) {
  769. for (i = 0; i < 2; i++)
  770. psb_intel_wait_for_vblank(dev);
  771. status =
  772. psb_intel_sdvo_get_trained_inputs(psb_intel_output,
  773. &input1,
  774. &input2);
  775. if (status == SDVO_CMD_STATUS_SUCCESS && !input1)
  776. DRM_DEBUG
  777. ("First %s output reported failure to sync\n",
  778. SDVO_NAME(sdvo_priv));
  779. }
  780. psb_intel_sdvo_set_active_outputs(psb_intel_output,
  781. sdvo_priv->save_active_outputs);
  782. /*TODO: restore in_out_map*/
  783. psb_intel_sdvo_write_cmd(psb_intel_output,
  784. SDVO_CMD_SET_IN_OUT_MAP,
  785. sdvo_priv->in_out_map,
  786. 4);
  787. psb_intel_sdvo_read_response(psb_intel_output, NULL, 0);
  788. }
  789. static int psb_intel_sdvo_mode_valid(struct drm_connector *connector,
  790. struct drm_display_mode *mode)
  791. {
  792. struct psb_intel_output *psb_intel_output =
  793. to_psb_intel_output(connector);
  794. struct psb_intel_sdvo_priv *sdvo_priv = psb_intel_output->dev_priv;
  795. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  796. return MODE_NO_DBLESCAN;
  797. if (sdvo_priv->pixel_clock_min > mode->clock)
  798. return MODE_CLOCK_LOW;
  799. if (sdvo_priv->pixel_clock_max < mode->clock)
  800. return MODE_CLOCK_HIGH;
  801. return MODE_OK;
  802. }
  803. static bool psb_intel_sdvo_get_capabilities(
  804. struct psb_intel_output *psb_intel_output,
  805. struct psb_intel_sdvo_caps *caps)
  806. {
  807. u8 status;
  808. psb_intel_sdvo_write_cmd(psb_intel_output,
  809. SDVO_CMD_GET_DEVICE_CAPS,
  810. NULL,
  811. 0);
  812. status = psb_intel_sdvo_read_response(psb_intel_output,
  813. caps,
  814. sizeof(*caps));
  815. if (status != SDVO_CMD_STATUS_SUCCESS)
  816. return false;
  817. return true;
  818. }
  819. struct drm_connector *psb_intel_sdvo_find(struct drm_device *dev, int sdvoB)
  820. {
  821. struct drm_connector *connector = NULL;
  822. struct psb_intel_output *iout = NULL;
  823. struct psb_intel_sdvo_priv *sdvo;
  824. /* find the sdvo connector */
  825. list_for_each_entry(connector, &dev->mode_config.connector_list,
  826. head) {
  827. iout = to_psb_intel_output(connector);
  828. if (iout->type != INTEL_OUTPUT_SDVO)
  829. continue;
  830. sdvo = iout->dev_priv;
  831. if (sdvo->output_device == SDVOB && sdvoB)
  832. return connector;
  833. if (sdvo->output_device == SDVOC && !sdvoB)
  834. return connector;
  835. }
  836. return NULL;
  837. }
  838. int psb_intel_sdvo_supports_hotplug(struct drm_connector *connector)
  839. {
  840. u8 response[2];
  841. u8 status;
  842. struct psb_intel_output *psb_intel_output;
  843. if (!connector)
  844. return 0;
  845. psb_intel_output = to_psb_intel_output(connector);
  846. psb_intel_sdvo_write_cmd(psb_intel_output,
  847. SDVO_CMD_GET_HOT_PLUG_SUPPORT,
  848. NULL,
  849. 0);
  850. status = psb_intel_sdvo_read_response(psb_intel_output,
  851. &response,
  852. 2);
  853. if (response[0] != 0)
  854. return 1;
  855. return 0;
  856. }
  857. void psb_intel_sdvo_set_hotplug(struct drm_connector *connector, int on)
  858. {
  859. u8 response[2];
  860. u8 status;
  861. struct psb_intel_output *psb_intel_output =
  862. to_psb_intel_output(connector);
  863. psb_intel_sdvo_write_cmd(psb_intel_output,
  864. SDVO_CMD_GET_ACTIVE_HOT_PLUG,
  865. NULL,
  866. 0);
  867. psb_intel_sdvo_read_response(psb_intel_output, &response, 2);
  868. if (on) {
  869. psb_intel_sdvo_write_cmd(psb_intel_output,
  870. SDVO_CMD_GET_HOT_PLUG_SUPPORT, NULL,
  871. 0);
  872. status = psb_intel_sdvo_read_response(psb_intel_output,
  873. &response,
  874. 2);
  875. psb_intel_sdvo_write_cmd(psb_intel_output,
  876. SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  877. &response, 2);
  878. } else {
  879. response[0] = 0;
  880. response[1] = 0;
  881. psb_intel_sdvo_write_cmd(psb_intel_output,
  882. SDVO_CMD_SET_ACTIVE_HOT_PLUG,
  883. &response, 2);
  884. }
  885. psb_intel_sdvo_write_cmd(psb_intel_output,
  886. SDVO_CMD_GET_ACTIVE_HOT_PLUG,
  887. NULL,
  888. 0);
  889. psb_intel_sdvo_read_response(psb_intel_output, &response, 2);
  890. }
  891. static enum drm_connector_status psb_intel_sdvo_detect(struct drm_connector
  892. *connector, bool force)
  893. {
  894. u8 response[2];
  895. u8 status;
  896. struct psb_intel_output *psb_intel_output =
  897. to_psb_intel_output(connector);
  898. psb_intel_sdvo_write_cmd(psb_intel_output,
  899. SDVO_CMD_GET_ATTACHED_DISPLAYS,
  900. NULL,
  901. 0);
  902. status = psb_intel_sdvo_read_response(psb_intel_output, &response, 2);
  903. DRM_DEBUG("SDVO response %d %d\n", response[0], response[1]);
  904. if ((response[0] != 0) || (response[1] != 0))
  905. return connector_status_connected;
  906. else
  907. return connector_status_disconnected;
  908. }
  909. static int psb_intel_sdvo_get_modes(struct drm_connector *connector)
  910. {
  911. struct psb_intel_output *psb_intel_output =
  912. to_psb_intel_output(connector);
  913. /* set the bus switch and get the modes */
  914. psb_intel_sdvo_set_control_bus_switch(psb_intel_output,
  915. SDVO_CONTROL_BUS_DDC2);
  916. psb_intel_ddc_get_modes(psb_intel_output);
  917. if (list_empty(&connector->probed_modes))
  918. return 0;
  919. return 1;
  920. }
  921. static void psb_intel_sdvo_destroy(struct drm_connector *connector)
  922. {
  923. struct psb_intel_output *psb_intel_output =
  924. to_psb_intel_output(connector);
  925. if (psb_intel_output->i2c_bus)
  926. psb_intel_i2c_destroy(psb_intel_output->i2c_bus);
  927. drm_sysfs_connector_remove(connector);
  928. drm_connector_cleanup(connector);
  929. kfree(psb_intel_output);
  930. }
  931. static const struct drm_encoder_helper_funcs psb_intel_sdvo_helper_funcs = {
  932. .dpms = psb_intel_sdvo_dpms,
  933. .mode_fixup = psb_intel_sdvo_mode_fixup,
  934. .prepare = psb_intel_encoder_prepare,
  935. .mode_set = psb_intel_sdvo_mode_set,
  936. .commit = psb_intel_encoder_commit,
  937. };
  938. static const struct drm_connector_funcs psb_intel_sdvo_connector_funcs = {
  939. .dpms = drm_helper_connector_dpms,
  940. .save = psb_intel_sdvo_save,
  941. .restore = psb_intel_sdvo_restore,
  942. .detect = psb_intel_sdvo_detect,
  943. .fill_modes = drm_helper_probe_single_connector_modes,
  944. .destroy = psb_intel_sdvo_destroy,
  945. };
  946. static const struct drm_connector_helper_funcs
  947. psb_intel_sdvo_connector_helper_funcs = {
  948. .get_modes = psb_intel_sdvo_get_modes,
  949. .mode_valid = psb_intel_sdvo_mode_valid,
  950. .best_encoder = psb_intel_best_encoder,
  951. };
  952. void psb_intel_sdvo_enc_destroy(struct drm_encoder *encoder)
  953. {
  954. drm_encoder_cleanup(encoder);
  955. }
  956. static const struct drm_encoder_funcs psb_intel_sdvo_enc_funcs = {
  957. .destroy = psb_intel_sdvo_enc_destroy,
  958. };
  959. void psb_intel_sdvo_init(struct drm_device *dev, int output_device)
  960. {
  961. struct drm_connector *connector;
  962. struct psb_intel_output *psb_intel_output;
  963. struct psb_intel_sdvo_priv *sdvo_priv;
  964. struct psb_intel_i2c_chan *i2cbus = NULL;
  965. int connector_type;
  966. u8 ch[0x40];
  967. int i;
  968. int encoder_type, output_id;
  969. psb_intel_output =
  970. kcalloc(sizeof(struct psb_intel_output) +
  971. sizeof(struct psb_intel_sdvo_priv), 1, GFP_KERNEL);
  972. if (!psb_intel_output)
  973. return;
  974. connector = &psb_intel_output->base;
  975. drm_connector_init(dev, connector, &psb_intel_sdvo_connector_funcs,
  976. DRM_MODE_CONNECTOR_Unknown);
  977. drm_connector_helper_add(connector,
  978. &psb_intel_sdvo_connector_helper_funcs);
  979. sdvo_priv = (struct psb_intel_sdvo_priv *) (psb_intel_output + 1);
  980. psb_intel_output->type = INTEL_OUTPUT_SDVO;
  981. connector->interlace_allowed = 0;
  982. connector->doublescan_allowed = 0;
  983. /* setup the DDC bus. */
  984. if (output_device == SDVOB)
  985. i2cbus =
  986. psb_intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOB");
  987. else
  988. i2cbus =
  989. psb_intel_i2c_create(dev, GPIOE, "SDVOCTRL_E for SDVOC");
  990. if (!i2cbus)
  991. goto err_connector;
  992. sdvo_priv->i2c_bus = i2cbus;
  993. if (output_device == SDVOB) {
  994. output_id = 1;
  995. sdvo_priv->by_input_wiring = SDVOB_IN0;
  996. sdvo_priv->i2c_bus->slave_addr = 0x38;
  997. } else {
  998. output_id = 2;
  999. sdvo_priv->i2c_bus->slave_addr = 0x39;
  1000. }
  1001. sdvo_priv->output_device = output_device;
  1002. psb_intel_output->i2c_bus = i2cbus;
  1003. psb_intel_output->dev_priv = sdvo_priv;
  1004. /* Read the regs to test if we can talk to the device */
  1005. for (i = 0; i < 0x40; i++) {
  1006. if (!psb_intel_sdvo_read_byte(psb_intel_output, i, &ch[i])) {
  1007. dev_dbg(dev->dev, "No SDVO device found on SDVO%c\n",
  1008. output_device == SDVOB ? 'B' : 'C');
  1009. goto err_i2c;
  1010. }
  1011. }
  1012. psb_intel_sdvo_get_capabilities(psb_intel_output, &sdvo_priv->caps);
  1013. memset(&sdvo_priv->active_outputs, 0,
  1014. sizeof(sdvo_priv->active_outputs));
  1015. /* TODO, CVBS, SVID, YPRPB & SCART outputs. */
  1016. if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_RGB0) {
  1017. sdvo_priv->active_outputs = SDVO_OUTPUT_RGB0;
  1018. sdvo_priv->active_device = SDVO_DEVICE_CRT;
  1019. connector->display_info.subpixel_order =
  1020. SubPixelHorizontalRGB;
  1021. encoder_type = DRM_MODE_ENCODER_DAC;
  1022. connector_type = DRM_MODE_CONNECTOR_VGA;
  1023. } else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_RGB1) {
  1024. sdvo_priv->active_outputs = SDVO_OUTPUT_RGB1;
  1025. sdvo_priv->active_outputs = SDVO_DEVICE_CRT;
  1026. connector->display_info.subpixel_order =
  1027. SubPixelHorizontalRGB;
  1028. encoder_type = DRM_MODE_ENCODER_DAC;
  1029. connector_type = DRM_MODE_CONNECTOR_VGA;
  1030. } else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS0) {
  1031. sdvo_priv->active_outputs = SDVO_OUTPUT_TMDS0;
  1032. sdvo_priv->active_device = SDVO_DEVICE_TMDS;
  1033. connector->display_info.subpixel_order =
  1034. SubPixelHorizontalRGB;
  1035. encoder_type = DRM_MODE_ENCODER_TMDS;
  1036. connector_type = DRM_MODE_CONNECTOR_DVID;
  1037. } else if (sdvo_priv->caps.output_flags & SDVO_OUTPUT_TMDS1) {
  1038. sdvo_priv->active_outputs = SDVO_OUTPUT_TMDS1;
  1039. sdvo_priv->active_device = SDVO_DEVICE_TMDS;
  1040. connector->display_info.subpixel_order =
  1041. SubPixelHorizontalRGB;
  1042. encoder_type = DRM_MODE_ENCODER_TMDS;
  1043. connector_type = DRM_MODE_CONNECTOR_DVID;
  1044. } else {
  1045. unsigned char bytes[2];
  1046. memcpy(bytes, &sdvo_priv->caps.output_flags, 2);
  1047. dev_dbg(dev->dev, "%s: No active RGB or TMDS outputs (0x%02x%02x)\n",
  1048. SDVO_NAME(sdvo_priv), bytes[0], bytes[1]);
  1049. goto err_i2c;
  1050. }
  1051. drm_encoder_init(dev, &psb_intel_output->enc, &psb_intel_sdvo_enc_funcs,
  1052. encoder_type);
  1053. drm_encoder_helper_add(&psb_intel_output->enc,
  1054. &psb_intel_sdvo_helper_funcs);
  1055. connector->connector_type = connector_type;
  1056. drm_mode_connector_attach_encoder(&psb_intel_output->base,
  1057. &psb_intel_output->enc);
  1058. drm_sysfs_connector_add(connector);
  1059. /* Set the input timing to the screen. Assume always input 0. */
  1060. psb_intel_sdvo_set_target_input(psb_intel_output, true, false);
  1061. psb_intel_sdvo_get_input_pixel_clock_range(psb_intel_output,
  1062. &sdvo_priv->pixel_clock_min,
  1063. &sdvo_priv->
  1064. pixel_clock_max);
  1065. dev_dbg(dev->dev, "%s device VID/DID: %02X:%02X.%02X, "
  1066. "clock range %dMHz - %dMHz, "
  1067. "input 1: %c, input 2: %c, "
  1068. "output 1: %c, output 2: %c\n",
  1069. SDVO_NAME(sdvo_priv),
  1070. sdvo_priv->caps.vendor_id, sdvo_priv->caps.device_id,
  1071. sdvo_priv->caps.device_rev_id,
  1072. sdvo_priv->pixel_clock_min / 1000,
  1073. sdvo_priv->pixel_clock_max / 1000,
  1074. (sdvo_priv->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
  1075. (sdvo_priv->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
  1076. /* check currently supported outputs */
  1077. sdvo_priv->caps.output_flags &
  1078. (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
  1079. sdvo_priv->caps.output_flags &
  1080. (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
  1081. psb_intel_output->ddc_bus = i2cbus;
  1082. return;
  1083. err_i2c:
  1084. psb_intel_i2c_destroy(psb_intel_output->i2c_bus);
  1085. err_connector:
  1086. drm_connector_cleanup(connector);
  1087. kfree(psb_intel_output);
  1088. return;
  1089. }