moxart_ether.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /* MOXA ART Ethernet (RTL8201CP) driver.
  2. *
  3. * Copyright (C) 2013 Jonas Jensen
  4. *
  5. * Jonas Jensen <jonas.jensen@gmail.com>
  6. *
  7. * Based on code from
  8. * Moxa Technology Co., Ltd. <www.moxa.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/ethtool.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/irq.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/crc32.h>
  27. #include <linux/crc32c.h>
  28. #include "moxart_ether.h"
  29. static inline void moxart_emac_write(struct net_device *ndev,
  30. unsigned int reg, unsigned long value)
  31. {
  32. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  33. writel(value, priv->base + reg);
  34. }
  35. static void moxart_update_mac_address(struct net_device *ndev)
  36. {
  37. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS,
  38. ((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])));
  39. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS + 4,
  40. ((ndev->dev_addr[2] << 24) |
  41. (ndev->dev_addr[3] << 16) |
  42. (ndev->dev_addr[4] << 8) |
  43. (ndev->dev_addr[5])));
  44. }
  45. static int moxart_set_mac_address(struct net_device *ndev, void *addr)
  46. {
  47. struct sockaddr *address = addr;
  48. if (!is_valid_ether_addr(address->sa_data))
  49. return -EADDRNOTAVAIL;
  50. memcpy(ndev->dev_addr, address->sa_data, ndev->addr_len);
  51. moxart_update_mac_address(ndev);
  52. return 0;
  53. }
  54. static void moxart_mac_free_memory(struct net_device *ndev)
  55. {
  56. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  57. int i;
  58. for (i = 0; i < RX_DESC_NUM; i++)
  59. dma_unmap_single(&ndev->dev, priv->rx_mapping[i],
  60. priv->rx_buf_size, DMA_FROM_DEVICE);
  61. if (priv->tx_desc_base)
  62. dma_free_coherent(NULL, TX_REG_DESC_SIZE * TX_DESC_NUM,
  63. priv->tx_desc_base, priv->tx_base);
  64. if (priv->rx_desc_base)
  65. dma_free_coherent(NULL, RX_REG_DESC_SIZE * RX_DESC_NUM,
  66. priv->rx_desc_base, priv->rx_base);
  67. kfree(priv->tx_buf_base);
  68. kfree(priv->rx_buf_base);
  69. }
  70. static void moxart_mac_reset(struct net_device *ndev)
  71. {
  72. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  73. writel(SW_RST, priv->base + REG_MAC_CTRL);
  74. while (readl(priv->base + REG_MAC_CTRL) & SW_RST)
  75. mdelay(10);
  76. writel(0, priv->base + REG_INTERRUPT_MASK);
  77. priv->reg_maccr = RX_BROADPKT | FULLDUP | CRC_APD | RX_FTL;
  78. }
  79. static void moxart_mac_enable(struct net_device *ndev)
  80. {
  81. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  82. writel(0x00001010, priv->base + REG_INT_TIMER_CTRL);
  83. writel(0x00000001, priv->base + REG_APOLL_TIMER_CTRL);
  84. writel(0x00000390, priv->base + REG_DMA_BLEN_CTRL);
  85. priv->reg_imr |= (RPKT_FINISH_M | XPKT_FINISH_M);
  86. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  87. priv->reg_maccr |= (RCV_EN | XMT_EN | RDMA_EN | XDMA_EN);
  88. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  89. }
  90. static void moxart_mac_setup_desc_ring(struct net_device *ndev)
  91. {
  92. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  93. void __iomem *desc;
  94. int i;
  95. for (i = 0; i < TX_DESC_NUM; i++) {
  96. desc = priv->tx_desc_base + i * TX_REG_DESC_SIZE;
  97. memset(desc, 0, TX_REG_DESC_SIZE);
  98. priv->tx_buf[i] = priv->tx_buf_base + priv->tx_buf_size * i;
  99. }
  100. writel(TX_DESC1_END, desc + TX_REG_OFFSET_DESC1);
  101. priv->tx_head = 0;
  102. priv->tx_tail = 0;
  103. for (i = 0; i < RX_DESC_NUM; i++) {
  104. desc = priv->rx_desc_base + i * RX_REG_DESC_SIZE;
  105. memset(desc, 0, RX_REG_DESC_SIZE);
  106. writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  107. writel(RX_BUF_SIZE & RX_DESC1_BUF_SIZE_MASK,
  108. desc + RX_REG_OFFSET_DESC1);
  109. priv->rx_buf[i] = priv->rx_buf_base + priv->rx_buf_size * i;
  110. priv->rx_mapping[i] = dma_map_single(&ndev->dev,
  111. priv->rx_buf[i],
  112. priv->rx_buf_size,
  113. DMA_FROM_DEVICE);
  114. if (dma_mapping_error(&ndev->dev, priv->rx_mapping[i]))
  115. netdev_err(ndev, "DMA mapping error\n");
  116. writel(priv->rx_mapping[i],
  117. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_PHYS);
  118. writel(priv->rx_buf[i],
  119. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_VIRT);
  120. }
  121. writel(RX_DESC1_END, desc + RX_REG_OFFSET_DESC1);
  122. priv->rx_head = 0;
  123. /* reset the MAC controler TX/RX desciptor base address */
  124. writel(priv->tx_base, priv->base + REG_TXR_BASE_ADDRESS);
  125. writel(priv->rx_base, priv->base + REG_RXR_BASE_ADDRESS);
  126. }
  127. static int moxart_mac_open(struct net_device *ndev)
  128. {
  129. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  130. if (!is_valid_ether_addr(ndev->dev_addr))
  131. return -EADDRNOTAVAIL;
  132. napi_enable(&priv->napi);
  133. moxart_mac_reset(ndev);
  134. moxart_update_mac_address(ndev);
  135. moxart_mac_setup_desc_ring(ndev);
  136. moxart_mac_enable(ndev);
  137. netif_start_queue(ndev);
  138. netdev_dbg(ndev, "%s: IMR=0x%x, MACCR=0x%x\n",
  139. __func__, readl(priv->base + REG_INTERRUPT_MASK),
  140. readl(priv->base + REG_MAC_CTRL));
  141. return 0;
  142. }
  143. static int moxart_mac_stop(struct net_device *ndev)
  144. {
  145. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  146. napi_disable(&priv->napi);
  147. netif_stop_queue(ndev);
  148. /* disable all interrupts */
  149. writel(0, priv->base + REG_INTERRUPT_MASK);
  150. /* disable all functions */
  151. writel(0, priv->base + REG_MAC_CTRL);
  152. return 0;
  153. }
  154. static int moxart_rx_poll(struct napi_struct *napi, int budget)
  155. {
  156. struct moxart_mac_priv_t *priv = container_of(napi,
  157. struct moxart_mac_priv_t,
  158. napi);
  159. struct net_device *ndev = priv->ndev;
  160. struct sk_buff *skb;
  161. void __iomem *desc;
  162. unsigned int desc0, len;
  163. int rx_head = priv->rx_head;
  164. int rx = 0;
  165. while (1) {
  166. desc = priv->rx_desc_base + (RX_REG_DESC_SIZE * rx_head);
  167. desc0 = readl(desc + RX_REG_OFFSET_DESC0);
  168. if (desc0 & RX_DESC0_DMA_OWN)
  169. break;
  170. if (desc0 & (RX_DESC0_ERR | RX_DESC0_CRC_ERR | RX_DESC0_FTL |
  171. RX_DESC0_RUNT | RX_DESC0_ODD_NB)) {
  172. net_dbg_ratelimited("packet error\n");
  173. priv->stats.rx_dropped++;
  174. priv->stats.rx_errors++;
  175. continue;
  176. }
  177. len = desc0 & RX_DESC0_FRAME_LEN_MASK;
  178. if (len > RX_BUF_SIZE)
  179. len = RX_BUF_SIZE;
  180. skb = build_skb(priv->rx_buf[rx_head], priv->rx_buf_size);
  181. if (unlikely(!skb)) {
  182. net_dbg_ratelimited("build_skb failed\n");
  183. priv->stats.rx_dropped++;
  184. priv->stats.rx_errors++;
  185. }
  186. skb_put(skb, len);
  187. skb->protocol = eth_type_trans(skb, ndev);
  188. napi_gro_receive(&priv->napi, skb);
  189. rx++;
  190. ndev->last_rx = jiffies;
  191. priv->stats.rx_packets++;
  192. priv->stats.rx_bytes += len;
  193. if (desc0 & RX_DESC0_MULTICAST)
  194. priv->stats.multicast++;
  195. writel(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  196. rx_head = RX_NEXT(rx_head);
  197. priv->rx_head = rx_head;
  198. if (rx >= budget)
  199. break;
  200. }
  201. if (rx < budget) {
  202. napi_gro_flush(napi, false);
  203. __napi_complete(napi);
  204. }
  205. priv->reg_imr |= RPKT_FINISH_M;
  206. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  207. return rx;
  208. }
  209. static void moxart_tx_finished(struct net_device *ndev)
  210. {
  211. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  212. unsigned tx_head = priv->tx_head;
  213. unsigned tx_tail = priv->tx_tail;
  214. while (tx_tail != tx_head) {
  215. dma_unmap_single(&ndev->dev, priv->tx_mapping[tx_tail],
  216. priv->tx_len[tx_tail], DMA_TO_DEVICE);
  217. priv->stats.tx_packets++;
  218. priv->stats.tx_bytes += priv->tx_skb[tx_tail]->len;
  219. dev_kfree_skb_irq(priv->tx_skb[tx_tail]);
  220. priv->tx_skb[tx_tail] = NULL;
  221. tx_tail = TX_NEXT(tx_tail);
  222. }
  223. priv->tx_tail = tx_tail;
  224. }
  225. static irqreturn_t moxart_mac_interrupt(int irq, void *dev_id)
  226. {
  227. struct net_device *ndev = (struct net_device *) dev_id;
  228. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  229. unsigned int ists = readl(priv->base + REG_INTERRUPT_STATUS);
  230. if (ists & XPKT_OK_INT_STS)
  231. moxart_tx_finished(ndev);
  232. if (ists & RPKT_FINISH) {
  233. if (napi_schedule_prep(&priv->napi)) {
  234. priv->reg_imr &= ~RPKT_FINISH_M;
  235. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  236. __napi_schedule(&priv->napi);
  237. }
  238. }
  239. return IRQ_HANDLED;
  240. }
  241. static int moxart_mac_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  242. {
  243. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  244. void __iomem *desc;
  245. unsigned int len;
  246. unsigned int tx_head = priv->tx_head;
  247. u32 txdes1;
  248. int ret = NETDEV_TX_BUSY;
  249. desc = priv->tx_desc_base + (TX_REG_DESC_SIZE * tx_head);
  250. spin_lock_irq(&priv->txlock);
  251. if (readl(desc + TX_REG_OFFSET_DESC0) & TX_DESC0_DMA_OWN) {
  252. net_dbg_ratelimited("no TX space for packet\n");
  253. priv->stats.tx_dropped++;
  254. goto out_unlock;
  255. }
  256. len = skb->len > TX_BUF_SIZE ? TX_BUF_SIZE : skb->len;
  257. priv->tx_mapping[tx_head] = dma_map_single(&ndev->dev, skb->data,
  258. len, DMA_TO_DEVICE);
  259. if (dma_mapping_error(&ndev->dev, priv->tx_mapping[tx_head])) {
  260. netdev_err(ndev, "DMA mapping error\n");
  261. goto out_unlock;
  262. }
  263. priv->tx_len[tx_head] = len;
  264. priv->tx_skb[tx_head] = skb;
  265. writel(priv->tx_mapping[tx_head],
  266. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_PHYS);
  267. writel(skb->data,
  268. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_VIRT);
  269. if (skb->len < ETH_ZLEN) {
  270. memset(&skb->data[skb->len],
  271. 0, ETH_ZLEN - skb->len);
  272. len = ETH_ZLEN;
  273. }
  274. txdes1 = readl(desc + TX_REG_OFFSET_DESC1);
  275. txdes1 |= TX_DESC1_LTS | TX_DESC1_FTS;
  276. txdes1 &= ~(TX_DESC1_FIFO_COMPLETE | TX_DESC1_INTR_COMPLETE);
  277. txdes1 |= (len & TX_DESC1_BUF_SIZE_MASK);
  278. writel(txdes1, desc + TX_REG_OFFSET_DESC1);
  279. writel(TX_DESC0_DMA_OWN, desc + TX_REG_OFFSET_DESC0);
  280. /* start to send packet */
  281. writel(0xffffffff, priv->base + REG_TX_POLL_DEMAND);
  282. priv->tx_head = TX_NEXT(tx_head);
  283. ndev->trans_start = jiffies;
  284. ret = NETDEV_TX_OK;
  285. out_unlock:
  286. spin_unlock_irq(&priv->txlock);
  287. return ret;
  288. }
  289. static struct net_device_stats *moxart_mac_get_stats(struct net_device *ndev)
  290. {
  291. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  292. return &priv->stats;
  293. }
  294. static void moxart_mac_setmulticast(struct net_device *ndev)
  295. {
  296. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  297. struct netdev_hw_addr *ha;
  298. int crc_val;
  299. netdev_for_each_mc_addr(ha, ndev) {
  300. crc_val = crc32_le(~0, ha->addr, ETH_ALEN);
  301. crc_val = (crc_val >> 26) & 0x3f;
  302. if (crc_val >= 32) {
  303. writel(readl(priv->base + REG_MCAST_HASH_TABLE1) |
  304. (1UL << (crc_val - 32)),
  305. priv->base + REG_MCAST_HASH_TABLE1);
  306. } else {
  307. writel(readl(priv->base + REG_MCAST_HASH_TABLE0) |
  308. (1UL << crc_val),
  309. priv->base + REG_MCAST_HASH_TABLE0);
  310. }
  311. }
  312. }
  313. static void moxart_mac_set_rx_mode(struct net_device *ndev)
  314. {
  315. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  316. spin_lock_irq(&priv->txlock);
  317. (ndev->flags & IFF_PROMISC) ? (priv->reg_maccr |= RCV_ALL) :
  318. (priv->reg_maccr &= ~RCV_ALL);
  319. (ndev->flags & IFF_ALLMULTI) ? (priv->reg_maccr |= RX_MULTIPKT) :
  320. (priv->reg_maccr &= ~RX_MULTIPKT);
  321. if ((ndev->flags & IFF_MULTICAST) && netdev_mc_count(ndev)) {
  322. priv->reg_maccr |= HT_MULTI_EN;
  323. moxart_mac_setmulticast(ndev);
  324. } else {
  325. priv->reg_maccr &= ~HT_MULTI_EN;
  326. }
  327. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  328. spin_unlock_irq(&priv->txlock);
  329. }
  330. static struct net_device_ops moxart_netdev_ops = {
  331. .ndo_open = moxart_mac_open,
  332. .ndo_stop = moxart_mac_stop,
  333. .ndo_start_xmit = moxart_mac_start_xmit,
  334. .ndo_get_stats = moxart_mac_get_stats,
  335. .ndo_set_rx_mode = moxart_mac_set_rx_mode,
  336. .ndo_set_mac_address = moxart_set_mac_address,
  337. .ndo_validate_addr = eth_validate_addr,
  338. .ndo_change_mtu = eth_change_mtu,
  339. };
  340. static int moxart_mac_probe(struct platform_device *pdev)
  341. {
  342. struct device *p_dev = &pdev->dev;
  343. struct device_node *node = p_dev->of_node;
  344. struct net_device *ndev;
  345. struct moxart_mac_priv_t *priv;
  346. struct resource *res;
  347. unsigned int irq;
  348. int ret;
  349. ndev = alloc_etherdev(sizeof(struct moxart_mac_priv_t));
  350. if (!ndev)
  351. return -ENOMEM;
  352. irq = irq_of_parse_and_map(node, 0);
  353. if (irq <= 0) {
  354. netdev_err(ndev, "irq_of_parse_and_map failed\n");
  355. ret = -EINVAL;
  356. goto irq_map_fail;
  357. }
  358. priv = netdev_priv(ndev);
  359. priv->ndev = ndev;
  360. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  361. ndev->base_addr = res->start;
  362. priv->base = devm_ioremap_resource(p_dev, res);
  363. ret = IS_ERR(priv->base);
  364. if (ret) {
  365. dev_err(p_dev, "devm_ioremap_resource failed\n");
  366. goto init_fail;
  367. }
  368. spin_lock_init(&priv->txlock);
  369. priv->tx_buf_size = TX_BUF_SIZE;
  370. priv->rx_buf_size = RX_BUF_SIZE +
  371. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  372. priv->tx_desc_base = dma_alloc_coherent(NULL, TX_REG_DESC_SIZE *
  373. TX_DESC_NUM, &priv->tx_base,
  374. GFP_DMA | GFP_KERNEL);
  375. if (priv->tx_desc_base == NULL) {
  376. ret = -ENOMEM;
  377. goto init_fail;
  378. }
  379. priv->rx_desc_base = dma_alloc_coherent(NULL, RX_REG_DESC_SIZE *
  380. RX_DESC_NUM, &priv->rx_base,
  381. GFP_DMA | GFP_KERNEL);
  382. if (priv->rx_desc_base == NULL) {
  383. ret = -ENOMEM;
  384. goto init_fail;
  385. }
  386. priv->tx_buf_base = kmalloc(priv->tx_buf_size * TX_DESC_NUM,
  387. GFP_ATOMIC);
  388. if (!priv->tx_buf_base) {
  389. ret = -ENOMEM;
  390. goto init_fail;
  391. }
  392. priv->rx_buf_base = kmalloc(priv->rx_buf_size * RX_DESC_NUM,
  393. GFP_ATOMIC);
  394. if (!priv->rx_buf_base) {
  395. ret = -ENOMEM;
  396. goto init_fail;
  397. }
  398. platform_set_drvdata(pdev, ndev);
  399. ret = devm_request_irq(p_dev, irq, moxart_mac_interrupt, 0,
  400. pdev->name, ndev);
  401. if (ret) {
  402. netdev_err(ndev, "devm_request_irq failed\n");
  403. goto init_fail;
  404. }
  405. ether_setup(ndev);
  406. ndev->netdev_ops = &moxart_netdev_ops;
  407. netif_napi_add(ndev, &priv->napi, moxart_rx_poll, RX_DESC_NUM);
  408. ndev->priv_flags |= IFF_UNICAST_FLT;
  409. ndev->irq = irq;
  410. SET_NETDEV_DEV(ndev, &pdev->dev);
  411. ret = register_netdev(ndev);
  412. if (ret) {
  413. free_netdev(ndev);
  414. goto init_fail;
  415. }
  416. netdev_dbg(ndev, "%s: IRQ=%d address=%pM\n",
  417. __func__, ndev->irq, ndev->dev_addr);
  418. return 0;
  419. init_fail:
  420. netdev_err(ndev, "init failed\n");
  421. moxart_mac_free_memory(ndev);
  422. irq_map_fail:
  423. free_netdev(ndev);
  424. return ret;
  425. }
  426. static int moxart_remove(struct platform_device *pdev)
  427. {
  428. struct net_device *ndev = platform_get_drvdata(pdev);
  429. unregister_netdev(ndev);
  430. free_irq(ndev->irq, ndev);
  431. moxart_mac_free_memory(ndev);
  432. free_netdev(ndev);
  433. return 0;
  434. }
  435. static const struct of_device_id moxart_mac_match[] = {
  436. { .compatible = "moxa,moxart-mac" },
  437. { }
  438. };
  439. static struct platform_driver moxart_mac_driver = {
  440. .probe = moxart_mac_probe,
  441. .remove = moxart_remove,
  442. .driver = {
  443. .name = "moxart-ethernet",
  444. .owner = THIS_MODULE,
  445. .of_match_table = moxart_mac_match,
  446. },
  447. };
  448. module_platform_driver(moxart_mac_driver);
  449. MODULE_DESCRIPTION("MOXART RTL8201CP Ethernet driver");
  450. MODULE_LICENSE("GPL v2");
  451. MODULE_AUTHOR("Jonas Jensen <jonas.jensen@gmail.com>");