iwl-agn.c 132 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-calib.h"
  55. #include "iwl-agn.h"
  56. /******************************************************************************
  57. *
  58. * module boiler plate
  59. *
  60. ******************************************************************************/
  61. /*
  62. * module name, copyright, version, etc.
  63. */
  64. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  65. #ifdef CONFIG_IWLWIFI_DEBUG
  66. #define VD "d"
  67. #else
  68. #define VD
  69. #endif
  70. #define DRV_VERSION IWLWIFI_VERSION VD
  71. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  72. MODULE_VERSION(DRV_VERSION);
  73. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  74. MODULE_LICENSE("GPL");
  75. MODULE_ALIAS("iwl4965");
  76. /**
  77. * iwl_commit_rxon - commit staging_rxon to hardware
  78. *
  79. * The RXON command in staging_rxon is committed to the hardware and
  80. * the active_rxon structure is updated with the new data. This
  81. * function correctly transitions out of the RXON_ASSOC_MSK state if
  82. * a HW tune is required based on the RXON structure changes.
  83. */
  84. int iwl_commit_rxon(struct iwl_priv *priv)
  85. {
  86. /* cast away the const for active_rxon in this function */
  87. struct iwl_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
  88. int ret;
  89. bool new_assoc =
  90. !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
  91. if (!iwl_is_alive(priv))
  92. return -EBUSY;
  93. /* always get timestamp with Rx frame */
  94. priv->staging_rxon.flags |= RXON_FLG_TSF2HOST_MSK;
  95. ret = iwl_check_rxon_cmd(priv);
  96. if (ret) {
  97. IWL_ERR(priv, "Invalid RXON configuration. Not committing.\n");
  98. return -EINVAL;
  99. }
  100. /*
  101. * receive commit_rxon request
  102. * abort any previous channel switch if still in process
  103. */
  104. if (priv->switch_rxon.switch_in_progress &&
  105. (priv->switch_rxon.channel != priv->staging_rxon.channel)) {
  106. IWL_DEBUG_11H(priv, "abort channel switch on %d\n",
  107. le16_to_cpu(priv->switch_rxon.channel));
  108. iwl_chswitch_done(priv, false);
  109. }
  110. /* If we don't need to send a full RXON, we can use
  111. * iwl_rxon_assoc_cmd which is used to reconfigure filter
  112. * and other flags for the current radio configuration. */
  113. if (!iwl_full_rxon_required(priv)) {
  114. ret = iwl_send_rxon_assoc(priv);
  115. if (ret) {
  116. IWL_ERR(priv, "Error setting RXON_ASSOC (%d)\n", ret);
  117. return ret;
  118. }
  119. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  120. iwl_print_rx_config_cmd(priv);
  121. return 0;
  122. }
  123. /* If we are currently associated and the new config requires
  124. * an RXON_ASSOC and the new config wants the associated mask enabled,
  125. * we must clear the associated from the active configuration
  126. * before we apply the new config */
  127. if (iwl_is_associated(priv) && new_assoc) {
  128. IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
  129. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  130. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  131. sizeof(struct iwl_rxon_cmd),
  132. &priv->active_rxon);
  133. /* If the mask clearing failed then we set
  134. * active_rxon back to what it was previously */
  135. if (ret) {
  136. active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
  137. IWL_ERR(priv, "Error clearing ASSOC_MSK (%d)\n", ret);
  138. return ret;
  139. }
  140. iwl_clear_ucode_stations(priv);
  141. iwl_restore_stations(priv);
  142. ret = iwl_restore_default_wep_keys(priv);
  143. if (ret) {
  144. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  145. return ret;
  146. }
  147. }
  148. IWL_DEBUG_INFO(priv, "Sending RXON\n"
  149. "* with%s RXON_FILTER_ASSOC_MSK\n"
  150. "* channel = %d\n"
  151. "* bssid = %pM\n",
  152. (new_assoc ? "" : "out"),
  153. le16_to_cpu(priv->staging_rxon.channel),
  154. priv->staging_rxon.bssid_addr);
  155. iwl_set_rxon_hwcrypto(priv, !priv->cfg->mod_params->sw_crypto);
  156. /* Apply the new configuration
  157. * RXON unassoc clears the station table in uCode so restoration of
  158. * stations is needed after it (the RXON command) completes
  159. */
  160. if (!new_assoc) {
  161. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  162. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  163. if (ret) {
  164. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  165. return ret;
  166. }
  167. IWL_DEBUG_INFO(priv, "Return from !new_assoc RXON.\n");
  168. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  169. iwl_clear_ucode_stations(priv);
  170. iwl_restore_stations(priv);
  171. ret = iwl_restore_default_wep_keys(priv);
  172. if (ret) {
  173. IWL_ERR(priv, "Failed to restore WEP keys (%d)\n", ret);
  174. return ret;
  175. }
  176. }
  177. priv->start_calib = 0;
  178. if (new_assoc) {
  179. /* Apply the new configuration
  180. * RXON assoc doesn't clear the station table in uCode,
  181. */
  182. ret = iwl_send_cmd_pdu(priv, REPLY_RXON,
  183. sizeof(struct iwl_rxon_cmd), &priv->staging_rxon);
  184. if (ret) {
  185. IWL_ERR(priv, "Error setting new RXON (%d)\n", ret);
  186. return ret;
  187. }
  188. memcpy(active_rxon, &priv->staging_rxon, sizeof(*active_rxon));
  189. }
  190. iwl_print_rx_config_cmd(priv);
  191. iwl_init_sensitivity(priv);
  192. /* If we issue a new RXON command which required a tune then we must
  193. * send a new TXPOWER command or we won't be able to Tx any frames */
  194. ret = iwl_set_tx_power(priv, priv->tx_power_user_lmt, true);
  195. if (ret) {
  196. IWL_ERR(priv, "Error sending TX power (%d)\n", ret);
  197. return ret;
  198. }
  199. return 0;
  200. }
  201. void iwl_update_chain_flags(struct iwl_priv *priv)
  202. {
  203. if (priv->cfg->ops->hcmd->set_rxon_chain)
  204. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  205. iwlcore_commit_rxon(priv);
  206. }
  207. static void iwl_clear_free_frames(struct iwl_priv *priv)
  208. {
  209. struct list_head *element;
  210. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  211. priv->frames_count);
  212. while (!list_empty(&priv->free_frames)) {
  213. element = priv->free_frames.next;
  214. list_del(element);
  215. kfree(list_entry(element, struct iwl_frame, list));
  216. priv->frames_count--;
  217. }
  218. if (priv->frames_count) {
  219. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  220. priv->frames_count);
  221. priv->frames_count = 0;
  222. }
  223. }
  224. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  225. {
  226. struct iwl_frame *frame;
  227. struct list_head *element;
  228. if (list_empty(&priv->free_frames)) {
  229. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  230. if (!frame) {
  231. IWL_ERR(priv, "Could not allocate frame!\n");
  232. return NULL;
  233. }
  234. priv->frames_count++;
  235. return frame;
  236. }
  237. element = priv->free_frames.next;
  238. list_del(element);
  239. return list_entry(element, struct iwl_frame, list);
  240. }
  241. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  242. {
  243. memset(frame, 0, sizeof(*frame));
  244. list_add(&frame->list, &priv->free_frames);
  245. }
  246. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  247. struct ieee80211_hdr *hdr,
  248. int left)
  249. {
  250. if (!priv->ibss_beacon)
  251. return 0;
  252. if (priv->ibss_beacon->len > left)
  253. return 0;
  254. memcpy(hdr, priv->ibss_beacon->data, priv->ibss_beacon->len);
  255. return priv->ibss_beacon->len;
  256. }
  257. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  258. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  259. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  260. u8 *beacon, u32 frame_size)
  261. {
  262. u16 tim_idx;
  263. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  264. /*
  265. * The index is relative to frame start but we start looking at the
  266. * variable-length part of the beacon.
  267. */
  268. tim_idx = mgmt->u.beacon.variable - beacon;
  269. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  270. while ((tim_idx < (frame_size - 2)) &&
  271. (beacon[tim_idx] != WLAN_EID_TIM))
  272. tim_idx += beacon[tim_idx+1] + 2;
  273. /* If TIM field was found, set variables */
  274. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  275. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  276. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  277. } else
  278. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  279. }
  280. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  281. struct iwl_frame *frame)
  282. {
  283. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  284. u32 frame_size;
  285. u32 rate_flags;
  286. u32 rate;
  287. /*
  288. * We have to set up the TX command, the TX Beacon command, and the
  289. * beacon contents.
  290. */
  291. /* Initialize memory */
  292. tx_beacon_cmd = &frame->u.beacon;
  293. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  294. /* Set up TX beacon contents */
  295. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  296. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  297. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  298. return 0;
  299. /* Set up TX command fields */
  300. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  301. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  302. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  303. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  304. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  305. /* Set up TX beacon command fields */
  306. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  307. frame_size);
  308. /* Set up packet rate and flags */
  309. rate = iwl_rate_get_lowest_plcp(priv);
  310. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  311. priv->hw_params.valid_tx_ant);
  312. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  313. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  314. rate_flags |= RATE_MCS_CCK_MSK;
  315. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  316. rate_flags);
  317. return sizeof(*tx_beacon_cmd) + frame_size;
  318. }
  319. static int iwl_send_beacon_cmd(struct iwl_priv *priv)
  320. {
  321. struct iwl_frame *frame;
  322. unsigned int frame_size;
  323. int rc;
  324. frame = iwl_get_free_frame(priv);
  325. if (!frame) {
  326. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  327. "command.\n");
  328. return -ENOMEM;
  329. }
  330. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  331. if (!frame_size) {
  332. IWL_ERR(priv, "Error configuring the beacon command\n");
  333. iwl_free_frame(priv, frame);
  334. return -EINVAL;
  335. }
  336. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  337. &frame->u.cmd[0]);
  338. iwl_free_frame(priv, frame);
  339. return rc;
  340. }
  341. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  342. {
  343. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  344. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  345. if (sizeof(dma_addr_t) > sizeof(u32))
  346. addr |=
  347. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  348. return addr;
  349. }
  350. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  351. {
  352. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  353. return le16_to_cpu(tb->hi_n_len) >> 4;
  354. }
  355. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  356. dma_addr_t addr, u16 len)
  357. {
  358. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  359. u16 hi_n_len = len << 4;
  360. put_unaligned_le32(addr, &tb->lo);
  361. if (sizeof(dma_addr_t) > sizeof(u32))
  362. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  363. tb->hi_n_len = cpu_to_le16(hi_n_len);
  364. tfd->num_tbs = idx + 1;
  365. }
  366. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  367. {
  368. return tfd->num_tbs & 0x1f;
  369. }
  370. /**
  371. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  372. * @priv - driver private data
  373. * @txq - tx queue
  374. *
  375. * Does NOT advance any TFD circular buffer read/write indexes
  376. * Does NOT free the TFD itself (which is within circular buffer)
  377. */
  378. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  379. {
  380. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  381. struct iwl_tfd *tfd;
  382. struct pci_dev *dev = priv->pci_dev;
  383. int index = txq->q.read_ptr;
  384. int i;
  385. int num_tbs;
  386. tfd = &tfd_tmp[index];
  387. /* Sanity check on number of chunks */
  388. num_tbs = iwl_tfd_get_num_tbs(tfd);
  389. if (num_tbs >= IWL_NUM_OF_TBS) {
  390. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  391. /* @todo issue fatal error, it is quite serious situation */
  392. return;
  393. }
  394. /* Unmap tx_cmd */
  395. if (num_tbs)
  396. pci_unmap_single(dev,
  397. dma_unmap_addr(&txq->meta[index], mapping),
  398. dma_unmap_len(&txq->meta[index], len),
  399. PCI_DMA_BIDIRECTIONAL);
  400. /* Unmap chunks, if any. */
  401. for (i = 1; i < num_tbs; i++)
  402. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  403. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  404. /* free SKB */
  405. if (txq->txb) {
  406. struct sk_buff *skb;
  407. skb = txq->txb[txq->q.read_ptr].skb;
  408. /* can be called from irqs-disabled context */
  409. if (skb) {
  410. dev_kfree_skb_any(skb);
  411. txq->txb[txq->q.read_ptr].skb = NULL;
  412. }
  413. }
  414. }
  415. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  416. struct iwl_tx_queue *txq,
  417. dma_addr_t addr, u16 len,
  418. u8 reset, u8 pad)
  419. {
  420. struct iwl_queue *q;
  421. struct iwl_tfd *tfd, *tfd_tmp;
  422. u32 num_tbs;
  423. q = &txq->q;
  424. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  425. tfd = &tfd_tmp[q->write_ptr];
  426. if (reset)
  427. memset(tfd, 0, sizeof(*tfd));
  428. num_tbs = iwl_tfd_get_num_tbs(tfd);
  429. /* Each TFD can point to a maximum 20 Tx buffers */
  430. if (num_tbs >= IWL_NUM_OF_TBS) {
  431. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  432. IWL_NUM_OF_TBS);
  433. return -EINVAL;
  434. }
  435. BUG_ON(addr & ~DMA_BIT_MASK(36));
  436. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  437. IWL_ERR(priv, "Unaligned address = %llx\n",
  438. (unsigned long long)addr);
  439. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  440. return 0;
  441. }
  442. /*
  443. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  444. * given Tx queue, and enable the DMA channel used for that queue.
  445. *
  446. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  447. * channels supported in hardware.
  448. */
  449. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  450. struct iwl_tx_queue *txq)
  451. {
  452. int txq_id = txq->q.id;
  453. /* Circular buffer (TFD queue in DRAM) physical base address */
  454. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  455. txq->q.dma_addr >> 8);
  456. return 0;
  457. }
  458. /******************************************************************************
  459. *
  460. * Generic RX handler implementations
  461. *
  462. ******************************************************************************/
  463. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  464. struct iwl_rx_mem_buffer *rxb)
  465. {
  466. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  467. struct iwl_alive_resp *palive;
  468. struct delayed_work *pwork;
  469. palive = &pkt->u.alive_frame;
  470. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  471. "0x%01X 0x%01X\n",
  472. palive->is_valid, palive->ver_type,
  473. palive->ver_subtype);
  474. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  475. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  476. memcpy(&priv->card_alive_init,
  477. &pkt->u.alive_frame,
  478. sizeof(struct iwl_init_alive_resp));
  479. pwork = &priv->init_alive_start;
  480. } else {
  481. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  482. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  483. sizeof(struct iwl_alive_resp));
  484. pwork = &priv->alive_start;
  485. }
  486. /* We delay the ALIVE response by 5ms to
  487. * give the HW RF Kill time to activate... */
  488. if (palive->is_valid == UCODE_VALID_OK)
  489. queue_delayed_work(priv->workqueue, pwork,
  490. msecs_to_jiffies(5));
  491. else
  492. IWL_WARN(priv, "uCode did not respond OK.\n");
  493. }
  494. static void iwl_bg_beacon_update(struct work_struct *work)
  495. {
  496. struct iwl_priv *priv =
  497. container_of(work, struct iwl_priv, beacon_update);
  498. struct sk_buff *beacon;
  499. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  500. beacon = ieee80211_beacon_get(priv->hw, priv->vif);
  501. if (!beacon) {
  502. IWL_ERR(priv, "update beacon failed\n");
  503. return;
  504. }
  505. mutex_lock(&priv->mutex);
  506. /* new beacon skb is allocated every time; dispose previous.*/
  507. if (priv->ibss_beacon)
  508. dev_kfree_skb(priv->ibss_beacon);
  509. priv->ibss_beacon = beacon;
  510. mutex_unlock(&priv->mutex);
  511. iwl_send_beacon_cmd(priv);
  512. }
  513. /**
  514. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  515. *
  516. * This callback is provided in order to send a statistics request.
  517. *
  518. * This timer function is continually reset to execute within
  519. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  520. * was received. We need to ensure we receive the statistics in order
  521. * to update the temperature used for calibrating the TXPOWER.
  522. */
  523. static void iwl_bg_statistics_periodic(unsigned long data)
  524. {
  525. struct iwl_priv *priv = (struct iwl_priv *)data;
  526. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  527. return;
  528. /* dont send host command if rf-kill is on */
  529. if (!iwl_is_ready_rf(priv))
  530. return;
  531. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  532. }
  533. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  534. u32 start_idx, u32 num_events,
  535. u32 mode)
  536. {
  537. u32 i;
  538. u32 ptr; /* SRAM byte address of log data */
  539. u32 ev, time, data; /* event log data */
  540. unsigned long reg_flags;
  541. if (mode == 0)
  542. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  543. else
  544. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  545. /* Make sure device is powered up for SRAM reads */
  546. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  547. if (iwl_grab_nic_access(priv)) {
  548. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  549. return;
  550. }
  551. /* Set starting address; reads will auto-increment */
  552. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  553. rmb();
  554. /*
  555. * "time" is actually "data" for mode 0 (no timestamp).
  556. * place event id # at far right for easier visual parsing.
  557. */
  558. for (i = 0; i < num_events; i++) {
  559. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  560. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  561. if (mode == 0) {
  562. trace_iwlwifi_dev_ucode_cont_event(priv,
  563. 0, time, ev);
  564. } else {
  565. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  566. trace_iwlwifi_dev_ucode_cont_event(priv,
  567. time, data, ev);
  568. }
  569. }
  570. /* Allow device to power down */
  571. iwl_release_nic_access(priv);
  572. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  573. }
  574. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  575. {
  576. u32 capacity; /* event log capacity in # entries */
  577. u32 base; /* SRAM byte address of event log header */
  578. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  579. u32 num_wraps; /* # times uCode wrapped to top of log */
  580. u32 next_entry; /* index of next entry to be written by uCode */
  581. if (priv->ucode_type == UCODE_INIT)
  582. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  583. else
  584. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  585. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  586. capacity = iwl_read_targ_mem(priv, base);
  587. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  588. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  589. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  590. } else
  591. return;
  592. if (num_wraps == priv->event_log.num_wraps) {
  593. iwl_print_cont_event_trace(priv,
  594. base, priv->event_log.next_entry,
  595. next_entry - priv->event_log.next_entry,
  596. mode);
  597. priv->event_log.non_wraps_count++;
  598. } else {
  599. if ((num_wraps - priv->event_log.num_wraps) > 1)
  600. priv->event_log.wraps_more_count++;
  601. else
  602. priv->event_log.wraps_once_count++;
  603. trace_iwlwifi_dev_ucode_wrap_event(priv,
  604. num_wraps - priv->event_log.num_wraps,
  605. next_entry, priv->event_log.next_entry);
  606. if (next_entry < priv->event_log.next_entry) {
  607. iwl_print_cont_event_trace(priv, base,
  608. priv->event_log.next_entry,
  609. capacity - priv->event_log.next_entry,
  610. mode);
  611. iwl_print_cont_event_trace(priv, base, 0,
  612. next_entry, mode);
  613. } else {
  614. iwl_print_cont_event_trace(priv, base,
  615. next_entry, capacity - next_entry,
  616. mode);
  617. iwl_print_cont_event_trace(priv, base, 0,
  618. next_entry, mode);
  619. }
  620. }
  621. priv->event_log.num_wraps = num_wraps;
  622. priv->event_log.next_entry = next_entry;
  623. }
  624. /**
  625. * iwl_bg_ucode_trace - Timer callback to log ucode event
  626. *
  627. * The timer is continually set to execute every
  628. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  629. * this function is to perform continuous uCode event logging operation
  630. * if enabled
  631. */
  632. static void iwl_bg_ucode_trace(unsigned long data)
  633. {
  634. struct iwl_priv *priv = (struct iwl_priv *)data;
  635. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  636. return;
  637. if (priv->event_log.ucode_trace) {
  638. iwl_continuous_event_trace(priv);
  639. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  640. mod_timer(&priv->ucode_trace,
  641. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  642. }
  643. }
  644. static void iwl_rx_beacon_notif(struct iwl_priv *priv,
  645. struct iwl_rx_mem_buffer *rxb)
  646. {
  647. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  648. struct iwl4965_beacon_notif *beacon =
  649. (struct iwl4965_beacon_notif *)pkt->u.raw;
  650. #ifdef CONFIG_IWLWIFI_DEBUG
  651. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  652. IWL_DEBUG_RX(priv, "beacon status %x retries %d iss %d "
  653. "tsf %d %d rate %d\n",
  654. le32_to_cpu(beacon->beacon_notify_hdr.u.status) & TX_STATUS_MSK,
  655. beacon->beacon_notify_hdr.failure_frame,
  656. le32_to_cpu(beacon->ibss_mgr_status),
  657. le32_to_cpu(beacon->high_tsf),
  658. le32_to_cpu(beacon->low_tsf), rate);
  659. #endif
  660. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  661. if ((priv->iw_mode == NL80211_IFTYPE_AP) &&
  662. (!test_bit(STATUS_EXIT_PENDING, &priv->status)))
  663. queue_work(priv->workqueue, &priv->beacon_update);
  664. }
  665. /* Handle notification from uCode that card's power state is changing
  666. * due to software, hardware, or critical temperature RFKILL */
  667. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  668. struct iwl_rx_mem_buffer *rxb)
  669. {
  670. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  671. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  672. unsigned long status = priv->status;
  673. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  674. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  675. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  676. (flags & CT_CARD_DISABLED) ?
  677. "Reached" : "Not reached");
  678. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  679. CT_CARD_DISABLED)) {
  680. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  681. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  682. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  683. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  684. if (!(flags & RXON_CARD_DISABLED)) {
  685. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  686. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  687. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  688. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  689. }
  690. if (flags & CT_CARD_DISABLED)
  691. iwl_tt_enter_ct_kill(priv);
  692. }
  693. if (!(flags & CT_CARD_DISABLED))
  694. iwl_tt_exit_ct_kill(priv);
  695. if (flags & HW_CARD_DISABLED)
  696. set_bit(STATUS_RF_KILL_HW, &priv->status);
  697. else
  698. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  699. if (!(flags & RXON_CARD_DISABLED))
  700. iwl_scan_cancel(priv);
  701. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  702. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  703. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  704. test_bit(STATUS_RF_KILL_HW, &priv->status));
  705. else
  706. wake_up_interruptible(&priv->wait_command_queue);
  707. }
  708. int iwl_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  709. {
  710. if (src == IWL_PWR_SRC_VAUX) {
  711. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  712. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  713. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  714. ~APMG_PS_CTRL_MSK_PWR_SRC);
  715. } else {
  716. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  717. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  718. ~APMG_PS_CTRL_MSK_PWR_SRC);
  719. }
  720. return 0;
  721. }
  722. static void iwl_bg_tx_flush(struct work_struct *work)
  723. {
  724. struct iwl_priv *priv =
  725. container_of(work, struct iwl_priv, tx_flush);
  726. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  727. return;
  728. /* do nothing if rf-kill is on */
  729. if (!iwl_is_ready_rf(priv))
  730. return;
  731. if (priv->cfg->ops->lib->txfifo_flush) {
  732. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  733. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  734. }
  735. }
  736. /**
  737. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  738. *
  739. * Setup the RX handlers for each of the reply types sent from the uCode
  740. * to the host.
  741. *
  742. * This function chains into the hardware specific files for them to setup
  743. * any hardware specific handlers as well.
  744. */
  745. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  746. {
  747. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  748. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  749. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  750. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  751. iwl_rx_spectrum_measure_notif;
  752. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  753. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  754. iwl_rx_pm_debug_statistics_notif;
  755. priv->rx_handlers[BEACON_NOTIFICATION] = iwl_rx_beacon_notif;
  756. /*
  757. * The same handler is used for both the REPLY to a discrete
  758. * statistics request from the host as well as for the periodic
  759. * statistics notifications (after received beacons) from the uCode.
  760. */
  761. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  762. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  763. iwl_setup_rx_scan_handlers(priv);
  764. /* status change handler */
  765. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  766. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  767. iwl_rx_missed_beacon_notif;
  768. /* Rx handlers */
  769. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  770. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  771. /* block ack */
  772. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  773. /* Set up hardware specific Rx handlers */
  774. priv->cfg->ops->lib->rx_handler_setup(priv);
  775. }
  776. /**
  777. * iwl_rx_handle - Main entry function for receiving responses from uCode
  778. *
  779. * Uses the priv->rx_handlers callback function array to invoke
  780. * the appropriate handlers, including command responses,
  781. * frame-received notifications, and other notifications.
  782. */
  783. void iwl_rx_handle(struct iwl_priv *priv)
  784. {
  785. struct iwl_rx_mem_buffer *rxb;
  786. struct iwl_rx_packet *pkt;
  787. struct iwl_rx_queue *rxq = &priv->rxq;
  788. u32 r, i;
  789. int reclaim;
  790. unsigned long flags;
  791. u8 fill_rx = 0;
  792. u32 count = 8;
  793. int total_empty;
  794. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  795. * buffer that the driver may process (last buffer filled by ucode). */
  796. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  797. i = rxq->read;
  798. /* Rx interrupt, but nothing sent from uCode */
  799. if (i == r)
  800. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  801. /* calculate total frames need to be restock after handling RX */
  802. total_empty = r - rxq->write_actual;
  803. if (total_empty < 0)
  804. total_empty += RX_QUEUE_SIZE;
  805. if (total_empty > (RX_QUEUE_SIZE / 2))
  806. fill_rx = 1;
  807. while (i != r) {
  808. int len;
  809. rxb = rxq->queue[i];
  810. /* If an RXB doesn't have a Rx queue slot associated with it,
  811. * then a bug has been introduced in the queue refilling
  812. * routines -- catch it here */
  813. BUG_ON(rxb == NULL);
  814. rxq->queue[i] = NULL;
  815. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  816. PAGE_SIZE << priv->hw_params.rx_page_order,
  817. PCI_DMA_FROMDEVICE);
  818. pkt = rxb_addr(rxb);
  819. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  820. len += sizeof(u32); /* account for status word */
  821. trace_iwlwifi_dev_rx(priv, pkt, len);
  822. /* Reclaim a command buffer only if this packet is a response
  823. * to a (driver-originated) command.
  824. * If the packet (e.g. Rx frame) originated from uCode,
  825. * there is no command buffer to reclaim.
  826. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  827. * but apparently a few don't get set; catch them here. */
  828. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  829. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  830. (pkt->hdr.cmd != REPLY_RX) &&
  831. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  832. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  833. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  834. (pkt->hdr.cmd != REPLY_TX);
  835. /* Based on type of command response or notification,
  836. * handle those that need handling via function in
  837. * rx_handlers table. See iwl_setup_rx_handlers() */
  838. if (priv->rx_handlers[pkt->hdr.cmd]) {
  839. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  840. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  841. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  842. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  843. } else {
  844. /* No handling needed */
  845. IWL_DEBUG_RX(priv,
  846. "r %d i %d No handler needed for %s, 0x%02x\n",
  847. r, i, get_cmd_string(pkt->hdr.cmd),
  848. pkt->hdr.cmd);
  849. }
  850. /*
  851. * XXX: After here, we should always check rxb->page
  852. * against NULL before touching it or its virtual
  853. * memory (pkt). Because some rx_handler might have
  854. * already taken or freed the pages.
  855. */
  856. if (reclaim) {
  857. /* Invoke any callbacks, transfer the buffer to caller,
  858. * and fire off the (possibly) blocking iwl_send_cmd()
  859. * as we reclaim the driver command queue */
  860. if (rxb->page)
  861. iwl_tx_cmd_complete(priv, rxb);
  862. else
  863. IWL_WARN(priv, "Claim null rxb?\n");
  864. }
  865. /* Reuse the page if possible. For notification packets and
  866. * SKBs that fail to Rx correctly, add them back into the
  867. * rx_free list for reuse later. */
  868. spin_lock_irqsave(&rxq->lock, flags);
  869. if (rxb->page != NULL) {
  870. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  871. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  872. PCI_DMA_FROMDEVICE);
  873. list_add_tail(&rxb->list, &rxq->rx_free);
  874. rxq->free_count++;
  875. } else
  876. list_add_tail(&rxb->list, &rxq->rx_used);
  877. spin_unlock_irqrestore(&rxq->lock, flags);
  878. i = (i + 1) & RX_QUEUE_MASK;
  879. /* If there are a lot of unused frames,
  880. * restock the Rx queue so ucode wont assert. */
  881. if (fill_rx) {
  882. count++;
  883. if (count >= 8) {
  884. rxq->read = i;
  885. iwlagn_rx_replenish_now(priv);
  886. count = 0;
  887. }
  888. }
  889. }
  890. /* Backtrack one entry */
  891. rxq->read = i;
  892. if (fill_rx)
  893. iwlagn_rx_replenish_now(priv);
  894. else
  895. iwlagn_rx_queue_restock(priv);
  896. }
  897. /* call this function to flush any scheduled tasklet */
  898. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  899. {
  900. /* wait to make sure we flush pending tasklet*/
  901. synchronize_irq(priv->pci_dev->irq);
  902. tasklet_kill(&priv->irq_tasklet);
  903. }
  904. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  905. {
  906. u32 inta, handled = 0;
  907. u32 inta_fh;
  908. unsigned long flags;
  909. u32 i;
  910. #ifdef CONFIG_IWLWIFI_DEBUG
  911. u32 inta_mask;
  912. #endif
  913. spin_lock_irqsave(&priv->lock, flags);
  914. /* Ack/clear/reset pending uCode interrupts.
  915. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  916. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  917. inta = iwl_read32(priv, CSR_INT);
  918. iwl_write32(priv, CSR_INT, inta);
  919. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  920. * Any new interrupts that happen after this, either while we're
  921. * in this tasklet, or later, will show up in next ISR/tasklet. */
  922. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  923. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  924. #ifdef CONFIG_IWLWIFI_DEBUG
  925. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  926. /* just for debug */
  927. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  928. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  929. inta, inta_mask, inta_fh);
  930. }
  931. #endif
  932. spin_unlock_irqrestore(&priv->lock, flags);
  933. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  934. * atomic, make sure that inta covers all the interrupts that
  935. * we've discovered, even if FH interrupt came in just after
  936. * reading CSR_INT. */
  937. if (inta_fh & CSR49_FH_INT_RX_MASK)
  938. inta |= CSR_INT_BIT_FH_RX;
  939. if (inta_fh & CSR49_FH_INT_TX_MASK)
  940. inta |= CSR_INT_BIT_FH_TX;
  941. /* Now service all interrupt bits discovered above. */
  942. if (inta & CSR_INT_BIT_HW_ERR) {
  943. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  944. /* Tell the device to stop sending interrupts */
  945. iwl_disable_interrupts(priv);
  946. priv->isr_stats.hw++;
  947. iwl_irq_handle_error(priv);
  948. handled |= CSR_INT_BIT_HW_ERR;
  949. return;
  950. }
  951. #ifdef CONFIG_IWLWIFI_DEBUG
  952. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  953. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  954. if (inta & CSR_INT_BIT_SCD) {
  955. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  956. "the frame/frames.\n");
  957. priv->isr_stats.sch++;
  958. }
  959. /* Alive notification via Rx interrupt will do the real work */
  960. if (inta & CSR_INT_BIT_ALIVE) {
  961. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  962. priv->isr_stats.alive++;
  963. }
  964. }
  965. #endif
  966. /* Safely ignore these bits for debug checks below */
  967. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  968. /* HW RF KILL switch toggled */
  969. if (inta & CSR_INT_BIT_RF_KILL) {
  970. int hw_rf_kill = 0;
  971. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  972. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  973. hw_rf_kill = 1;
  974. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  975. hw_rf_kill ? "disable radio" : "enable radio");
  976. priv->isr_stats.rfkill++;
  977. /* driver only loads ucode once setting the interface up.
  978. * the driver allows loading the ucode even if the radio
  979. * is killed. Hence update the killswitch state here. The
  980. * rfkill handler will care about restarting if needed.
  981. */
  982. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  983. if (hw_rf_kill)
  984. set_bit(STATUS_RF_KILL_HW, &priv->status);
  985. else
  986. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  987. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  988. }
  989. handled |= CSR_INT_BIT_RF_KILL;
  990. }
  991. /* Chip got too hot and stopped itself */
  992. if (inta & CSR_INT_BIT_CT_KILL) {
  993. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  994. priv->isr_stats.ctkill++;
  995. handled |= CSR_INT_BIT_CT_KILL;
  996. }
  997. /* Error detected by uCode */
  998. if (inta & CSR_INT_BIT_SW_ERR) {
  999. IWL_ERR(priv, "Microcode SW error detected. "
  1000. " Restarting 0x%X.\n", inta);
  1001. priv->isr_stats.sw++;
  1002. priv->isr_stats.sw_err = inta;
  1003. iwl_irq_handle_error(priv);
  1004. handled |= CSR_INT_BIT_SW_ERR;
  1005. }
  1006. /*
  1007. * uCode wakes up after power-down sleep.
  1008. * Tell device about any new tx or host commands enqueued,
  1009. * and about any Rx buffers made available while asleep.
  1010. */
  1011. if (inta & CSR_INT_BIT_WAKEUP) {
  1012. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1013. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1014. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1015. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1016. priv->isr_stats.wakeup++;
  1017. handled |= CSR_INT_BIT_WAKEUP;
  1018. }
  1019. /* All uCode command responses, including Tx command responses,
  1020. * Rx "responses" (frame-received notification), and other
  1021. * notifications from uCode come through here*/
  1022. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1023. iwl_rx_handle(priv);
  1024. priv->isr_stats.rx++;
  1025. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1026. }
  1027. /* This "Tx" DMA channel is used only for loading uCode */
  1028. if (inta & CSR_INT_BIT_FH_TX) {
  1029. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1030. priv->isr_stats.tx++;
  1031. handled |= CSR_INT_BIT_FH_TX;
  1032. /* Wake up uCode load routine, now that load is complete */
  1033. priv->ucode_write_complete = 1;
  1034. wake_up_interruptible(&priv->wait_command_queue);
  1035. }
  1036. if (inta & ~handled) {
  1037. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1038. priv->isr_stats.unhandled++;
  1039. }
  1040. if (inta & ~(priv->inta_mask)) {
  1041. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1042. inta & ~priv->inta_mask);
  1043. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  1044. }
  1045. /* Re-enable all interrupts */
  1046. /* only Re-enable if diabled by irq */
  1047. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1048. iwl_enable_interrupts(priv);
  1049. #ifdef CONFIG_IWLWIFI_DEBUG
  1050. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1051. inta = iwl_read32(priv, CSR_INT);
  1052. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1053. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1054. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1055. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1056. }
  1057. #endif
  1058. }
  1059. /* tasklet for iwlagn interrupt */
  1060. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1061. {
  1062. u32 inta = 0;
  1063. u32 handled = 0;
  1064. unsigned long flags;
  1065. u32 i;
  1066. #ifdef CONFIG_IWLWIFI_DEBUG
  1067. u32 inta_mask;
  1068. #endif
  1069. spin_lock_irqsave(&priv->lock, flags);
  1070. /* Ack/clear/reset pending uCode interrupts.
  1071. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1072. */
  1073. /* There is a hardware bug in the interrupt mask function that some
  1074. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1075. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1076. * ICT interrupt handling mechanism has another bug that might cause
  1077. * these unmasked interrupts fail to be detected. We workaround the
  1078. * hardware bugs here by ACKing all the possible interrupts so that
  1079. * interrupt coalescing can still be achieved.
  1080. */
  1081. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1082. inta = priv->_agn.inta;
  1083. #ifdef CONFIG_IWLWIFI_DEBUG
  1084. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1085. /* just for debug */
  1086. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1087. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1088. inta, inta_mask);
  1089. }
  1090. #endif
  1091. spin_unlock_irqrestore(&priv->lock, flags);
  1092. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1093. priv->_agn.inta = 0;
  1094. /* Now service all interrupt bits discovered above. */
  1095. if (inta & CSR_INT_BIT_HW_ERR) {
  1096. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1097. /* Tell the device to stop sending interrupts */
  1098. iwl_disable_interrupts(priv);
  1099. priv->isr_stats.hw++;
  1100. iwl_irq_handle_error(priv);
  1101. handled |= CSR_INT_BIT_HW_ERR;
  1102. return;
  1103. }
  1104. #ifdef CONFIG_IWLWIFI_DEBUG
  1105. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1106. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1107. if (inta & CSR_INT_BIT_SCD) {
  1108. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1109. "the frame/frames.\n");
  1110. priv->isr_stats.sch++;
  1111. }
  1112. /* Alive notification via Rx interrupt will do the real work */
  1113. if (inta & CSR_INT_BIT_ALIVE) {
  1114. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1115. priv->isr_stats.alive++;
  1116. }
  1117. }
  1118. #endif
  1119. /* Safely ignore these bits for debug checks below */
  1120. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1121. /* HW RF KILL switch toggled */
  1122. if (inta & CSR_INT_BIT_RF_KILL) {
  1123. int hw_rf_kill = 0;
  1124. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1125. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1126. hw_rf_kill = 1;
  1127. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1128. hw_rf_kill ? "disable radio" : "enable radio");
  1129. priv->isr_stats.rfkill++;
  1130. /* driver only loads ucode once setting the interface up.
  1131. * the driver allows loading the ucode even if the radio
  1132. * is killed. Hence update the killswitch state here. The
  1133. * rfkill handler will care about restarting if needed.
  1134. */
  1135. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1136. if (hw_rf_kill)
  1137. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1138. else
  1139. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1140. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1141. }
  1142. handled |= CSR_INT_BIT_RF_KILL;
  1143. }
  1144. /* Chip got too hot and stopped itself */
  1145. if (inta & CSR_INT_BIT_CT_KILL) {
  1146. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1147. priv->isr_stats.ctkill++;
  1148. handled |= CSR_INT_BIT_CT_KILL;
  1149. }
  1150. /* Error detected by uCode */
  1151. if (inta & CSR_INT_BIT_SW_ERR) {
  1152. IWL_ERR(priv, "Microcode SW error detected. "
  1153. " Restarting 0x%X.\n", inta);
  1154. priv->isr_stats.sw++;
  1155. priv->isr_stats.sw_err = inta;
  1156. iwl_irq_handle_error(priv);
  1157. handled |= CSR_INT_BIT_SW_ERR;
  1158. }
  1159. /* uCode wakes up after power-down sleep */
  1160. if (inta & CSR_INT_BIT_WAKEUP) {
  1161. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1162. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1163. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1164. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1165. priv->isr_stats.wakeup++;
  1166. handled |= CSR_INT_BIT_WAKEUP;
  1167. }
  1168. /* All uCode command responses, including Tx command responses,
  1169. * Rx "responses" (frame-received notification), and other
  1170. * notifications from uCode come through here*/
  1171. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1172. CSR_INT_BIT_RX_PERIODIC)) {
  1173. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1174. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1175. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1176. iwl_write32(priv, CSR_FH_INT_STATUS,
  1177. CSR49_FH_INT_RX_MASK);
  1178. }
  1179. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1180. handled |= CSR_INT_BIT_RX_PERIODIC;
  1181. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1182. }
  1183. /* Sending RX interrupt require many steps to be done in the
  1184. * the device:
  1185. * 1- write interrupt to current index in ICT table.
  1186. * 2- dma RX frame.
  1187. * 3- update RX shared data to indicate last write index.
  1188. * 4- send interrupt.
  1189. * This could lead to RX race, driver could receive RX interrupt
  1190. * but the shared data changes does not reflect this;
  1191. * periodic interrupt will detect any dangling Rx activity.
  1192. */
  1193. /* Disable periodic interrupt; we use it as just a one-shot. */
  1194. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1195. CSR_INT_PERIODIC_DIS);
  1196. iwl_rx_handle(priv);
  1197. /*
  1198. * Enable periodic interrupt in 8 msec only if we received
  1199. * real RX interrupt (instead of just periodic int), to catch
  1200. * any dangling Rx interrupt. If it was just the periodic
  1201. * interrupt, there was no dangling Rx activity, and no need
  1202. * to extend the periodic interrupt; one-shot is enough.
  1203. */
  1204. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1205. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1206. CSR_INT_PERIODIC_ENA);
  1207. priv->isr_stats.rx++;
  1208. }
  1209. /* This "Tx" DMA channel is used only for loading uCode */
  1210. if (inta & CSR_INT_BIT_FH_TX) {
  1211. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1212. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1213. priv->isr_stats.tx++;
  1214. handled |= CSR_INT_BIT_FH_TX;
  1215. /* Wake up uCode load routine, now that load is complete */
  1216. priv->ucode_write_complete = 1;
  1217. wake_up_interruptible(&priv->wait_command_queue);
  1218. }
  1219. if (inta & ~handled) {
  1220. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1221. priv->isr_stats.unhandled++;
  1222. }
  1223. if (inta & ~(priv->inta_mask)) {
  1224. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1225. inta & ~priv->inta_mask);
  1226. }
  1227. /* Re-enable all interrupts */
  1228. /* only Re-enable if diabled by irq */
  1229. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1230. iwl_enable_interrupts(priv);
  1231. }
  1232. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1233. #define ACK_CNT_RATIO (50)
  1234. #define BA_TIMEOUT_CNT (5)
  1235. #define BA_TIMEOUT_MAX (16)
  1236. /**
  1237. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1238. *
  1239. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1240. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1241. * operation state.
  1242. */
  1243. bool iwl_good_ack_health(struct iwl_priv *priv,
  1244. struct iwl_rx_packet *pkt)
  1245. {
  1246. bool rc = true;
  1247. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1248. int ba_timeout_delta;
  1249. actual_ack_cnt_delta =
  1250. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1251. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1252. expected_ack_cnt_delta =
  1253. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1254. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1255. ba_timeout_delta =
  1256. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1257. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1258. if ((priv->_agn.agg_tids_count > 0) &&
  1259. (expected_ack_cnt_delta > 0) &&
  1260. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1261. < ACK_CNT_RATIO) &&
  1262. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1263. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1264. " expected_ack_cnt = %d\n",
  1265. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1266. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1267. /*
  1268. * This is ifdef'ed on DEBUGFS because otherwise the
  1269. * statistics aren't available. If DEBUGFS is set but
  1270. * DEBUG is not, these will just compile out.
  1271. */
  1272. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1273. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1274. IWL_DEBUG_RADIO(priv,
  1275. "ack_or_ba_timeout_collision delta = %d\n",
  1276. priv->_agn.delta_statistics.tx.
  1277. ack_or_ba_timeout_collision);
  1278. #endif
  1279. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1280. ba_timeout_delta);
  1281. if (!actual_ack_cnt_delta &&
  1282. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1283. rc = false;
  1284. }
  1285. return rc;
  1286. }
  1287. /*****************************************************************************
  1288. *
  1289. * sysfs attributes
  1290. *
  1291. *****************************************************************************/
  1292. #ifdef CONFIG_IWLWIFI_DEBUG
  1293. /*
  1294. * The following adds a new attribute to the sysfs representation
  1295. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1296. * used for controlling the debug level.
  1297. *
  1298. * See the level definitions in iwl for details.
  1299. *
  1300. * The debug_level being managed using sysfs below is a per device debug
  1301. * level that is used instead of the global debug level if it (the per
  1302. * device debug level) is set.
  1303. */
  1304. static ssize_t show_debug_level(struct device *d,
  1305. struct device_attribute *attr, char *buf)
  1306. {
  1307. struct iwl_priv *priv = dev_get_drvdata(d);
  1308. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1309. }
  1310. static ssize_t store_debug_level(struct device *d,
  1311. struct device_attribute *attr,
  1312. const char *buf, size_t count)
  1313. {
  1314. struct iwl_priv *priv = dev_get_drvdata(d);
  1315. unsigned long val;
  1316. int ret;
  1317. ret = strict_strtoul(buf, 0, &val);
  1318. if (ret)
  1319. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1320. else {
  1321. priv->debug_level = val;
  1322. if (iwl_alloc_traffic_mem(priv))
  1323. IWL_ERR(priv,
  1324. "Not enough memory to generate traffic log\n");
  1325. }
  1326. return strnlen(buf, count);
  1327. }
  1328. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1329. show_debug_level, store_debug_level);
  1330. #endif /* CONFIG_IWLWIFI_DEBUG */
  1331. static ssize_t show_temperature(struct device *d,
  1332. struct device_attribute *attr, char *buf)
  1333. {
  1334. struct iwl_priv *priv = dev_get_drvdata(d);
  1335. if (!iwl_is_alive(priv))
  1336. return -EAGAIN;
  1337. return sprintf(buf, "%d\n", priv->temperature);
  1338. }
  1339. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1340. static ssize_t show_tx_power(struct device *d,
  1341. struct device_attribute *attr, char *buf)
  1342. {
  1343. struct iwl_priv *priv = dev_get_drvdata(d);
  1344. if (!iwl_is_ready_rf(priv))
  1345. return sprintf(buf, "off\n");
  1346. else
  1347. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1348. }
  1349. static ssize_t store_tx_power(struct device *d,
  1350. struct device_attribute *attr,
  1351. const char *buf, size_t count)
  1352. {
  1353. struct iwl_priv *priv = dev_get_drvdata(d);
  1354. unsigned long val;
  1355. int ret;
  1356. ret = strict_strtoul(buf, 10, &val);
  1357. if (ret)
  1358. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1359. else {
  1360. ret = iwl_set_tx_power(priv, val, false);
  1361. if (ret)
  1362. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1363. ret);
  1364. else
  1365. ret = count;
  1366. }
  1367. return ret;
  1368. }
  1369. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1370. static struct attribute *iwl_sysfs_entries[] = {
  1371. &dev_attr_temperature.attr,
  1372. &dev_attr_tx_power.attr,
  1373. #ifdef CONFIG_IWLWIFI_DEBUG
  1374. &dev_attr_debug_level.attr,
  1375. #endif
  1376. NULL
  1377. };
  1378. static struct attribute_group iwl_attribute_group = {
  1379. .name = NULL, /* put in device directory */
  1380. .attrs = iwl_sysfs_entries,
  1381. };
  1382. /******************************************************************************
  1383. *
  1384. * uCode download functions
  1385. *
  1386. ******************************************************************************/
  1387. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1388. {
  1389. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1390. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1391. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1392. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1393. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1394. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1395. }
  1396. static void iwl_nic_start(struct iwl_priv *priv)
  1397. {
  1398. /* Remove all resets to allow NIC to operate */
  1399. iwl_write32(priv, CSR_RESET, 0);
  1400. }
  1401. struct iwlagn_ucode_capabilities {
  1402. u32 max_probe_length;
  1403. u32 standard_phy_calibration_size;
  1404. };
  1405. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1406. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1407. struct iwlagn_ucode_capabilities *capa);
  1408. #define UCODE_EXPERIMENTAL_INDEX 100
  1409. #define UCODE_EXPERIMENTAL_TAG "exp"
  1410. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1411. {
  1412. const char *name_pre = priv->cfg->fw_name_pre;
  1413. char tag[8];
  1414. if (first) {
  1415. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1416. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1417. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1418. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1419. #endif
  1420. priv->fw_index = priv->cfg->ucode_api_max;
  1421. sprintf(tag, "%d", priv->fw_index);
  1422. } else {
  1423. priv->fw_index--;
  1424. sprintf(tag, "%d", priv->fw_index);
  1425. }
  1426. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1427. IWL_ERR(priv, "no suitable firmware found!\n");
  1428. return -ENOENT;
  1429. }
  1430. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1431. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1432. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1433. ? "EXPERIMENTAL " : "",
  1434. priv->firmware_name);
  1435. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1436. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1437. iwl_ucode_callback);
  1438. }
  1439. struct iwlagn_firmware_pieces {
  1440. const void *inst, *data, *init, *init_data, *boot;
  1441. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1442. u32 build;
  1443. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1444. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1445. };
  1446. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1447. const struct firmware *ucode_raw,
  1448. struct iwlagn_firmware_pieces *pieces)
  1449. {
  1450. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1451. u32 api_ver, hdr_size;
  1452. const u8 *src;
  1453. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1454. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1455. switch (api_ver) {
  1456. default:
  1457. /*
  1458. * 4965 doesn't revision the firmware file format
  1459. * along with the API version, it always uses v1
  1460. * file format.
  1461. */
  1462. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1463. CSR_HW_REV_TYPE_4965) {
  1464. hdr_size = 28;
  1465. if (ucode_raw->size < hdr_size) {
  1466. IWL_ERR(priv, "File size too small!\n");
  1467. return -EINVAL;
  1468. }
  1469. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1470. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1471. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1472. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1473. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1474. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1475. src = ucode->u.v2.data;
  1476. break;
  1477. }
  1478. /* fall through for 4965 */
  1479. case 0:
  1480. case 1:
  1481. case 2:
  1482. hdr_size = 24;
  1483. if (ucode_raw->size < hdr_size) {
  1484. IWL_ERR(priv, "File size too small!\n");
  1485. return -EINVAL;
  1486. }
  1487. pieces->build = 0;
  1488. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1489. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1490. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1491. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1492. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1493. src = ucode->u.v1.data;
  1494. break;
  1495. }
  1496. /* Verify size of file vs. image size info in file's header */
  1497. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1498. pieces->data_size + pieces->init_size +
  1499. pieces->init_data_size + pieces->boot_size) {
  1500. IWL_ERR(priv,
  1501. "uCode file size %d does not match expected size\n",
  1502. (int)ucode_raw->size);
  1503. return -EINVAL;
  1504. }
  1505. pieces->inst = src;
  1506. src += pieces->inst_size;
  1507. pieces->data = src;
  1508. src += pieces->data_size;
  1509. pieces->init = src;
  1510. src += pieces->init_size;
  1511. pieces->init_data = src;
  1512. src += pieces->init_data_size;
  1513. pieces->boot = src;
  1514. src += pieces->boot_size;
  1515. return 0;
  1516. }
  1517. static int iwlagn_wanted_ucode_alternative = 1;
  1518. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1519. const struct firmware *ucode_raw,
  1520. struct iwlagn_firmware_pieces *pieces,
  1521. struct iwlagn_ucode_capabilities *capa)
  1522. {
  1523. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1524. struct iwl_ucode_tlv *tlv;
  1525. size_t len = ucode_raw->size;
  1526. const u8 *data;
  1527. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1528. u64 alternatives;
  1529. u32 tlv_len;
  1530. enum iwl_ucode_tlv_type tlv_type;
  1531. const u8 *tlv_data;
  1532. if (len < sizeof(*ucode)) {
  1533. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1534. return -EINVAL;
  1535. }
  1536. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1537. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1538. le32_to_cpu(ucode->magic));
  1539. return -EINVAL;
  1540. }
  1541. /*
  1542. * Check which alternatives are present, and "downgrade"
  1543. * when the chosen alternative is not present, warning
  1544. * the user when that happens. Some files may not have
  1545. * any alternatives, so don't warn in that case.
  1546. */
  1547. alternatives = le64_to_cpu(ucode->alternatives);
  1548. tmp = wanted_alternative;
  1549. if (wanted_alternative > 63)
  1550. wanted_alternative = 63;
  1551. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1552. wanted_alternative--;
  1553. if (wanted_alternative && wanted_alternative != tmp)
  1554. IWL_WARN(priv,
  1555. "uCode alternative %d not available, choosing %d\n",
  1556. tmp, wanted_alternative);
  1557. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1558. pieces->build = le32_to_cpu(ucode->build);
  1559. data = ucode->data;
  1560. len -= sizeof(*ucode);
  1561. while (len >= sizeof(*tlv)) {
  1562. u16 tlv_alt;
  1563. len -= sizeof(*tlv);
  1564. tlv = (void *)data;
  1565. tlv_len = le32_to_cpu(tlv->length);
  1566. tlv_type = le16_to_cpu(tlv->type);
  1567. tlv_alt = le16_to_cpu(tlv->alternative);
  1568. tlv_data = tlv->data;
  1569. if (len < tlv_len) {
  1570. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1571. len, tlv_len);
  1572. return -EINVAL;
  1573. }
  1574. len -= ALIGN(tlv_len, 4);
  1575. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1576. /*
  1577. * Alternative 0 is always valid.
  1578. *
  1579. * Skip alternative TLVs that are not selected.
  1580. */
  1581. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1582. continue;
  1583. switch (tlv_type) {
  1584. case IWL_UCODE_TLV_INST:
  1585. pieces->inst = tlv_data;
  1586. pieces->inst_size = tlv_len;
  1587. break;
  1588. case IWL_UCODE_TLV_DATA:
  1589. pieces->data = tlv_data;
  1590. pieces->data_size = tlv_len;
  1591. break;
  1592. case IWL_UCODE_TLV_INIT:
  1593. pieces->init = tlv_data;
  1594. pieces->init_size = tlv_len;
  1595. break;
  1596. case IWL_UCODE_TLV_INIT_DATA:
  1597. pieces->init_data = tlv_data;
  1598. pieces->init_data_size = tlv_len;
  1599. break;
  1600. case IWL_UCODE_TLV_BOOT:
  1601. pieces->boot = tlv_data;
  1602. pieces->boot_size = tlv_len;
  1603. break;
  1604. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1605. if (tlv_len != sizeof(u32))
  1606. goto invalid_tlv_len;
  1607. capa->max_probe_length =
  1608. le32_to_cpup((__le32 *)tlv_data);
  1609. break;
  1610. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1611. if (tlv_len != sizeof(u32))
  1612. goto invalid_tlv_len;
  1613. pieces->init_evtlog_ptr =
  1614. le32_to_cpup((__le32 *)tlv_data);
  1615. break;
  1616. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1617. if (tlv_len != sizeof(u32))
  1618. goto invalid_tlv_len;
  1619. pieces->init_evtlog_size =
  1620. le32_to_cpup((__le32 *)tlv_data);
  1621. break;
  1622. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1623. if (tlv_len != sizeof(u32))
  1624. goto invalid_tlv_len;
  1625. pieces->init_errlog_ptr =
  1626. le32_to_cpup((__le32 *)tlv_data);
  1627. break;
  1628. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1629. if (tlv_len != sizeof(u32))
  1630. goto invalid_tlv_len;
  1631. pieces->inst_evtlog_ptr =
  1632. le32_to_cpup((__le32 *)tlv_data);
  1633. break;
  1634. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1635. if (tlv_len != sizeof(u32))
  1636. goto invalid_tlv_len;
  1637. pieces->inst_evtlog_size =
  1638. le32_to_cpup((__le32 *)tlv_data);
  1639. break;
  1640. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1641. if (tlv_len != sizeof(u32))
  1642. goto invalid_tlv_len;
  1643. pieces->inst_errlog_ptr =
  1644. le32_to_cpup((__le32 *)tlv_data);
  1645. break;
  1646. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1647. if (tlv_len)
  1648. goto invalid_tlv_len;
  1649. priv->enhance_sensitivity_table = true;
  1650. break;
  1651. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1652. if (tlv_len != sizeof(u32))
  1653. goto invalid_tlv_len;
  1654. capa->standard_phy_calibration_size =
  1655. le32_to_cpup((__le32 *)tlv_data);
  1656. break;
  1657. default:
  1658. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1659. break;
  1660. }
  1661. }
  1662. if (len) {
  1663. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1664. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1665. return -EINVAL;
  1666. }
  1667. return 0;
  1668. invalid_tlv_len:
  1669. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1670. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1671. return -EINVAL;
  1672. }
  1673. /**
  1674. * iwl_ucode_callback - callback when firmware was loaded
  1675. *
  1676. * If loaded successfully, copies the firmware into buffers
  1677. * for the card to fetch (via DMA).
  1678. */
  1679. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1680. {
  1681. struct iwl_priv *priv = context;
  1682. struct iwl_ucode_header *ucode;
  1683. int err;
  1684. struct iwlagn_firmware_pieces pieces;
  1685. const unsigned int api_max = priv->cfg->ucode_api_max;
  1686. const unsigned int api_min = priv->cfg->ucode_api_min;
  1687. u32 api_ver;
  1688. char buildstr[25];
  1689. u32 build;
  1690. struct iwlagn_ucode_capabilities ucode_capa = {
  1691. .max_probe_length = 200,
  1692. .standard_phy_calibration_size =
  1693. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1694. };
  1695. memset(&pieces, 0, sizeof(pieces));
  1696. if (!ucode_raw) {
  1697. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1698. IWL_ERR(priv,
  1699. "request for firmware file '%s' failed.\n",
  1700. priv->firmware_name);
  1701. goto try_again;
  1702. }
  1703. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1704. priv->firmware_name, ucode_raw->size);
  1705. /* Make sure that we got at least the API version number */
  1706. if (ucode_raw->size < 4) {
  1707. IWL_ERR(priv, "File size way too small!\n");
  1708. goto try_again;
  1709. }
  1710. /* Data from ucode file: header followed by uCode images */
  1711. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1712. if (ucode->ver)
  1713. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1714. else
  1715. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1716. &ucode_capa);
  1717. if (err)
  1718. goto try_again;
  1719. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1720. build = pieces.build;
  1721. /*
  1722. * api_ver should match the api version forming part of the
  1723. * firmware filename ... but we don't check for that and only rely
  1724. * on the API version read from firmware header from here on forward
  1725. */
  1726. if (api_ver < api_min || api_ver > api_max) {
  1727. IWL_ERR(priv, "Driver unable to support your firmware API. "
  1728. "Driver supports v%u, firmware is v%u.\n",
  1729. api_max, api_ver);
  1730. goto try_again;
  1731. }
  1732. if (api_ver != api_max)
  1733. IWL_ERR(priv, "Firmware has old API version. Expected v%u, "
  1734. "got v%u. New firmware can be obtained "
  1735. "from http://www.intellinuxwireless.org.\n",
  1736. api_max, api_ver);
  1737. if (build)
  1738. sprintf(buildstr, " build %u%s", build,
  1739. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1740. ? " (EXP)" : "");
  1741. else
  1742. buildstr[0] = '\0';
  1743. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1744. IWL_UCODE_MAJOR(priv->ucode_ver),
  1745. IWL_UCODE_MINOR(priv->ucode_ver),
  1746. IWL_UCODE_API(priv->ucode_ver),
  1747. IWL_UCODE_SERIAL(priv->ucode_ver),
  1748. buildstr);
  1749. snprintf(priv->hw->wiphy->fw_version,
  1750. sizeof(priv->hw->wiphy->fw_version),
  1751. "%u.%u.%u.%u%s",
  1752. IWL_UCODE_MAJOR(priv->ucode_ver),
  1753. IWL_UCODE_MINOR(priv->ucode_ver),
  1754. IWL_UCODE_API(priv->ucode_ver),
  1755. IWL_UCODE_SERIAL(priv->ucode_ver),
  1756. buildstr);
  1757. /*
  1758. * For any of the failures below (before allocating pci memory)
  1759. * we will try to load a version with a smaller API -- maybe the
  1760. * user just got a corrupted version of the latest API.
  1761. */
  1762. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1763. priv->ucode_ver);
  1764. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1765. pieces.inst_size);
  1766. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1767. pieces.data_size);
  1768. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1769. pieces.init_size);
  1770. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1771. pieces.init_data_size);
  1772. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1773. pieces.boot_size);
  1774. /* Verify that uCode images will fit in card's SRAM */
  1775. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1776. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1777. pieces.inst_size);
  1778. goto try_again;
  1779. }
  1780. if (pieces.data_size > priv->hw_params.max_data_size) {
  1781. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1782. pieces.data_size);
  1783. goto try_again;
  1784. }
  1785. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1786. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1787. pieces.init_size);
  1788. goto try_again;
  1789. }
  1790. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1791. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1792. pieces.init_data_size);
  1793. goto try_again;
  1794. }
  1795. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1796. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1797. pieces.boot_size);
  1798. goto try_again;
  1799. }
  1800. /* Allocate ucode buffers for card's bus-master loading ... */
  1801. /* Runtime instructions and 2 copies of data:
  1802. * 1) unmodified from disk
  1803. * 2) backup cache for save/restore during power-downs */
  1804. priv->ucode_code.len = pieces.inst_size;
  1805. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1806. priv->ucode_data.len = pieces.data_size;
  1807. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1808. priv->ucode_data_backup.len = pieces.data_size;
  1809. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1810. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1811. !priv->ucode_data_backup.v_addr)
  1812. goto err_pci_alloc;
  1813. /* Initialization instructions and data */
  1814. if (pieces.init_size && pieces.init_data_size) {
  1815. priv->ucode_init.len = pieces.init_size;
  1816. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1817. priv->ucode_init_data.len = pieces.init_data_size;
  1818. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1819. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1820. goto err_pci_alloc;
  1821. }
  1822. /* Bootstrap (instructions only, no data) */
  1823. if (pieces.boot_size) {
  1824. priv->ucode_boot.len = pieces.boot_size;
  1825. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1826. if (!priv->ucode_boot.v_addr)
  1827. goto err_pci_alloc;
  1828. }
  1829. /* Now that we can no longer fail, copy information */
  1830. /*
  1831. * The (size - 16) / 12 formula is based on the information recorded
  1832. * for each event, which is of mode 1 (including timestamp) for all
  1833. * new microcodes that include this information.
  1834. */
  1835. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1836. if (pieces.init_evtlog_size)
  1837. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1838. else
  1839. priv->_agn.init_evtlog_size = priv->cfg->max_event_log_size;
  1840. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1841. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1842. if (pieces.inst_evtlog_size)
  1843. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1844. else
  1845. priv->_agn.inst_evtlog_size = priv->cfg->max_event_log_size;
  1846. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1847. /* Copy images into buffers for card's bus-master reads ... */
  1848. /* Runtime instructions (first block of data in file) */
  1849. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1850. pieces.inst_size);
  1851. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1852. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1853. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1854. /*
  1855. * Runtime data
  1856. * NOTE: Copy into backup buffer will be done in iwl_up()
  1857. */
  1858. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1859. pieces.data_size);
  1860. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1861. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1862. /* Initialization instructions */
  1863. if (pieces.init_size) {
  1864. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1865. pieces.init_size);
  1866. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1867. }
  1868. /* Initialization data */
  1869. if (pieces.init_data_size) {
  1870. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1871. pieces.init_data_size);
  1872. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1873. pieces.init_data_size);
  1874. }
  1875. /* Bootstrap instructions */
  1876. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1877. pieces.boot_size);
  1878. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1879. /*
  1880. * figure out the offset of chain noise reset and gain commands
  1881. * base on the size of standard phy calibration commands table size
  1882. */
  1883. if (ucode_capa.standard_phy_calibration_size >
  1884. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1885. ucode_capa.standard_phy_calibration_size =
  1886. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1887. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1888. ucode_capa.standard_phy_calibration_size;
  1889. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1890. ucode_capa.standard_phy_calibration_size + 1;
  1891. /**************************************************
  1892. * This is still part of probe() in a sense...
  1893. *
  1894. * 9. Setup and register with mac80211 and debugfs
  1895. **************************************************/
  1896. err = iwl_mac_setup_register(priv, &ucode_capa);
  1897. if (err)
  1898. goto out_unbind;
  1899. err = iwl_dbgfs_register(priv, DRV_NAME);
  1900. if (err)
  1901. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1902. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1903. &iwl_attribute_group);
  1904. if (err) {
  1905. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1906. goto out_unbind;
  1907. }
  1908. /* We have our copies now, allow OS release its copies */
  1909. release_firmware(ucode_raw);
  1910. complete(&priv->_agn.firmware_loading_complete);
  1911. return;
  1912. try_again:
  1913. /* try next, if any */
  1914. if (iwl_request_firmware(priv, false))
  1915. goto out_unbind;
  1916. release_firmware(ucode_raw);
  1917. return;
  1918. err_pci_alloc:
  1919. IWL_ERR(priv, "failed to allocate pci memory\n");
  1920. iwl_dealloc_ucode_pci(priv);
  1921. out_unbind:
  1922. complete(&priv->_agn.firmware_loading_complete);
  1923. device_release_driver(&priv->pci_dev->dev);
  1924. release_firmware(ucode_raw);
  1925. }
  1926. static const char *desc_lookup_text[] = {
  1927. "OK",
  1928. "FAIL",
  1929. "BAD_PARAM",
  1930. "BAD_CHECKSUM",
  1931. "NMI_INTERRUPT_WDG",
  1932. "SYSASSERT",
  1933. "FATAL_ERROR",
  1934. "BAD_COMMAND",
  1935. "HW_ERROR_TUNE_LOCK",
  1936. "HW_ERROR_TEMPERATURE",
  1937. "ILLEGAL_CHAN_FREQ",
  1938. "VCC_NOT_STABLE",
  1939. "FH_ERROR",
  1940. "NMI_INTERRUPT_HOST",
  1941. "NMI_INTERRUPT_ACTION_PT",
  1942. "NMI_INTERRUPT_UNKNOWN",
  1943. "UCODE_VERSION_MISMATCH",
  1944. "HW_ERROR_ABS_LOCK",
  1945. "HW_ERROR_CAL_LOCK_FAIL",
  1946. "NMI_INTERRUPT_INST_ACTION_PT",
  1947. "NMI_INTERRUPT_DATA_ACTION_PT",
  1948. "NMI_TRM_HW_ER",
  1949. "NMI_INTERRUPT_TRM",
  1950. "NMI_INTERRUPT_BREAK_POINT"
  1951. "DEBUG_0",
  1952. "DEBUG_1",
  1953. "DEBUG_2",
  1954. "DEBUG_3",
  1955. };
  1956. static struct { char *name; u8 num; } advanced_lookup[] = {
  1957. { "NMI_INTERRUPT_WDG", 0x34 },
  1958. { "SYSASSERT", 0x35 },
  1959. { "UCODE_VERSION_MISMATCH", 0x37 },
  1960. { "BAD_COMMAND", 0x38 },
  1961. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1962. { "FATAL_ERROR", 0x3D },
  1963. { "NMI_TRM_HW_ERR", 0x46 },
  1964. { "NMI_INTERRUPT_TRM", 0x4C },
  1965. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1966. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1967. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1968. { "NMI_INTERRUPT_HOST", 0x66 },
  1969. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1970. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1971. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1972. { "ADVANCED_SYSASSERT", 0 },
  1973. };
  1974. static const char *desc_lookup(u32 num)
  1975. {
  1976. int i;
  1977. int max = ARRAY_SIZE(desc_lookup_text);
  1978. if (num < max)
  1979. return desc_lookup_text[num];
  1980. max = ARRAY_SIZE(advanced_lookup) - 1;
  1981. for (i = 0; i < max; i++) {
  1982. if (advanced_lookup[i].num == num)
  1983. break;;
  1984. }
  1985. return advanced_lookup[i].name;
  1986. }
  1987. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1988. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1989. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1990. {
  1991. u32 data2, line;
  1992. u32 desc, time, count, base, data1;
  1993. u32 blink1, blink2, ilink1, ilink2;
  1994. u32 pc, hcmd;
  1995. if (priv->ucode_type == UCODE_INIT) {
  1996. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1997. if (!base)
  1998. base = priv->_agn.init_errlog_ptr;
  1999. } else {
  2000. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  2001. if (!base)
  2002. base = priv->_agn.inst_errlog_ptr;
  2003. }
  2004. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2005. IWL_ERR(priv,
  2006. "Not valid error log pointer 0x%08X for %s uCode\n",
  2007. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2008. return;
  2009. }
  2010. count = iwl_read_targ_mem(priv, base);
  2011. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  2012. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  2013. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  2014. priv->status, count);
  2015. }
  2016. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  2017. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  2018. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  2019. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  2020. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  2021. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  2022. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  2023. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  2024. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  2025. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  2026. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  2027. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  2028. blink1, blink2, ilink1, ilink2);
  2029. IWL_ERR(priv, "Desc Time "
  2030. "data1 data2 line\n");
  2031. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  2032. desc_lookup(desc), desc, time, data1, data2, line);
  2033. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  2034. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2035. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2036. }
  2037. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2038. /**
  2039. * iwl_print_event_log - Dump error event log to syslog
  2040. *
  2041. */
  2042. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2043. u32 num_events, u32 mode,
  2044. int pos, char **buf, size_t bufsz)
  2045. {
  2046. u32 i;
  2047. u32 base; /* SRAM byte address of event log header */
  2048. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2049. u32 ptr; /* SRAM byte address of log data */
  2050. u32 ev, time, data; /* event log data */
  2051. unsigned long reg_flags;
  2052. if (num_events == 0)
  2053. return pos;
  2054. if (priv->ucode_type == UCODE_INIT) {
  2055. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2056. if (!base)
  2057. base = priv->_agn.init_evtlog_ptr;
  2058. } else {
  2059. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2060. if (!base)
  2061. base = priv->_agn.inst_evtlog_ptr;
  2062. }
  2063. if (mode == 0)
  2064. event_size = 2 * sizeof(u32);
  2065. else
  2066. event_size = 3 * sizeof(u32);
  2067. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2068. /* Make sure device is powered up for SRAM reads */
  2069. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2070. iwl_grab_nic_access(priv);
  2071. /* Set starting address; reads will auto-increment */
  2072. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2073. rmb();
  2074. /* "time" is actually "data" for mode 0 (no timestamp).
  2075. * place event id # at far right for easier visual parsing. */
  2076. for (i = 0; i < num_events; i++) {
  2077. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2078. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2079. if (mode == 0) {
  2080. /* data, ev */
  2081. if (bufsz) {
  2082. pos += scnprintf(*buf + pos, bufsz - pos,
  2083. "EVT_LOG:0x%08x:%04u\n",
  2084. time, ev);
  2085. } else {
  2086. trace_iwlwifi_dev_ucode_event(priv, 0,
  2087. time, ev);
  2088. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2089. time, ev);
  2090. }
  2091. } else {
  2092. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2093. if (bufsz) {
  2094. pos += scnprintf(*buf + pos, bufsz - pos,
  2095. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2096. time, data, ev);
  2097. } else {
  2098. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2099. time, data, ev);
  2100. trace_iwlwifi_dev_ucode_event(priv, time,
  2101. data, ev);
  2102. }
  2103. }
  2104. }
  2105. /* Allow device to power down */
  2106. iwl_release_nic_access(priv);
  2107. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2108. return pos;
  2109. }
  2110. /**
  2111. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2112. */
  2113. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2114. u32 num_wraps, u32 next_entry,
  2115. u32 size, u32 mode,
  2116. int pos, char **buf, size_t bufsz)
  2117. {
  2118. /*
  2119. * display the newest DEFAULT_LOG_ENTRIES entries
  2120. * i.e the entries just before the next ont that uCode would fill.
  2121. */
  2122. if (num_wraps) {
  2123. if (next_entry < size) {
  2124. pos = iwl_print_event_log(priv,
  2125. capacity - (size - next_entry),
  2126. size - next_entry, mode,
  2127. pos, buf, bufsz);
  2128. pos = iwl_print_event_log(priv, 0,
  2129. next_entry, mode,
  2130. pos, buf, bufsz);
  2131. } else
  2132. pos = iwl_print_event_log(priv, next_entry - size,
  2133. size, mode, pos, buf, bufsz);
  2134. } else {
  2135. if (next_entry < size) {
  2136. pos = iwl_print_event_log(priv, 0, next_entry,
  2137. mode, pos, buf, bufsz);
  2138. } else {
  2139. pos = iwl_print_event_log(priv, next_entry - size,
  2140. size, mode, pos, buf, bufsz);
  2141. }
  2142. }
  2143. return pos;
  2144. }
  2145. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2146. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2147. char **buf, bool display)
  2148. {
  2149. u32 base; /* SRAM byte address of event log header */
  2150. u32 capacity; /* event log capacity in # entries */
  2151. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2152. u32 num_wraps; /* # times uCode wrapped to top of log */
  2153. u32 next_entry; /* index of next entry to be written by uCode */
  2154. u32 size; /* # entries that we'll print */
  2155. u32 logsize;
  2156. int pos = 0;
  2157. size_t bufsz = 0;
  2158. if (priv->ucode_type == UCODE_INIT) {
  2159. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2160. logsize = priv->_agn.init_evtlog_size;
  2161. if (!base)
  2162. base = priv->_agn.init_evtlog_ptr;
  2163. } else {
  2164. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2165. logsize = priv->_agn.inst_evtlog_size;
  2166. if (!base)
  2167. base = priv->_agn.inst_evtlog_ptr;
  2168. }
  2169. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2170. IWL_ERR(priv,
  2171. "Invalid event log pointer 0x%08X for %s uCode\n",
  2172. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2173. return -EINVAL;
  2174. }
  2175. /* event log header */
  2176. capacity = iwl_read_targ_mem(priv, base);
  2177. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2178. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2179. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2180. if (capacity > logsize) {
  2181. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2182. capacity, logsize);
  2183. capacity = logsize;
  2184. }
  2185. if (next_entry > logsize) {
  2186. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2187. next_entry, logsize);
  2188. next_entry = logsize;
  2189. }
  2190. size = num_wraps ? capacity : next_entry;
  2191. /* bail out if nothing in log */
  2192. if (size == 0) {
  2193. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2194. return pos;
  2195. }
  2196. #ifdef CONFIG_IWLWIFI_DEBUG
  2197. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2198. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2199. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2200. #else
  2201. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2202. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2203. #endif
  2204. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2205. size);
  2206. #ifdef CONFIG_IWLWIFI_DEBUG
  2207. if (display) {
  2208. if (full_log)
  2209. bufsz = capacity * 48;
  2210. else
  2211. bufsz = size * 48;
  2212. *buf = kmalloc(bufsz, GFP_KERNEL);
  2213. if (!*buf)
  2214. return -ENOMEM;
  2215. }
  2216. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2217. /*
  2218. * if uCode has wrapped back to top of log,
  2219. * start at the oldest entry,
  2220. * i.e the next one that uCode would fill.
  2221. */
  2222. if (num_wraps)
  2223. pos = iwl_print_event_log(priv, next_entry,
  2224. capacity - next_entry, mode,
  2225. pos, buf, bufsz);
  2226. /* (then/else) start at top of log */
  2227. pos = iwl_print_event_log(priv, 0,
  2228. next_entry, mode, pos, buf, bufsz);
  2229. } else
  2230. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2231. next_entry, size, mode,
  2232. pos, buf, bufsz);
  2233. #else
  2234. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2235. next_entry, size, mode,
  2236. pos, buf, bufsz);
  2237. #endif
  2238. return pos;
  2239. }
  2240. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2241. {
  2242. struct iwl_ct_kill_config cmd;
  2243. struct iwl_ct_kill_throttling_config adv_cmd;
  2244. unsigned long flags;
  2245. int ret = 0;
  2246. spin_lock_irqsave(&priv->lock, flags);
  2247. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2248. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2249. spin_unlock_irqrestore(&priv->lock, flags);
  2250. priv->thermal_throttle.ct_kill_toggle = false;
  2251. if (priv->cfg->support_ct_kill_exit) {
  2252. adv_cmd.critical_temperature_enter =
  2253. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2254. adv_cmd.critical_temperature_exit =
  2255. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2256. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2257. sizeof(adv_cmd), &adv_cmd);
  2258. if (ret)
  2259. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2260. else
  2261. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2262. "succeeded, "
  2263. "critical temperature enter is %d,"
  2264. "exit is %d\n",
  2265. priv->hw_params.ct_kill_threshold,
  2266. priv->hw_params.ct_kill_exit_threshold);
  2267. } else {
  2268. cmd.critical_temperature_R =
  2269. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2270. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2271. sizeof(cmd), &cmd);
  2272. if (ret)
  2273. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2274. else
  2275. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2276. "succeeded, "
  2277. "critical temperature is %d\n",
  2278. priv->hw_params.ct_kill_threshold);
  2279. }
  2280. }
  2281. /**
  2282. * iwl_alive_start - called after REPLY_ALIVE notification received
  2283. * from protocol/runtime uCode (initialization uCode's
  2284. * Alive gets handled by iwl_init_alive_start()).
  2285. */
  2286. static void iwl_alive_start(struct iwl_priv *priv)
  2287. {
  2288. int ret = 0;
  2289. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2290. if (priv->card_alive.is_valid != UCODE_VALID_OK) {
  2291. /* We had an error bringing up the hardware, so take it
  2292. * all the way back down so we can try again */
  2293. IWL_DEBUG_INFO(priv, "Alive failed.\n");
  2294. goto restart;
  2295. }
  2296. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2297. * This is a paranoid check, because we would not have gotten the
  2298. * "runtime" alive if code weren't properly loaded. */
  2299. if (iwl_verify_ucode(priv)) {
  2300. /* Runtime instruction load was bad;
  2301. * take it all the way back down so we can try again */
  2302. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2303. goto restart;
  2304. }
  2305. ret = priv->cfg->ops->lib->alive_notify(priv);
  2306. if (ret) {
  2307. IWL_WARN(priv,
  2308. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2309. goto restart;
  2310. }
  2311. /* After the ALIVE response, we can send host commands to the uCode */
  2312. set_bit(STATUS_ALIVE, &priv->status);
  2313. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  2314. /* Enable timer to monitor the driver queues */
  2315. mod_timer(&priv->monitor_recover,
  2316. jiffies +
  2317. msecs_to_jiffies(priv->cfg->monitor_recover_period));
  2318. }
  2319. if (iwl_is_rfkill(priv))
  2320. return;
  2321. ieee80211_wake_queues(priv->hw);
  2322. priv->active_rate = IWL_RATES_MASK;
  2323. /* Configure Tx antenna selection based on H/W config */
  2324. if (priv->cfg->ops->hcmd->set_tx_ant)
  2325. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2326. if (iwl_is_associated(priv)) {
  2327. struct iwl_rxon_cmd *active_rxon =
  2328. (struct iwl_rxon_cmd *)&priv->active_rxon;
  2329. /* apply any changes in staging */
  2330. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2331. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2332. } else {
  2333. /* Initialize our rx_config data */
  2334. iwl_connection_init_rx_config(priv, NULL);
  2335. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2336. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2337. }
  2338. /* Configure Bluetooth device coexistence support */
  2339. priv->cfg->ops->hcmd->send_bt_config(priv);
  2340. iwl_reset_run_time_calib(priv);
  2341. /* Configure the adapter for unassociated operation */
  2342. iwlcore_commit_rxon(priv);
  2343. /* At this point, the NIC is initialized and operational */
  2344. iwl_rf_kill_ct_config(priv);
  2345. iwl_leds_init(priv);
  2346. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2347. set_bit(STATUS_READY, &priv->status);
  2348. wake_up_interruptible(&priv->wait_command_queue);
  2349. iwl_power_update_mode(priv, true);
  2350. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2351. return;
  2352. restart:
  2353. queue_work(priv->workqueue, &priv->restart);
  2354. }
  2355. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2356. static void __iwl_down(struct iwl_priv *priv)
  2357. {
  2358. unsigned long flags;
  2359. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2360. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2361. if (!exit_pending)
  2362. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2363. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2364. * to prevent rearm timer */
  2365. if (priv->cfg->ops->lib->recover_from_tx_stall)
  2366. del_timer_sync(&priv->monitor_recover);
  2367. iwl_clear_ucode_stations(priv);
  2368. iwl_dealloc_bcast_station(priv);
  2369. iwl_clear_driver_stations(priv);
  2370. /* Unblock any waiting calls */
  2371. wake_up_interruptible_all(&priv->wait_command_queue);
  2372. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2373. * exiting the module */
  2374. if (!exit_pending)
  2375. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2376. /* stop and reset the on-board processor */
  2377. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2378. /* tell the device to stop sending interrupts */
  2379. spin_lock_irqsave(&priv->lock, flags);
  2380. iwl_disable_interrupts(priv);
  2381. spin_unlock_irqrestore(&priv->lock, flags);
  2382. iwl_synchronize_irq(priv);
  2383. if (priv->mac80211_registered)
  2384. ieee80211_stop_queues(priv->hw);
  2385. /* If we have not previously called iwl_init() then
  2386. * clear all bits but the RF Kill bit and return */
  2387. if (!iwl_is_init(priv)) {
  2388. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2389. STATUS_RF_KILL_HW |
  2390. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2391. STATUS_GEO_CONFIGURED |
  2392. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2393. STATUS_EXIT_PENDING;
  2394. goto exit;
  2395. }
  2396. /* ...otherwise clear out all the status bits but the RF Kill
  2397. * bit and continue taking the NIC down. */
  2398. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2399. STATUS_RF_KILL_HW |
  2400. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2401. STATUS_GEO_CONFIGURED |
  2402. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2403. STATUS_FW_ERROR |
  2404. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2405. STATUS_EXIT_PENDING;
  2406. /* device going down, Stop using ICT table */
  2407. iwl_disable_ict(priv);
  2408. iwlagn_txq_ctx_stop(priv);
  2409. iwlagn_rxq_stop(priv);
  2410. /* Power-down device's busmaster DMA clocks */
  2411. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2412. udelay(5);
  2413. /* Make sure (redundant) we've released our request to stay awake */
  2414. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2415. /* Stop the device, and put it in low power state */
  2416. priv->cfg->ops->lib->apm_ops.stop(priv);
  2417. exit:
  2418. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2419. if (priv->ibss_beacon)
  2420. dev_kfree_skb(priv->ibss_beacon);
  2421. priv->ibss_beacon = NULL;
  2422. /* clear out any free frames */
  2423. iwl_clear_free_frames(priv);
  2424. }
  2425. static void iwl_down(struct iwl_priv *priv)
  2426. {
  2427. mutex_lock(&priv->mutex);
  2428. __iwl_down(priv);
  2429. mutex_unlock(&priv->mutex);
  2430. iwl_cancel_deferred_work(priv);
  2431. }
  2432. #define HW_READY_TIMEOUT (50)
  2433. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2434. {
  2435. int ret = 0;
  2436. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2437. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2438. /* See if we got it */
  2439. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2440. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2441. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2442. HW_READY_TIMEOUT);
  2443. if (ret != -ETIMEDOUT)
  2444. priv->hw_ready = true;
  2445. else
  2446. priv->hw_ready = false;
  2447. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2448. (priv->hw_ready == 1) ? "ready" : "not ready");
  2449. return ret;
  2450. }
  2451. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2452. {
  2453. int ret = 0;
  2454. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2455. ret = iwl_set_hw_ready(priv);
  2456. if (priv->hw_ready)
  2457. return ret;
  2458. /* If HW is not ready, prepare the conditions to check again */
  2459. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2460. CSR_HW_IF_CONFIG_REG_PREPARE);
  2461. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2462. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2463. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2464. /* HW should be ready by now, check again. */
  2465. if (ret != -ETIMEDOUT)
  2466. iwl_set_hw_ready(priv);
  2467. return ret;
  2468. }
  2469. #define MAX_HW_RESTARTS 5
  2470. static int __iwl_up(struct iwl_priv *priv)
  2471. {
  2472. int i;
  2473. int ret;
  2474. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2475. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2476. return -EIO;
  2477. }
  2478. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2479. IWL_ERR(priv, "ucode not available for device bringup\n");
  2480. return -EIO;
  2481. }
  2482. ret = iwl_alloc_bcast_station(priv, true);
  2483. if (ret)
  2484. return ret;
  2485. iwl_prepare_card_hw(priv);
  2486. if (!priv->hw_ready) {
  2487. IWL_WARN(priv, "Exit HW not ready\n");
  2488. return -EIO;
  2489. }
  2490. /* If platform's RF_KILL switch is NOT set to KILL */
  2491. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2492. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2493. else
  2494. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2495. if (iwl_is_rfkill(priv)) {
  2496. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2497. iwl_enable_interrupts(priv);
  2498. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2499. return 0;
  2500. }
  2501. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2502. ret = iwlagn_hw_nic_init(priv);
  2503. if (ret) {
  2504. IWL_ERR(priv, "Unable to init nic\n");
  2505. return ret;
  2506. }
  2507. /* make sure rfkill handshake bits are cleared */
  2508. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2509. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2510. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2511. /* clear (again), then enable host interrupts */
  2512. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2513. iwl_enable_interrupts(priv);
  2514. /* really make sure rfkill handshake bits are cleared */
  2515. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2516. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2517. /* Copy original ucode data image from disk into backup cache.
  2518. * This will be used to initialize the on-board processor's
  2519. * data SRAM for a clean start when the runtime program first loads. */
  2520. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2521. priv->ucode_data.len);
  2522. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2523. /* load bootstrap state machine,
  2524. * load bootstrap program into processor's memory,
  2525. * prepare to load the "initialize" uCode */
  2526. ret = priv->cfg->ops->lib->load_ucode(priv);
  2527. if (ret) {
  2528. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2529. ret);
  2530. continue;
  2531. }
  2532. /* start card; "initialize" will load runtime ucode */
  2533. iwl_nic_start(priv);
  2534. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2535. return 0;
  2536. }
  2537. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2538. __iwl_down(priv);
  2539. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2540. /* tried to restart and config the device for as long as our
  2541. * patience could withstand */
  2542. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2543. return -EIO;
  2544. }
  2545. /*****************************************************************************
  2546. *
  2547. * Workqueue callbacks
  2548. *
  2549. *****************************************************************************/
  2550. static void iwl_bg_init_alive_start(struct work_struct *data)
  2551. {
  2552. struct iwl_priv *priv =
  2553. container_of(data, struct iwl_priv, init_alive_start.work);
  2554. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2555. return;
  2556. mutex_lock(&priv->mutex);
  2557. priv->cfg->ops->lib->init_alive_start(priv);
  2558. mutex_unlock(&priv->mutex);
  2559. }
  2560. static void iwl_bg_alive_start(struct work_struct *data)
  2561. {
  2562. struct iwl_priv *priv =
  2563. container_of(data, struct iwl_priv, alive_start.work);
  2564. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2565. return;
  2566. /* enable dram interrupt */
  2567. iwl_reset_ict(priv);
  2568. mutex_lock(&priv->mutex);
  2569. iwl_alive_start(priv);
  2570. mutex_unlock(&priv->mutex);
  2571. }
  2572. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2573. {
  2574. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2575. run_time_calib_work);
  2576. mutex_lock(&priv->mutex);
  2577. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2578. test_bit(STATUS_SCANNING, &priv->status)) {
  2579. mutex_unlock(&priv->mutex);
  2580. return;
  2581. }
  2582. if (priv->start_calib) {
  2583. if (priv->cfg->bt_statistics) {
  2584. iwl_chain_noise_calibration(priv,
  2585. (void *)&priv->_agn.statistics_bt);
  2586. iwl_sensitivity_calibration(priv,
  2587. (void *)&priv->_agn.statistics_bt);
  2588. } else {
  2589. iwl_chain_noise_calibration(priv,
  2590. (void *)&priv->_agn.statistics);
  2591. iwl_sensitivity_calibration(priv,
  2592. (void *)&priv->_agn.statistics);
  2593. }
  2594. }
  2595. mutex_unlock(&priv->mutex);
  2596. }
  2597. static void iwl_bg_restart(struct work_struct *data)
  2598. {
  2599. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2600. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2601. return;
  2602. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2603. mutex_lock(&priv->mutex);
  2604. priv->vif = NULL;
  2605. priv->is_open = 0;
  2606. mutex_unlock(&priv->mutex);
  2607. iwl_down(priv);
  2608. ieee80211_restart_hw(priv->hw);
  2609. } else {
  2610. iwl_down(priv);
  2611. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2612. return;
  2613. mutex_lock(&priv->mutex);
  2614. __iwl_up(priv);
  2615. mutex_unlock(&priv->mutex);
  2616. }
  2617. }
  2618. static void iwl_bg_rx_replenish(struct work_struct *data)
  2619. {
  2620. struct iwl_priv *priv =
  2621. container_of(data, struct iwl_priv, rx_replenish);
  2622. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2623. return;
  2624. mutex_lock(&priv->mutex);
  2625. iwlagn_rx_replenish(priv);
  2626. mutex_unlock(&priv->mutex);
  2627. }
  2628. #define IWL_DELAY_NEXT_SCAN (HZ*2)
  2629. void iwl_post_associate(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2630. {
  2631. struct ieee80211_conf *conf = NULL;
  2632. int ret = 0;
  2633. if (!vif || !priv->is_open)
  2634. return;
  2635. if (vif->type == NL80211_IFTYPE_AP) {
  2636. IWL_ERR(priv, "%s Should not be called in AP mode\n", __func__);
  2637. return;
  2638. }
  2639. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2640. return;
  2641. iwl_scan_cancel_timeout(priv, 200);
  2642. conf = ieee80211_get_hw_conf(priv->hw);
  2643. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2644. iwlcore_commit_rxon(priv);
  2645. ret = iwl_send_rxon_timing(priv, vif);
  2646. if (ret)
  2647. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2648. "Attempting to continue.\n");
  2649. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2650. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2651. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2652. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2653. priv->staging_rxon.assoc_id = cpu_to_le16(vif->bss_conf.aid);
  2654. IWL_DEBUG_ASSOC(priv, "assoc id %d beacon interval %d\n",
  2655. vif->bss_conf.aid, vif->bss_conf.beacon_int);
  2656. if (vif->bss_conf.use_short_preamble)
  2657. priv->staging_rxon.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
  2658. else
  2659. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2660. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2661. if (vif->bss_conf.use_short_slot)
  2662. priv->staging_rxon.flags |= RXON_FLG_SHORT_SLOT_MSK;
  2663. else
  2664. priv->staging_rxon.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
  2665. }
  2666. iwlcore_commit_rxon(priv);
  2667. IWL_DEBUG_ASSOC(priv, "Associated as %d to: %pM\n",
  2668. vif->bss_conf.aid, priv->active_rxon.bssid_addr);
  2669. switch (vif->type) {
  2670. case NL80211_IFTYPE_STATION:
  2671. break;
  2672. case NL80211_IFTYPE_ADHOC:
  2673. iwl_send_beacon_cmd(priv);
  2674. break;
  2675. default:
  2676. IWL_ERR(priv, "%s Should not be called in %d mode\n",
  2677. __func__, vif->type);
  2678. break;
  2679. }
  2680. /* the chain noise calibration will enabled PM upon completion
  2681. * If chain noise has already been run, then we need to enable
  2682. * power management here */
  2683. if (priv->chain_noise_data.state == IWL_CHAIN_NOISE_DONE)
  2684. iwl_power_update_mode(priv, false);
  2685. /* Enable Rx differential gain and sensitivity calibrations */
  2686. iwl_chain_noise_reset(priv);
  2687. priv->start_calib = 1;
  2688. }
  2689. /*****************************************************************************
  2690. *
  2691. * mac80211 entry point functions
  2692. *
  2693. *****************************************************************************/
  2694. #define UCODE_READY_TIMEOUT (4 * HZ)
  2695. /*
  2696. * Not a mac80211 entry point function, but it fits in with all the
  2697. * other mac80211 functions grouped here.
  2698. */
  2699. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2700. struct iwlagn_ucode_capabilities *capa)
  2701. {
  2702. int ret;
  2703. struct ieee80211_hw *hw = priv->hw;
  2704. hw->rate_control_algorithm = "iwl-agn-rs";
  2705. /* Tell mac80211 our characteristics */
  2706. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2707. IEEE80211_HW_AMPDU_AGGREGATION |
  2708. IEEE80211_HW_SPECTRUM_MGMT;
  2709. if (!priv->cfg->broken_powersave)
  2710. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2711. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2712. if (priv->cfg->sku & IWL_SKU_N)
  2713. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2714. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2715. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2716. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2717. hw->wiphy->interface_modes =
  2718. BIT(NL80211_IFTYPE_STATION) |
  2719. BIT(NL80211_IFTYPE_ADHOC);
  2720. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2721. WIPHY_FLAG_DISABLE_BEACON_HINTS;
  2722. /*
  2723. * For now, disable PS by default because it affects
  2724. * RX performance significantly.
  2725. */
  2726. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2727. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2728. /* we create the 802.11 header and a zero-length SSID element */
  2729. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2730. /* Default value; 4 EDCA QOS priorities */
  2731. hw->queues = 4;
  2732. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2733. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2734. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2735. &priv->bands[IEEE80211_BAND_2GHZ];
  2736. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2737. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2738. &priv->bands[IEEE80211_BAND_5GHZ];
  2739. ret = ieee80211_register_hw(priv->hw);
  2740. if (ret) {
  2741. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2742. return ret;
  2743. }
  2744. priv->mac80211_registered = 1;
  2745. return 0;
  2746. }
  2747. static int iwl_mac_start(struct ieee80211_hw *hw)
  2748. {
  2749. struct iwl_priv *priv = hw->priv;
  2750. int ret;
  2751. IWL_DEBUG_MAC80211(priv, "enter\n");
  2752. /* we should be verifying the device is ready to be opened */
  2753. mutex_lock(&priv->mutex);
  2754. ret = __iwl_up(priv);
  2755. mutex_unlock(&priv->mutex);
  2756. if (ret)
  2757. return ret;
  2758. if (iwl_is_rfkill(priv))
  2759. goto out;
  2760. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2761. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2762. * mac80211 will not be run successfully. */
  2763. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2764. test_bit(STATUS_READY, &priv->status),
  2765. UCODE_READY_TIMEOUT);
  2766. if (!ret) {
  2767. if (!test_bit(STATUS_READY, &priv->status)) {
  2768. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2769. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2770. return -ETIMEDOUT;
  2771. }
  2772. }
  2773. iwl_led_start(priv);
  2774. out:
  2775. priv->is_open = 1;
  2776. IWL_DEBUG_MAC80211(priv, "leave\n");
  2777. return 0;
  2778. }
  2779. static void iwl_mac_stop(struct ieee80211_hw *hw)
  2780. {
  2781. struct iwl_priv *priv = hw->priv;
  2782. IWL_DEBUG_MAC80211(priv, "enter\n");
  2783. if (!priv->is_open)
  2784. return;
  2785. priv->is_open = 0;
  2786. if (iwl_is_ready_rf(priv) || test_bit(STATUS_SCAN_HW, &priv->status)) {
  2787. /* stop mac, cancel any scan request and clear
  2788. * RXON_FILTER_ASSOC_MSK BIT
  2789. */
  2790. mutex_lock(&priv->mutex);
  2791. iwl_scan_cancel_timeout(priv, 100);
  2792. mutex_unlock(&priv->mutex);
  2793. }
  2794. iwl_down(priv);
  2795. flush_workqueue(priv->workqueue);
  2796. /* enable interrupts again in order to receive rfkill changes */
  2797. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2798. iwl_enable_interrupts(priv);
  2799. IWL_DEBUG_MAC80211(priv, "leave\n");
  2800. }
  2801. static int iwl_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2802. {
  2803. struct iwl_priv *priv = hw->priv;
  2804. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2805. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2806. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2807. if (iwlagn_tx_skb(priv, skb))
  2808. dev_kfree_skb_any(skb);
  2809. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2810. return NETDEV_TX_OK;
  2811. }
  2812. void iwl_config_ap(struct iwl_priv *priv, struct ieee80211_vif *vif)
  2813. {
  2814. int ret = 0;
  2815. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2816. return;
  2817. /* The following should be done only at AP bring up */
  2818. if (!iwl_is_associated(priv)) {
  2819. /* RXON - unassoc (to set timing command) */
  2820. priv->staging_rxon.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2821. iwlcore_commit_rxon(priv);
  2822. /* RXON Timing */
  2823. ret = iwl_send_rxon_timing(priv, vif);
  2824. if (ret)
  2825. IWL_WARN(priv, "REPLY_RXON_TIMING failed - "
  2826. "Attempting to continue.\n");
  2827. /* AP has all antennas */
  2828. priv->chain_noise_data.active_chains =
  2829. priv->hw_params.valid_rx_ant;
  2830. iwl_set_rxon_ht(priv, &priv->current_ht_config);
  2831. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2832. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  2833. priv->staging_rxon.assoc_id = 0;
  2834. if (vif->bss_conf.use_short_preamble)
  2835. priv->staging_rxon.flags |=
  2836. RXON_FLG_SHORT_PREAMBLE_MSK;
  2837. else
  2838. priv->staging_rxon.flags &=
  2839. ~RXON_FLG_SHORT_PREAMBLE_MSK;
  2840. if (priv->staging_rxon.flags & RXON_FLG_BAND_24G_MSK) {
  2841. if (vif->bss_conf.use_short_slot)
  2842. priv->staging_rxon.flags |=
  2843. RXON_FLG_SHORT_SLOT_MSK;
  2844. else
  2845. priv->staging_rxon.flags &=
  2846. ~RXON_FLG_SHORT_SLOT_MSK;
  2847. }
  2848. /* restore RXON assoc */
  2849. priv->staging_rxon.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2850. iwlcore_commit_rxon(priv);
  2851. }
  2852. iwl_send_beacon_cmd(priv);
  2853. /* FIXME - we need to add code here to detect a totally new
  2854. * configuration, reset the AP, unassoc, rxon timing, assoc,
  2855. * clear sta table, add BCAST sta... */
  2856. }
  2857. static void iwl_mac_update_tkip_key(struct ieee80211_hw *hw,
  2858. struct ieee80211_vif *vif,
  2859. struct ieee80211_key_conf *keyconf,
  2860. struct ieee80211_sta *sta,
  2861. u32 iv32, u16 *phase1key)
  2862. {
  2863. struct iwl_priv *priv = hw->priv;
  2864. IWL_DEBUG_MAC80211(priv, "enter\n");
  2865. iwl_update_tkip_key(priv, keyconf, sta,
  2866. iv32, phase1key);
  2867. IWL_DEBUG_MAC80211(priv, "leave\n");
  2868. }
  2869. static int iwl_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2870. struct ieee80211_vif *vif,
  2871. struct ieee80211_sta *sta,
  2872. struct ieee80211_key_conf *key)
  2873. {
  2874. struct iwl_priv *priv = hw->priv;
  2875. int ret;
  2876. u8 sta_id;
  2877. bool is_default_wep_key = false;
  2878. IWL_DEBUG_MAC80211(priv, "enter\n");
  2879. if (priv->cfg->mod_params->sw_crypto) {
  2880. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2881. return -EOPNOTSUPP;
  2882. }
  2883. sta_id = iwl_sta_id_or_broadcast(priv, sta);
  2884. if (sta_id == IWL_INVALID_STATION)
  2885. return -EINVAL;
  2886. mutex_lock(&priv->mutex);
  2887. iwl_scan_cancel_timeout(priv, 100);
  2888. /*
  2889. * If we are getting WEP group key and we didn't receive any key mapping
  2890. * so far, we are in legacy wep mode (group key only), otherwise we are
  2891. * in 1X mode.
  2892. * In legacy wep mode, we use another host command to the uCode.
  2893. */
  2894. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2895. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2896. !sta) {
  2897. if (cmd == SET_KEY)
  2898. is_default_wep_key = !priv->key_mapping_key;
  2899. else
  2900. is_default_wep_key =
  2901. (key->hw_key_idx == HW_KEY_DEFAULT);
  2902. }
  2903. switch (cmd) {
  2904. case SET_KEY:
  2905. if (is_default_wep_key)
  2906. ret = iwl_set_default_wep_key(priv, key);
  2907. else
  2908. ret = iwl_set_dynamic_key(priv, key, sta_id);
  2909. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2910. break;
  2911. case DISABLE_KEY:
  2912. if (is_default_wep_key)
  2913. ret = iwl_remove_default_wep_key(priv, key);
  2914. else
  2915. ret = iwl_remove_dynamic_key(priv, key, sta_id);
  2916. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2917. break;
  2918. default:
  2919. ret = -EINVAL;
  2920. }
  2921. mutex_unlock(&priv->mutex);
  2922. IWL_DEBUG_MAC80211(priv, "leave\n");
  2923. return ret;
  2924. }
  2925. static int iwl_mac_ampdu_action(struct ieee80211_hw *hw,
  2926. struct ieee80211_vif *vif,
  2927. enum ieee80211_ampdu_mlme_action action,
  2928. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2929. {
  2930. struct iwl_priv *priv = hw->priv;
  2931. int ret = -EINVAL;
  2932. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2933. sta->addr, tid);
  2934. if (!(priv->cfg->sku & IWL_SKU_N))
  2935. return -EACCES;
  2936. mutex_lock(&priv->mutex);
  2937. switch (action) {
  2938. case IEEE80211_AMPDU_RX_START:
  2939. IWL_DEBUG_HT(priv, "start Rx\n");
  2940. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2941. break;
  2942. case IEEE80211_AMPDU_RX_STOP:
  2943. IWL_DEBUG_HT(priv, "stop Rx\n");
  2944. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2945. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2946. ret = 0;
  2947. break;
  2948. case IEEE80211_AMPDU_TX_START:
  2949. IWL_DEBUG_HT(priv, "start Tx\n");
  2950. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2951. if (ret == 0) {
  2952. priv->_agn.agg_tids_count++;
  2953. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2954. priv->_agn.agg_tids_count);
  2955. }
  2956. break;
  2957. case IEEE80211_AMPDU_TX_STOP:
  2958. IWL_DEBUG_HT(priv, "stop Tx\n");
  2959. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2960. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2961. priv->_agn.agg_tids_count--;
  2962. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2963. priv->_agn.agg_tids_count);
  2964. }
  2965. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2966. ret = 0;
  2967. if (priv->cfg->use_rts_for_aggregation) {
  2968. struct iwl_station_priv *sta_priv =
  2969. (void *) sta->drv_priv;
  2970. /*
  2971. * switch off RTS/CTS if it was previously enabled
  2972. */
  2973. sta_priv->lq_sta.lq.general_params.flags &=
  2974. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2975. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  2976. CMD_ASYNC, false);
  2977. }
  2978. break;
  2979. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2980. if (priv->cfg->use_rts_for_aggregation) {
  2981. struct iwl_station_priv *sta_priv =
  2982. (void *) sta->drv_priv;
  2983. /*
  2984. * switch to RTS/CTS if it is the prefer protection
  2985. * method for HT traffic
  2986. */
  2987. sta_priv->lq_sta.lq.general_params.flags |=
  2988. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2989. iwl_send_lq_cmd(priv, &sta_priv->lq_sta.lq,
  2990. CMD_ASYNC, false);
  2991. }
  2992. ret = 0;
  2993. break;
  2994. }
  2995. mutex_unlock(&priv->mutex);
  2996. return ret;
  2997. }
  2998. static void iwl_mac_sta_notify(struct ieee80211_hw *hw,
  2999. struct ieee80211_vif *vif,
  3000. enum sta_notify_cmd cmd,
  3001. struct ieee80211_sta *sta)
  3002. {
  3003. struct iwl_priv *priv = hw->priv;
  3004. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3005. int sta_id;
  3006. switch (cmd) {
  3007. case STA_NOTIFY_SLEEP:
  3008. WARN_ON(!sta_priv->client);
  3009. sta_priv->asleep = true;
  3010. if (atomic_read(&sta_priv->pending_frames) > 0)
  3011. ieee80211_sta_block_awake(hw, sta, true);
  3012. break;
  3013. case STA_NOTIFY_AWAKE:
  3014. WARN_ON(!sta_priv->client);
  3015. if (!sta_priv->asleep)
  3016. break;
  3017. sta_priv->asleep = false;
  3018. sta_id = iwl_sta_id(sta);
  3019. if (sta_id != IWL_INVALID_STATION)
  3020. iwl_sta_modify_ps_wake(priv, sta_id);
  3021. break;
  3022. default:
  3023. break;
  3024. }
  3025. }
  3026. static int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  3027. struct ieee80211_vif *vif,
  3028. struct ieee80211_sta *sta)
  3029. {
  3030. struct iwl_priv *priv = hw->priv;
  3031. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  3032. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  3033. int ret;
  3034. u8 sta_id;
  3035. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  3036. sta->addr);
  3037. mutex_lock(&priv->mutex);
  3038. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  3039. sta->addr);
  3040. sta_priv->common.sta_id = IWL_INVALID_STATION;
  3041. atomic_set(&sta_priv->pending_frames, 0);
  3042. if (vif->type == NL80211_IFTYPE_AP)
  3043. sta_priv->client = true;
  3044. ret = iwl_add_station_common(priv, sta->addr, is_ap, &sta->ht_cap,
  3045. &sta_id);
  3046. if (ret) {
  3047. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  3048. sta->addr, ret);
  3049. /* Should we return success if return code is EEXIST ? */
  3050. mutex_unlock(&priv->mutex);
  3051. return ret;
  3052. }
  3053. sta_priv->common.sta_id = sta_id;
  3054. /* Initialize rate scaling */
  3055. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  3056. sta->addr);
  3057. iwl_rs_rate_init(priv, sta, sta_id);
  3058. mutex_unlock(&priv->mutex);
  3059. return 0;
  3060. }
  3061. static void iwl_mac_channel_switch(struct ieee80211_hw *hw,
  3062. struct ieee80211_channel_switch *ch_switch)
  3063. {
  3064. struct iwl_priv *priv = hw->priv;
  3065. const struct iwl_channel_info *ch_info;
  3066. struct ieee80211_conf *conf = &hw->conf;
  3067. struct ieee80211_channel *channel = ch_switch->channel;
  3068. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3069. u16 ch;
  3070. unsigned long flags = 0;
  3071. IWL_DEBUG_MAC80211(priv, "enter\n");
  3072. if (iwl_is_rfkill(priv))
  3073. goto out_exit;
  3074. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3075. test_bit(STATUS_SCANNING, &priv->status))
  3076. goto out_exit;
  3077. if (!iwl_is_associated(priv))
  3078. goto out_exit;
  3079. /* channel switch in progress */
  3080. if (priv->switch_rxon.switch_in_progress == true)
  3081. goto out_exit;
  3082. mutex_lock(&priv->mutex);
  3083. if (priv->cfg->ops->lib->set_channel_switch) {
  3084. ch = channel->hw_value;
  3085. if (le16_to_cpu(priv->active_rxon.channel) != ch) {
  3086. ch_info = iwl_get_channel_info(priv,
  3087. channel->band,
  3088. ch);
  3089. if (!is_channel_valid(ch_info)) {
  3090. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3091. goto out;
  3092. }
  3093. spin_lock_irqsave(&priv->lock, flags);
  3094. priv->current_ht_config.smps = conf->smps_mode;
  3095. /* Configure HT40 channels */
  3096. ht_conf->is_ht = conf_is_ht(conf);
  3097. if (ht_conf->is_ht) {
  3098. if (conf_is_ht40_minus(conf)) {
  3099. ht_conf->extension_chan_offset =
  3100. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3101. ht_conf->is_40mhz = true;
  3102. } else if (conf_is_ht40_plus(conf)) {
  3103. ht_conf->extension_chan_offset =
  3104. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3105. ht_conf->is_40mhz = true;
  3106. } else {
  3107. ht_conf->extension_chan_offset =
  3108. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3109. ht_conf->is_40mhz = false;
  3110. }
  3111. } else
  3112. ht_conf->is_40mhz = false;
  3113. if (le16_to_cpu(priv->staging_rxon.channel) != ch)
  3114. priv->staging_rxon.flags = 0;
  3115. iwl_set_rxon_channel(priv, channel);
  3116. iwl_set_rxon_ht(priv, ht_conf);
  3117. iwl_set_flags_for_band(priv, channel->band,
  3118. priv->vif);
  3119. spin_unlock_irqrestore(&priv->lock, flags);
  3120. iwl_set_rate(priv);
  3121. /*
  3122. * at this point, staging_rxon has the
  3123. * configuration for channel switch
  3124. */
  3125. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3126. ch_switch))
  3127. priv->switch_rxon.switch_in_progress = false;
  3128. }
  3129. }
  3130. out:
  3131. mutex_unlock(&priv->mutex);
  3132. out_exit:
  3133. if (!priv->switch_rxon.switch_in_progress)
  3134. ieee80211_chswitch_done(priv->vif, false);
  3135. IWL_DEBUG_MAC80211(priv, "leave\n");
  3136. }
  3137. static void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3138. unsigned int changed_flags,
  3139. unsigned int *total_flags,
  3140. u64 multicast)
  3141. {
  3142. struct iwl_priv *priv = hw->priv;
  3143. __le32 filter_or = 0, filter_nand = 0;
  3144. #define CHK(test, flag) do { \
  3145. if (*total_flags & (test)) \
  3146. filter_or |= (flag); \
  3147. else \
  3148. filter_nand |= (flag); \
  3149. } while (0)
  3150. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3151. changed_flags, *total_flags);
  3152. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3153. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK);
  3154. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3155. #undef CHK
  3156. mutex_lock(&priv->mutex);
  3157. priv->staging_rxon.filter_flags &= ~filter_nand;
  3158. priv->staging_rxon.filter_flags |= filter_or;
  3159. iwlcore_commit_rxon(priv);
  3160. mutex_unlock(&priv->mutex);
  3161. /*
  3162. * Receiving all multicast frames is always enabled by the
  3163. * default flags setup in iwl_connection_init_rx_config()
  3164. * since we currently do not support programming multicast
  3165. * filters into the device.
  3166. */
  3167. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3168. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3169. }
  3170. static void iwl_mac_flush(struct ieee80211_hw *hw, bool drop)
  3171. {
  3172. struct iwl_priv *priv = hw->priv;
  3173. mutex_lock(&priv->mutex);
  3174. IWL_DEBUG_MAC80211(priv, "enter\n");
  3175. /* do not support "flush" */
  3176. if (!priv->cfg->ops->lib->txfifo_flush)
  3177. goto done;
  3178. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3179. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3180. goto done;
  3181. }
  3182. if (iwl_is_rfkill(priv)) {
  3183. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3184. goto done;
  3185. }
  3186. /*
  3187. * mac80211 will not push any more frames for transmit
  3188. * until the flush is completed
  3189. */
  3190. if (drop) {
  3191. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3192. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3193. IWL_ERR(priv, "flush request fail\n");
  3194. goto done;
  3195. }
  3196. }
  3197. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3198. iwlagn_wait_tx_queue_empty(priv);
  3199. done:
  3200. mutex_unlock(&priv->mutex);
  3201. IWL_DEBUG_MAC80211(priv, "leave\n");
  3202. }
  3203. /*****************************************************************************
  3204. *
  3205. * driver setup and teardown
  3206. *
  3207. *****************************************************************************/
  3208. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3209. {
  3210. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3211. init_waitqueue_head(&priv->wait_command_queue);
  3212. INIT_WORK(&priv->restart, iwl_bg_restart);
  3213. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3214. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3215. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3216. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3217. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3218. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3219. iwl_setup_scan_deferred_work(priv);
  3220. if (priv->cfg->ops->lib->setup_deferred_work)
  3221. priv->cfg->ops->lib->setup_deferred_work(priv);
  3222. init_timer(&priv->statistics_periodic);
  3223. priv->statistics_periodic.data = (unsigned long)priv;
  3224. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3225. init_timer(&priv->ucode_trace);
  3226. priv->ucode_trace.data = (unsigned long)priv;
  3227. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3228. if (priv->cfg->ops->lib->recover_from_tx_stall) {
  3229. init_timer(&priv->monitor_recover);
  3230. priv->monitor_recover.data = (unsigned long)priv;
  3231. priv->monitor_recover.function =
  3232. priv->cfg->ops->lib->recover_from_tx_stall;
  3233. }
  3234. if (!priv->cfg->use_isr_legacy)
  3235. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3236. iwl_irq_tasklet, (unsigned long)priv);
  3237. else
  3238. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3239. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3240. }
  3241. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3242. {
  3243. if (priv->cfg->ops->lib->cancel_deferred_work)
  3244. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3245. cancel_delayed_work_sync(&priv->init_alive_start);
  3246. cancel_delayed_work(&priv->scan_check);
  3247. cancel_work_sync(&priv->start_internal_scan);
  3248. cancel_delayed_work(&priv->alive_start);
  3249. cancel_work_sync(&priv->run_time_calib_work);
  3250. cancel_work_sync(&priv->beacon_update);
  3251. del_timer_sync(&priv->statistics_periodic);
  3252. del_timer_sync(&priv->ucode_trace);
  3253. }
  3254. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3255. struct ieee80211_rate *rates)
  3256. {
  3257. int i;
  3258. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3259. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3260. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3261. rates[i].hw_value_short = i;
  3262. rates[i].flags = 0;
  3263. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3264. /*
  3265. * If CCK != 1M then set short preamble rate flag.
  3266. */
  3267. rates[i].flags |=
  3268. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3269. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3270. }
  3271. }
  3272. }
  3273. static int iwl_init_drv(struct iwl_priv *priv)
  3274. {
  3275. int ret;
  3276. priv->ibss_beacon = NULL;
  3277. spin_lock_init(&priv->sta_lock);
  3278. spin_lock_init(&priv->hcmd_lock);
  3279. INIT_LIST_HEAD(&priv->free_frames);
  3280. mutex_init(&priv->mutex);
  3281. mutex_init(&priv->sync_cmd_mutex);
  3282. priv->ieee_channels = NULL;
  3283. priv->ieee_rates = NULL;
  3284. priv->band = IEEE80211_BAND_2GHZ;
  3285. priv->iw_mode = NL80211_IFTYPE_STATION;
  3286. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3287. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3288. priv->_agn.agg_tids_count = 0;
  3289. /* initialize force reset */
  3290. priv->force_reset[IWL_RF_RESET].reset_duration =
  3291. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3292. priv->force_reset[IWL_FW_RESET].reset_duration =
  3293. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3294. /* Choose which receivers/antennas to use */
  3295. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3296. priv->cfg->ops->hcmd->set_rxon_chain(priv);
  3297. iwl_init_scan_params(priv);
  3298. /* Set the tx_power_user_lmt to the lowest power level
  3299. * this value will get overwritten by channel max power avg
  3300. * from eeprom */
  3301. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3302. ret = iwl_init_channel_map(priv);
  3303. if (ret) {
  3304. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3305. goto err;
  3306. }
  3307. ret = iwlcore_init_geos(priv);
  3308. if (ret) {
  3309. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3310. goto err_free_channel_map;
  3311. }
  3312. iwl_init_hw_rates(priv, priv->ieee_rates);
  3313. return 0;
  3314. err_free_channel_map:
  3315. iwl_free_channel_map(priv);
  3316. err:
  3317. return ret;
  3318. }
  3319. static void iwl_uninit_drv(struct iwl_priv *priv)
  3320. {
  3321. iwl_calib_free_results(priv);
  3322. iwlcore_free_geos(priv);
  3323. iwl_free_channel_map(priv);
  3324. kfree(priv->scan_cmd);
  3325. }
  3326. static struct ieee80211_ops iwl_hw_ops = {
  3327. .tx = iwl_mac_tx,
  3328. .start = iwl_mac_start,
  3329. .stop = iwl_mac_stop,
  3330. .add_interface = iwl_mac_add_interface,
  3331. .remove_interface = iwl_mac_remove_interface,
  3332. .config = iwl_mac_config,
  3333. .configure_filter = iwlagn_configure_filter,
  3334. .set_key = iwl_mac_set_key,
  3335. .update_tkip_key = iwl_mac_update_tkip_key,
  3336. .conf_tx = iwl_mac_conf_tx,
  3337. .reset_tsf = iwl_mac_reset_tsf,
  3338. .bss_info_changed = iwl_bss_info_changed,
  3339. .ampdu_action = iwl_mac_ampdu_action,
  3340. .hw_scan = iwl_mac_hw_scan,
  3341. .sta_notify = iwl_mac_sta_notify,
  3342. .sta_add = iwlagn_mac_sta_add,
  3343. .sta_remove = iwl_mac_sta_remove,
  3344. .channel_switch = iwl_mac_channel_switch,
  3345. .flush = iwl_mac_flush,
  3346. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3347. };
  3348. static void iwl_hw_detect(struct iwl_priv *priv)
  3349. {
  3350. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3351. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3352. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3353. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3354. }
  3355. static int iwl_set_hw_params(struct iwl_priv *priv)
  3356. {
  3357. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3358. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3359. if (priv->cfg->mod_params->amsdu_size_8K)
  3360. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3361. else
  3362. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3363. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3364. if (priv->cfg->mod_params->disable_11n)
  3365. priv->cfg->sku &= ~IWL_SKU_N;
  3366. /* Device-specific setup */
  3367. return priv->cfg->ops->lib->set_hw_params(priv);
  3368. }
  3369. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3370. {
  3371. int err = 0;
  3372. struct iwl_priv *priv;
  3373. struct ieee80211_hw *hw;
  3374. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3375. unsigned long flags;
  3376. u16 pci_cmd, num_mac;
  3377. /************************
  3378. * 1. Allocating HW data
  3379. ************************/
  3380. /* Disabling hardware scan means that mac80211 will perform scans
  3381. * "the hard way", rather than using device's scan. */
  3382. if (cfg->mod_params->disable_hw_scan) {
  3383. if (iwl_debug_level & IWL_DL_INFO)
  3384. dev_printk(KERN_DEBUG, &(pdev->dev),
  3385. "Disabling hw_scan\n");
  3386. iwl_hw_ops.hw_scan = NULL;
  3387. }
  3388. hw = iwl_alloc_all(cfg, &iwl_hw_ops);
  3389. if (!hw) {
  3390. err = -ENOMEM;
  3391. goto out;
  3392. }
  3393. priv = hw->priv;
  3394. /* At this point both hw and priv are allocated. */
  3395. SET_IEEE80211_DEV(hw, &pdev->dev);
  3396. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3397. priv->cfg = cfg;
  3398. priv->pci_dev = pdev;
  3399. priv->inta_mask = CSR_INI_SET_MASK;
  3400. if (iwl_alloc_traffic_mem(priv))
  3401. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3402. /**************************
  3403. * 2. Initializing PCI bus
  3404. **************************/
  3405. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3406. PCIE_LINK_STATE_CLKPM);
  3407. if (pci_enable_device(pdev)) {
  3408. err = -ENODEV;
  3409. goto out_ieee80211_free_hw;
  3410. }
  3411. pci_set_master(pdev);
  3412. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3413. if (!err)
  3414. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3415. if (err) {
  3416. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3417. if (!err)
  3418. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3419. /* both attempts failed: */
  3420. if (err) {
  3421. IWL_WARN(priv, "No suitable DMA available.\n");
  3422. goto out_pci_disable_device;
  3423. }
  3424. }
  3425. err = pci_request_regions(pdev, DRV_NAME);
  3426. if (err)
  3427. goto out_pci_disable_device;
  3428. pci_set_drvdata(pdev, priv);
  3429. /***********************
  3430. * 3. Read REV register
  3431. ***********************/
  3432. priv->hw_base = pci_iomap(pdev, 0, 0);
  3433. if (!priv->hw_base) {
  3434. err = -ENODEV;
  3435. goto out_pci_release_regions;
  3436. }
  3437. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3438. (unsigned long long) pci_resource_len(pdev, 0));
  3439. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3440. /* these spin locks will be used in apm_ops.init and EEPROM access
  3441. * we should init now
  3442. */
  3443. spin_lock_init(&priv->reg_lock);
  3444. spin_lock_init(&priv->lock);
  3445. /*
  3446. * stop and reset the on-board processor just in case it is in a
  3447. * strange state ... like being left stranded by a primary kernel
  3448. * and this is now the kdump kernel trying to start up
  3449. */
  3450. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3451. iwl_hw_detect(priv);
  3452. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3453. priv->cfg->name, priv->hw_rev);
  3454. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3455. * PCI Tx retries from interfering with C3 CPU state */
  3456. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3457. iwl_prepare_card_hw(priv);
  3458. if (!priv->hw_ready) {
  3459. IWL_WARN(priv, "Failed, HW not ready\n");
  3460. goto out_iounmap;
  3461. }
  3462. /*****************
  3463. * 4. Read EEPROM
  3464. *****************/
  3465. /* Read the EEPROM */
  3466. err = iwl_eeprom_init(priv);
  3467. if (err) {
  3468. IWL_ERR(priv, "Unable to init EEPROM\n");
  3469. goto out_iounmap;
  3470. }
  3471. err = iwl_eeprom_check_version(priv);
  3472. if (err)
  3473. goto out_free_eeprom;
  3474. /* extract MAC Address */
  3475. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3476. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3477. priv->hw->wiphy->addresses = priv->addresses;
  3478. priv->hw->wiphy->n_addresses = 1;
  3479. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3480. if (num_mac > 1) {
  3481. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3482. ETH_ALEN);
  3483. priv->addresses[1].addr[5]++;
  3484. priv->hw->wiphy->n_addresses++;
  3485. }
  3486. /************************
  3487. * 5. Setup HW constants
  3488. ************************/
  3489. if (iwl_set_hw_params(priv)) {
  3490. IWL_ERR(priv, "failed to set hw parameters\n");
  3491. goto out_free_eeprom;
  3492. }
  3493. /*******************
  3494. * 6. Setup priv
  3495. *******************/
  3496. err = iwl_init_drv(priv);
  3497. if (err)
  3498. goto out_free_eeprom;
  3499. /* At this point both hw and priv are initialized. */
  3500. /********************
  3501. * 7. Setup services
  3502. ********************/
  3503. spin_lock_irqsave(&priv->lock, flags);
  3504. iwl_disable_interrupts(priv);
  3505. spin_unlock_irqrestore(&priv->lock, flags);
  3506. pci_enable_msi(priv->pci_dev);
  3507. iwl_alloc_isr_ict(priv);
  3508. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr,
  3509. IRQF_SHARED, DRV_NAME, priv);
  3510. if (err) {
  3511. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3512. goto out_disable_msi;
  3513. }
  3514. iwl_setup_deferred_work(priv);
  3515. iwl_setup_rx_handlers(priv);
  3516. /*********************************************
  3517. * 8. Enable interrupts and read RFKILL state
  3518. *********************************************/
  3519. /* enable interrupts if needed: hw bug w/a */
  3520. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3521. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3522. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3523. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3524. }
  3525. iwl_enable_interrupts(priv);
  3526. /* If platform's RF_KILL switch is NOT set to KILL */
  3527. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3528. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3529. else
  3530. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3531. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3532. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3533. iwl_power_initialize(priv);
  3534. iwl_tt_initialize(priv);
  3535. init_completion(&priv->_agn.firmware_loading_complete);
  3536. err = iwl_request_firmware(priv, true);
  3537. if (err)
  3538. goto out_destroy_workqueue;
  3539. return 0;
  3540. out_destroy_workqueue:
  3541. destroy_workqueue(priv->workqueue);
  3542. priv->workqueue = NULL;
  3543. free_irq(priv->pci_dev->irq, priv);
  3544. iwl_free_isr_ict(priv);
  3545. out_disable_msi:
  3546. pci_disable_msi(priv->pci_dev);
  3547. iwl_uninit_drv(priv);
  3548. out_free_eeprom:
  3549. iwl_eeprom_free(priv);
  3550. out_iounmap:
  3551. pci_iounmap(pdev, priv->hw_base);
  3552. out_pci_release_regions:
  3553. pci_set_drvdata(pdev, NULL);
  3554. pci_release_regions(pdev);
  3555. out_pci_disable_device:
  3556. pci_disable_device(pdev);
  3557. out_ieee80211_free_hw:
  3558. iwl_free_traffic_mem(priv);
  3559. ieee80211_free_hw(priv->hw);
  3560. out:
  3561. return err;
  3562. }
  3563. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3564. {
  3565. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3566. unsigned long flags;
  3567. if (!priv)
  3568. return;
  3569. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3570. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3571. iwl_dbgfs_unregister(priv);
  3572. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3573. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3574. * to be called and iwl_down since we are removing the device
  3575. * we need to set STATUS_EXIT_PENDING bit.
  3576. */
  3577. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3578. if (priv->mac80211_registered) {
  3579. ieee80211_unregister_hw(priv->hw);
  3580. priv->mac80211_registered = 0;
  3581. } else {
  3582. iwl_down(priv);
  3583. }
  3584. /*
  3585. * Make sure device is reset to low power before unloading driver.
  3586. * This may be redundant with iwl_down(), but there are paths to
  3587. * run iwl_down() without calling apm_ops.stop(), and there are
  3588. * paths to avoid running iwl_down() at all before leaving driver.
  3589. * This (inexpensive) call *makes sure* device is reset.
  3590. */
  3591. priv->cfg->ops->lib->apm_ops.stop(priv);
  3592. iwl_tt_exit(priv);
  3593. /* make sure we flush any pending irq or
  3594. * tasklet for the driver
  3595. */
  3596. spin_lock_irqsave(&priv->lock, flags);
  3597. iwl_disable_interrupts(priv);
  3598. spin_unlock_irqrestore(&priv->lock, flags);
  3599. iwl_synchronize_irq(priv);
  3600. iwl_dealloc_ucode_pci(priv);
  3601. if (priv->rxq.bd)
  3602. iwlagn_rx_queue_free(priv, &priv->rxq);
  3603. iwlagn_hw_txq_ctx_free(priv);
  3604. iwl_eeprom_free(priv);
  3605. /*netif_stop_queue(dev); */
  3606. flush_workqueue(priv->workqueue);
  3607. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3608. * priv->workqueue... so we can't take down the workqueue
  3609. * until now... */
  3610. destroy_workqueue(priv->workqueue);
  3611. priv->workqueue = NULL;
  3612. iwl_free_traffic_mem(priv);
  3613. free_irq(priv->pci_dev->irq, priv);
  3614. pci_disable_msi(priv->pci_dev);
  3615. pci_iounmap(pdev, priv->hw_base);
  3616. pci_release_regions(pdev);
  3617. pci_disable_device(pdev);
  3618. pci_set_drvdata(pdev, NULL);
  3619. iwl_uninit_drv(priv);
  3620. iwl_free_isr_ict(priv);
  3621. if (priv->ibss_beacon)
  3622. dev_kfree_skb(priv->ibss_beacon);
  3623. ieee80211_free_hw(priv->hw);
  3624. }
  3625. /*****************************************************************************
  3626. *
  3627. * driver and module entry point
  3628. *
  3629. *****************************************************************************/
  3630. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3631. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3632. #ifdef CONFIG_IWL4965
  3633. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3634. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3635. #endif /* CONFIG_IWL4965 */
  3636. #ifdef CONFIG_IWL5000
  3637. /* 5100 Series WiFi */
  3638. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3639. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3640. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3641. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3642. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3643. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3644. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3645. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3646. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3647. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3648. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3649. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3650. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3651. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3652. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3653. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3654. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3655. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3656. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3657. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3658. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3659. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3660. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3661. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3662. /* 5300 Series WiFi */
  3663. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3664. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3665. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3666. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3667. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3668. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3669. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3670. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3671. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3672. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3673. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3674. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3675. /* 5350 Series WiFi/WiMax */
  3676. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3677. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3678. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3679. /* 5150 Series Wifi/WiMax */
  3680. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3681. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3682. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3683. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3684. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3685. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3686. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3687. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3688. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3689. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3690. /* 6x00 Series */
  3691. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3692. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3693. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3694. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3695. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3696. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3697. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3698. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3699. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3700. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3701. /* 6x00 Series Gen2a */
  3702. {IWL_PCI_DEVICE(0x0082, 0x1201, iwl6000g2a_2agn_cfg)},
  3703. {IWL_PCI_DEVICE(0x0085, 0x1211, iwl6000g2a_2agn_cfg)},
  3704. {IWL_PCI_DEVICE(0x0082, 0x1221, iwl6000g2a_2agn_cfg)},
  3705. {IWL_PCI_DEVICE(0x0082, 0x1206, iwl6000g2a_2abg_cfg)},
  3706. {IWL_PCI_DEVICE(0x0085, 0x1216, iwl6000g2a_2abg_cfg)},
  3707. {IWL_PCI_DEVICE(0x0082, 0x1226, iwl6000g2a_2abg_cfg)},
  3708. {IWL_PCI_DEVICE(0x0082, 0x1207, iwl6000g2a_2bg_cfg)},
  3709. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6000g2a_2agn_cfg)},
  3710. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6000g2a_2abg_cfg)},
  3711. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6000g2a_2bg_cfg)},
  3712. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6000g2a_2agn_cfg)},
  3713. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6000g2a_2abg_cfg)},
  3714. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6000g2a_2agn_cfg)},
  3715. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6000g2a_2abg_cfg)},
  3716. /* 6x00 Series Gen2b */
  3717. {IWL_PCI_DEVICE(0x008F, 0x5105, iwl6000g2b_bgn_cfg)},
  3718. {IWL_PCI_DEVICE(0x0090, 0x5115, iwl6000g2b_bgn_cfg)},
  3719. {IWL_PCI_DEVICE(0x008F, 0x5125, iwl6000g2b_bgn_cfg)},
  3720. {IWL_PCI_DEVICE(0x008F, 0x5107, iwl6000g2b_bg_cfg)},
  3721. {IWL_PCI_DEVICE(0x008F, 0x5201, iwl6000g2b_2agn_cfg)},
  3722. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3723. {IWL_PCI_DEVICE(0x008F, 0x5221, iwl6000g2b_2agn_cfg)},
  3724. {IWL_PCI_DEVICE(0x008F, 0x5206, iwl6000g2b_2abg_cfg)},
  3725. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3726. {IWL_PCI_DEVICE(0x008F, 0x5226, iwl6000g2b_2abg_cfg)},
  3727. {IWL_PCI_DEVICE(0x008F, 0x5207, iwl6000g2b_2bg_cfg)},
  3728. {IWL_PCI_DEVICE(0x008A, 0x5301, iwl6000g2b_bgn_cfg)},
  3729. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl6000g2b_bgn_cfg)},
  3730. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl6000g2b_bg_cfg)},
  3731. {IWL_PCI_DEVICE(0x008A, 0x5321, iwl6000g2b_bgn_cfg)},
  3732. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl6000g2b_bgn_cfg)},
  3733. {IWL_PCI_DEVICE(0x008B, 0x5311, iwl6000g2b_bgn_cfg)},
  3734. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl6000g2b_bgn_cfg)},
  3735. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6000g2b_2agn_cfg)},
  3736. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6000g2b_2bgn_cfg)},
  3737. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6000g2b_2abg_cfg)},
  3738. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6000g2b_2agn_cfg)},
  3739. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6000g2b_2bgn_cfg)},
  3740. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6000g2b_2abg_cfg)},
  3741. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6000g2b_2bg_cfg)},
  3742. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6000g2b_2agn_cfg)},
  3743. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6000g2b_2bgn_cfg)},
  3744. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6000g2b_2abg_cfg)},
  3745. /* 6x50 WiFi/WiMax Series */
  3746. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3747. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3748. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3749. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3750. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3751. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3752. /* 6x50 WiFi/WiMax Series Gen2 */
  3753. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6050g2_bgn_cfg)},
  3754. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6050g2_bgn_cfg)},
  3755. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6050g2_bgn_cfg)},
  3756. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6050g2_bgn_cfg)},
  3757. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6050g2_bgn_cfg)},
  3758. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6050g2_bgn_cfg)},
  3759. /* 1000 Series WiFi */
  3760. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3761. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3762. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3763. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3764. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3765. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3766. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3767. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3768. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3769. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3770. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3771. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3772. #endif /* CONFIG_IWL5000 */
  3773. {0}
  3774. };
  3775. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3776. static struct pci_driver iwl_driver = {
  3777. .name = DRV_NAME,
  3778. .id_table = iwl_hw_card_ids,
  3779. .probe = iwl_pci_probe,
  3780. .remove = __devexit_p(iwl_pci_remove),
  3781. #ifdef CONFIG_PM
  3782. .suspend = iwl_pci_suspend,
  3783. .resume = iwl_pci_resume,
  3784. #endif
  3785. };
  3786. static int __init iwl_init(void)
  3787. {
  3788. int ret;
  3789. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3790. pr_info(DRV_COPYRIGHT "\n");
  3791. ret = iwlagn_rate_control_register();
  3792. if (ret) {
  3793. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3794. return ret;
  3795. }
  3796. ret = pci_register_driver(&iwl_driver);
  3797. if (ret) {
  3798. pr_err("Unable to initialize PCI module\n");
  3799. goto error_register;
  3800. }
  3801. return ret;
  3802. error_register:
  3803. iwlagn_rate_control_unregister();
  3804. return ret;
  3805. }
  3806. static void __exit iwl_exit(void)
  3807. {
  3808. pci_unregister_driver(&iwl_driver);
  3809. iwlagn_rate_control_unregister();
  3810. }
  3811. module_exit(iwl_exit);
  3812. module_init(iwl_init);
  3813. #ifdef CONFIG_IWLWIFI_DEBUG
  3814. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3815. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3816. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3817. MODULE_PARM_DESC(debug, "debug output mask");
  3818. #endif
  3819. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3820. MODULE_PARM_DESC(swcrypto50,
  3821. "using crypto in software (default 0 [hardware]) (deprecated)");
  3822. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3823. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3824. module_param_named(queues_num50,
  3825. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3826. MODULE_PARM_DESC(queues_num50,
  3827. "number of hw queues in 50xx series (deprecated)");
  3828. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3829. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3830. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3831. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3832. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3833. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3834. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3835. int, S_IRUGO);
  3836. MODULE_PARM_DESC(amsdu_size_8K50,
  3837. "enable 8K amsdu size in 50XX series (deprecated)");
  3838. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3839. int, S_IRUGO);
  3840. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3841. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3842. MODULE_PARM_DESC(fw_restart50,
  3843. "restart firmware in case of error (deprecated)");
  3844. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3845. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3846. module_param_named(
  3847. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3848. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  3849. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3850. S_IRUGO);
  3851. MODULE_PARM_DESC(ucode_alternative,
  3852. "specify ucode alternative to use from ucode file");