xhci-ring.c 110 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. /*
  23. * Ring initialization rules:
  24. * 1. Each segment is initialized to zero, except for link TRBs.
  25. * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
  26. * Consumer Cycle State (CCS), depending on ring function.
  27. * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
  28. *
  29. * Ring behavior rules:
  30. * 1. A ring is empty if enqueue == dequeue. This means there will always be at
  31. * least one free TRB in the ring. This is useful if you want to turn that
  32. * into a link TRB and expand the ring.
  33. * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
  34. * link TRB, then load the pointer with the address in the link TRB. If the
  35. * link TRB had its toggle bit set, you may need to update the ring cycle
  36. * state (see cycle bit rules). You may have to do this multiple times
  37. * until you reach a non-link TRB.
  38. * 3. A ring is full if enqueue++ (for the definition of increment above)
  39. * equals the dequeue pointer.
  40. *
  41. * Cycle bit rules:
  42. * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
  43. * in a link TRB, it must toggle the ring cycle state.
  44. * 2. When a producer increments an enqueue pointer and encounters a toggle bit
  45. * in a link TRB, it must toggle the ring cycle state.
  46. *
  47. * Producer rules:
  48. * 1. Check if ring is full before you enqueue.
  49. * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
  50. * Update enqueue pointer between each write (which may update the ring
  51. * cycle state).
  52. * 3. Notify consumer. If SW is producer, it rings the doorbell for command
  53. * and endpoint rings. If HC is the producer for the event ring,
  54. * and it generates an interrupt according to interrupt modulation rules.
  55. *
  56. * Consumer rules:
  57. * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
  58. * the TRB is owned by the consumer.
  59. * 2. Update dequeue pointer (which may update the ring cycle state) and
  60. * continue processing TRBs until you reach a TRB which is not owned by you.
  61. * 3. Notify the producer. SW is the consumer for the event ring, and it
  62. * updates event ring dequeue pointer. HC is the consumer for the command and
  63. * endpoint rings; it generates events on the event ring for these.
  64. */
  65. #include <linux/scatterlist.h>
  66. #include <linux/slab.h>
  67. #include "xhci.h"
  68. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  69. struct xhci_virt_device *virt_dev,
  70. struct xhci_event_cmd *event);
  71. /*
  72. * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
  73. * address of the TRB.
  74. */
  75. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
  76. union xhci_trb *trb)
  77. {
  78. unsigned long segment_offset;
  79. if (!seg || !trb || trb < seg->trbs)
  80. return 0;
  81. /* offset in TRBs */
  82. segment_offset = trb - seg->trbs;
  83. if (segment_offset > TRBS_PER_SEGMENT)
  84. return 0;
  85. return seg->dma + (segment_offset * sizeof(*trb));
  86. }
  87. /* Does this link TRB point to the first segment in a ring,
  88. * or was the previous TRB the last TRB on the last segment in the ERST?
  89. */
  90. static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
  91. struct xhci_segment *seg, union xhci_trb *trb)
  92. {
  93. if (ring == xhci->event_ring)
  94. return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
  95. (seg->next == xhci->event_ring->first_seg);
  96. else
  97. return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
  98. }
  99. /* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
  100. * segment? I.e. would the updated event TRB pointer step off the end of the
  101. * event seg?
  102. */
  103. static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  104. struct xhci_segment *seg, union xhci_trb *trb)
  105. {
  106. if (ring == xhci->event_ring)
  107. return trb == &seg->trbs[TRBS_PER_SEGMENT];
  108. else
  109. return (le32_to_cpu(trb->link.control) & TRB_TYPE_BITMASK)
  110. == TRB_TYPE(TRB_LINK);
  111. }
  112. static int enqueue_is_link_trb(struct xhci_ring *ring)
  113. {
  114. struct xhci_link_trb *link = &ring->enqueue->link;
  115. return ((le32_to_cpu(link->control) & TRB_TYPE_BITMASK) ==
  116. TRB_TYPE(TRB_LINK));
  117. }
  118. /* Updates trb to point to the next TRB in the ring, and updates seg if the next
  119. * TRB is in a new segment. This does not skip over link TRBs, and it does not
  120. * effect the ring dequeue or enqueue pointers.
  121. */
  122. static void next_trb(struct xhci_hcd *xhci,
  123. struct xhci_ring *ring,
  124. struct xhci_segment **seg,
  125. union xhci_trb **trb)
  126. {
  127. if (last_trb(xhci, ring, *seg, *trb)) {
  128. *seg = (*seg)->next;
  129. *trb = ((*seg)->trbs);
  130. } else {
  131. (*trb)++;
  132. }
  133. }
  134. /*
  135. * See Cycle bit rules. SW is the consumer for the event ring only.
  136. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  137. */
  138. static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
  139. {
  140. union xhci_trb *next = ++(ring->dequeue);
  141. unsigned long long addr;
  142. ring->deq_updates++;
  143. /* Update the dequeue pointer further if that was a link TRB or we're at
  144. * the end of an event ring segment (which doesn't have link TRBS)
  145. */
  146. while (last_trb(xhci, ring, ring->deq_seg, next)) {
  147. if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
  148. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  149. if (!in_interrupt())
  150. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  151. ring,
  152. (unsigned int) ring->cycle_state);
  153. }
  154. ring->deq_seg = ring->deq_seg->next;
  155. ring->dequeue = ring->deq_seg->trbs;
  156. next = ring->dequeue;
  157. }
  158. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
  159. if (ring == xhci->event_ring)
  160. xhci_dbg(xhci, "Event ring deq = 0x%llx (DMA)\n", addr);
  161. else if (ring == xhci->cmd_ring)
  162. xhci_dbg(xhci, "Command ring deq = 0x%llx (DMA)\n", addr);
  163. else
  164. xhci_dbg(xhci, "Ring deq = 0x%llx (DMA)\n", addr);
  165. }
  166. /*
  167. * See Cycle bit rules. SW is the consumer for the event ring only.
  168. * Don't make a ring full of link TRBs. That would be dumb and this would loop.
  169. *
  170. * If we've just enqueued a TRB that is in the middle of a TD (meaning the
  171. * chain bit is set), then set the chain bit in all the following link TRBs.
  172. * If we've enqueued the last TRB in a TD, make sure the following link TRBs
  173. * have their chain bit cleared (so that each Link TRB is a separate TD).
  174. *
  175. * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
  176. * set, but other sections talk about dealing with the chain bit set. This was
  177. * fixed in the 0.96 specification errata, but we have to assume that all 0.95
  178. * xHCI hardware can't handle the chain bit being cleared on a link TRB.
  179. *
  180. * @more_trbs_coming: Will you enqueue more TRBs before calling
  181. * prepare_transfer()?
  182. */
  183. static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
  184. bool consumer, bool more_trbs_coming)
  185. {
  186. u32 chain;
  187. union xhci_trb *next;
  188. unsigned long long addr;
  189. chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
  190. next = ++(ring->enqueue);
  191. ring->enq_updates++;
  192. /* Update the dequeue pointer further if that was a link TRB or we're at
  193. * the end of an event ring segment (which doesn't have link TRBS)
  194. */
  195. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  196. if (!consumer) {
  197. if (ring != xhci->event_ring) {
  198. /*
  199. * If the caller doesn't plan on enqueueing more
  200. * TDs before ringing the doorbell, then we
  201. * don't want to give the link TRB to the
  202. * hardware just yet. We'll give the link TRB
  203. * back in prepare_ring() just before we enqueue
  204. * the TD at the top of the ring.
  205. */
  206. if (!chain && !more_trbs_coming)
  207. break;
  208. /* If we're not dealing with 0.95 hardware,
  209. * carry over the chain bit of the previous TRB
  210. * (which may mean the chain bit is cleared).
  211. */
  212. if (!xhci_link_trb_quirk(xhci)) {
  213. next->link.control &=
  214. cpu_to_le32(~TRB_CHAIN);
  215. next->link.control |=
  216. cpu_to_le32(chain);
  217. }
  218. /* Give this link TRB to the hardware */
  219. wmb();
  220. next->link.control ^= cpu_to_le32(TRB_CYCLE);
  221. }
  222. /* Toggle the cycle bit after the last ring segment. */
  223. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  224. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  225. if (!in_interrupt())
  226. xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
  227. ring,
  228. (unsigned int) ring->cycle_state);
  229. }
  230. }
  231. ring->enq_seg = ring->enq_seg->next;
  232. ring->enqueue = ring->enq_seg->trbs;
  233. next = ring->enqueue;
  234. }
  235. addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
  236. if (ring == xhci->event_ring)
  237. xhci_dbg(xhci, "Event ring enq = 0x%llx (DMA)\n", addr);
  238. else if (ring == xhci->cmd_ring)
  239. xhci_dbg(xhci, "Command ring enq = 0x%llx (DMA)\n", addr);
  240. else
  241. xhci_dbg(xhci, "Ring enq = 0x%llx (DMA)\n", addr);
  242. }
  243. /*
  244. * Check to see if there's room to enqueue num_trbs on the ring. See rules
  245. * above.
  246. * FIXME: this would be simpler and faster if we just kept track of the number
  247. * of free TRBs in a ring.
  248. */
  249. static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
  250. unsigned int num_trbs)
  251. {
  252. int i;
  253. union xhci_trb *enq = ring->enqueue;
  254. struct xhci_segment *enq_seg = ring->enq_seg;
  255. struct xhci_segment *cur_seg;
  256. unsigned int left_on_ring;
  257. /* If we are currently pointing to a link TRB, advance the
  258. * enqueue pointer before checking for space */
  259. while (last_trb(xhci, ring, enq_seg, enq)) {
  260. enq_seg = enq_seg->next;
  261. enq = enq_seg->trbs;
  262. }
  263. /* Check if ring is empty */
  264. if (enq == ring->dequeue) {
  265. /* Can't use link trbs */
  266. left_on_ring = TRBS_PER_SEGMENT - 1;
  267. for (cur_seg = enq_seg->next; cur_seg != enq_seg;
  268. cur_seg = cur_seg->next)
  269. left_on_ring += TRBS_PER_SEGMENT - 1;
  270. /* Always need one TRB free in the ring. */
  271. left_on_ring -= 1;
  272. if (num_trbs > left_on_ring) {
  273. xhci_warn(xhci, "Not enough room on ring; "
  274. "need %u TRBs, %u TRBs left\n",
  275. num_trbs, left_on_ring);
  276. return 0;
  277. }
  278. return 1;
  279. }
  280. /* Make sure there's an extra empty TRB available */
  281. for (i = 0; i <= num_trbs; ++i) {
  282. if (enq == ring->dequeue)
  283. return 0;
  284. enq++;
  285. while (last_trb(xhci, ring, enq_seg, enq)) {
  286. enq_seg = enq_seg->next;
  287. enq = enq_seg->trbs;
  288. }
  289. }
  290. return 1;
  291. }
  292. /* Ring the host controller doorbell after placing a command on the ring */
  293. void xhci_ring_cmd_db(struct xhci_hcd *xhci)
  294. {
  295. xhci_dbg(xhci, "// Ding dong!\n");
  296. xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
  297. /* Flush PCI posted writes */
  298. xhci_readl(xhci, &xhci->dba->doorbell[0]);
  299. }
  300. void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
  301. unsigned int slot_id,
  302. unsigned int ep_index,
  303. unsigned int stream_id)
  304. {
  305. __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
  306. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  307. unsigned int ep_state = ep->ep_state;
  308. /* Don't ring the doorbell for this endpoint if there are pending
  309. * cancellations because we don't want to interrupt processing.
  310. * We don't want to restart any stream rings if there's a set dequeue
  311. * pointer command pending because the device can choose to start any
  312. * stream once the endpoint is on the HW schedule.
  313. * FIXME - check all the stream rings for pending cancellations.
  314. */
  315. if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
  316. (ep_state & EP_HALTED))
  317. return;
  318. xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
  319. /* The CPU has better things to do at this point than wait for a
  320. * write-posting flush. It'll get there soon enough.
  321. */
  322. }
  323. /* Ring the doorbell for any rings with pending URBs */
  324. static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
  325. unsigned int slot_id,
  326. unsigned int ep_index)
  327. {
  328. unsigned int stream_id;
  329. struct xhci_virt_ep *ep;
  330. ep = &xhci->devs[slot_id]->eps[ep_index];
  331. /* A ring has pending URBs if its TD list is not empty */
  332. if (!(ep->ep_state & EP_HAS_STREAMS)) {
  333. if (!(list_empty(&ep->ring->td_list)))
  334. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
  335. return;
  336. }
  337. for (stream_id = 1; stream_id < ep->stream_info->num_streams;
  338. stream_id++) {
  339. struct xhci_stream_info *stream_info = ep->stream_info;
  340. if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
  341. xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
  342. stream_id);
  343. }
  344. }
  345. /*
  346. * Find the segment that trb is in. Start searching in start_seg.
  347. * If we must move past a segment that has a link TRB with a toggle cycle state
  348. * bit set, then we will toggle the value pointed at by cycle_state.
  349. */
  350. static struct xhci_segment *find_trb_seg(
  351. struct xhci_segment *start_seg,
  352. union xhci_trb *trb, int *cycle_state)
  353. {
  354. struct xhci_segment *cur_seg = start_seg;
  355. struct xhci_generic_trb *generic_trb;
  356. while (cur_seg->trbs > trb ||
  357. &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
  358. generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
  359. if (le32_to_cpu(generic_trb->field[3]) & LINK_TOGGLE)
  360. *cycle_state ^= 0x1;
  361. cur_seg = cur_seg->next;
  362. if (cur_seg == start_seg)
  363. /* Looped over the entire list. Oops! */
  364. return NULL;
  365. }
  366. return cur_seg;
  367. }
  368. static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  369. unsigned int slot_id, unsigned int ep_index,
  370. unsigned int stream_id)
  371. {
  372. struct xhci_virt_ep *ep;
  373. ep = &xhci->devs[slot_id]->eps[ep_index];
  374. /* Common case: no streams */
  375. if (!(ep->ep_state & EP_HAS_STREAMS))
  376. return ep->ring;
  377. if (stream_id == 0) {
  378. xhci_warn(xhci,
  379. "WARN: Slot ID %u, ep index %u has streams, "
  380. "but URB has no stream ID.\n",
  381. slot_id, ep_index);
  382. return NULL;
  383. }
  384. if (stream_id < ep->stream_info->num_streams)
  385. return ep->stream_info->stream_rings[stream_id];
  386. xhci_warn(xhci,
  387. "WARN: Slot ID %u, ep index %u has "
  388. "stream IDs 1 to %u allocated, "
  389. "but stream ID %u is requested.\n",
  390. slot_id, ep_index,
  391. ep->stream_info->num_streams - 1,
  392. stream_id);
  393. return NULL;
  394. }
  395. /* Get the right ring for the given URB.
  396. * If the endpoint supports streams, boundary check the URB's stream ID.
  397. * If the endpoint doesn't support streams, return the singular endpoint ring.
  398. */
  399. static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  400. struct urb *urb)
  401. {
  402. return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
  403. xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
  404. }
  405. /*
  406. * Move the xHC's endpoint ring dequeue pointer past cur_td.
  407. * Record the new state of the xHC's endpoint ring dequeue segment,
  408. * dequeue pointer, and new consumer cycle state in state.
  409. * Update our internal representation of the ring's dequeue pointer.
  410. *
  411. * We do this in three jumps:
  412. * - First we update our new ring state to be the same as when the xHC stopped.
  413. * - Then we traverse the ring to find the segment that contains
  414. * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
  415. * any link TRBs with the toggle cycle bit set.
  416. * - Finally we move the dequeue state one TRB further, toggling the cycle bit
  417. * if we've moved it past a link TRB with the toggle cycle bit set.
  418. *
  419. * Some of the uses of xhci_generic_trb are grotty, but if they're done
  420. * with correct __le32 accesses they should work fine. Only users of this are
  421. * in here.
  422. */
  423. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  424. unsigned int slot_id, unsigned int ep_index,
  425. unsigned int stream_id, struct xhci_td *cur_td,
  426. struct xhci_dequeue_state *state)
  427. {
  428. struct xhci_virt_device *dev = xhci->devs[slot_id];
  429. struct xhci_ring *ep_ring;
  430. struct xhci_generic_trb *trb;
  431. struct xhci_ep_ctx *ep_ctx;
  432. dma_addr_t addr;
  433. ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
  434. ep_index, stream_id);
  435. if (!ep_ring) {
  436. xhci_warn(xhci, "WARN can't find new dequeue state "
  437. "for invalid stream ID %u.\n",
  438. stream_id);
  439. return;
  440. }
  441. state->new_cycle_state = 0;
  442. xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
  443. state->new_deq_seg = find_trb_seg(cur_td->start_seg,
  444. dev->eps[ep_index].stopped_trb,
  445. &state->new_cycle_state);
  446. if (!state->new_deq_seg) {
  447. WARN_ON(1);
  448. return;
  449. }
  450. /* Dig out the cycle state saved by the xHC during the stop ep cmd */
  451. xhci_dbg(xhci, "Finding endpoint context\n");
  452. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  453. state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
  454. state->new_deq_ptr = cur_td->last_trb;
  455. xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
  456. state->new_deq_seg = find_trb_seg(state->new_deq_seg,
  457. state->new_deq_ptr,
  458. &state->new_cycle_state);
  459. if (!state->new_deq_seg) {
  460. WARN_ON(1);
  461. return;
  462. }
  463. trb = &state->new_deq_ptr->generic;
  464. if ((le32_to_cpu(trb->field[3]) & TRB_TYPE_BITMASK) ==
  465. TRB_TYPE(TRB_LINK) && (le32_to_cpu(trb->field[3]) & LINK_TOGGLE))
  466. state->new_cycle_state ^= 0x1;
  467. next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
  468. /*
  469. * If there is only one segment in a ring, find_trb_seg()'s while loop
  470. * will not run, and it will return before it has a chance to see if it
  471. * needs to toggle the cycle bit. It can't tell if the stalled transfer
  472. * ended just before the link TRB on a one-segment ring, or if the TD
  473. * wrapped around the top of the ring, because it doesn't have the TD in
  474. * question. Look for the one-segment case where stalled TRB's address
  475. * is greater than the new dequeue pointer address.
  476. */
  477. if (ep_ring->first_seg == ep_ring->first_seg->next &&
  478. state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
  479. state->new_cycle_state ^= 0x1;
  480. xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
  481. /* Don't update the ring cycle state for the producer (us). */
  482. xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
  483. state->new_deq_seg);
  484. addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
  485. xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
  486. (unsigned long long) addr);
  487. }
  488. static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  489. struct xhci_td *cur_td)
  490. {
  491. struct xhci_segment *cur_seg;
  492. union xhci_trb *cur_trb;
  493. for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
  494. true;
  495. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  496. if ((le32_to_cpu(cur_trb->generic.field[3]) & TRB_TYPE_BITMASK)
  497. == TRB_TYPE(TRB_LINK)) {
  498. /* Unchain any chained Link TRBs, but
  499. * leave the pointers intact.
  500. */
  501. cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
  502. xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
  503. xhci_dbg(xhci, "Address = %p (0x%llx dma); "
  504. "in seg %p (0x%llx dma)\n",
  505. cur_trb,
  506. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  507. cur_seg,
  508. (unsigned long long)cur_seg->dma);
  509. } else {
  510. cur_trb->generic.field[0] = 0;
  511. cur_trb->generic.field[1] = 0;
  512. cur_trb->generic.field[2] = 0;
  513. /* Preserve only the cycle bit of this TRB */
  514. cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
  515. cur_trb->generic.field[3] |= cpu_to_le32(
  516. TRB_TYPE(TRB_TR_NOOP));
  517. xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
  518. "in seg %p (0x%llx dma)\n",
  519. cur_trb,
  520. (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
  521. cur_seg,
  522. (unsigned long long)cur_seg->dma);
  523. }
  524. if (cur_trb == cur_td->last_trb)
  525. break;
  526. }
  527. }
  528. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  529. unsigned int ep_index, unsigned int stream_id,
  530. struct xhci_segment *deq_seg,
  531. union xhci_trb *deq_ptr, u32 cycle_state);
  532. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  533. unsigned int slot_id, unsigned int ep_index,
  534. unsigned int stream_id,
  535. struct xhci_dequeue_state *deq_state)
  536. {
  537. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  538. xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
  539. "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
  540. deq_state->new_deq_seg,
  541. (unsigned long long)deq_state->new_deq_seg->dma,
  542. deq_state->new_deq_ptr,
  543. (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
  544. deq_state->new_cycle_state);
  545. queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
  546. deq_state->new_deq_seg,
  547. deq_state->new_deq_ptr,
  548. (u32) deq_state->new_cycle_state);
  549. /* Stop the TD queueing code from ringing the doorbell until
  550. * this command completes. The HC won't set the dequeue pointer
  551. * if the ring is running, and ringing the doorbell starts the
  552. * ring running.
  553. */
  554. ep->ep_state |= SET_DEQ_PENDING;
  555. }
  556. static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
  557. struct xhci_virt_ep *ep)
  558. {
  559. ep->ep_state &= ~EP_HALT_PENDING;
  560. /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
  561. * timer is running on another CPU, we don't decrement stop_cmds_pending
  562. * (since we didn't successfully stop the watchdog timer).
  563. */
  564. if (del_timer(&ep->stop_cmd_timer))
  565. ep->stop_cmds_pending--;
  566. }
  567. /* Must be called with xhci->lock held in interrupt context */
  568. static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
  569. struct xhci_td *cur_td, int status, char *adjective)
  570. {
  571. struct usb_hcd *hcd;
  572. struct urb *urb;
  573. struct urb_priv *urb_priv;
  574. urb = cur_td->urb;
  575. urb_priv = urb->hcpriv;
  576. urb_priv->td_cnt++;
  577. hcd = bus_to_hcd(urb->dev->bus);
  578. /* Only giveback urb when this is the last td in urb */
  579. if (urb_priv->td_cnt == urb_priv->length) {
  580. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  581. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  582. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  583. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  584. usb_amd_quirk_pll_enable();
  585. }
  586. }
  587. usb_hcd_unlink_urb_from_ep(hcd, urb);
  588. xhci_dbg(xhci, "Giveback %s URB %p\n", adjective, urb);
  589. spin_unlock(&xhci->lock);
  590. usb_hcd_giveback_urb(hcd, urb, status);
  591. xhci_urb_free_priv(xhci, urb_priv);
  592. spin_lock(&xhci->lock);
  593. xhci_dbg(xhci, "%s URB given back\n", adjective);
  594. }
  595. }
  596. /*
  597. * When we get a command completion for a Stop Endpoint Command, we need to
  598. * unlink any cancelled TDs from the ring. There are two ways to do that:
  599. *
  600. * 1. If the HW was in the middle of processing the TD that needs to be
  601. * cancelled, then we must move the ring's dequeue pointer past the last TRB
  602. * in the TD with a Set Dequeue Pointer Command.
  603. * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
  604. * bit cleared) so that the HW will skip over them.
  605. */
  606. static void handle_stopped_endpoint(struct xhci_hcd *xhci,
  607. union xhci_trb *trb, struct xhci_event_cmd *event)
  608. {
  609. unsigned int slot_id;
  610. unsigned int ep_index;
  611. struct xhci_virt_device *virt_dev;
  612. struct xhci_ring *ep_ring;
  613. struct xhci_virt_ep *ep;
  614. struct list_head *entry;
  615. struct xhci_td *cur_td = NULL;
  616. struct xhci_td *last_unlinked_td;
  617. struct xhci_dequeue_state deq_state;
  618. if (unlikely(TRB_TO_SUSPEND_PORT(
  619. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
  620. slot_id = TRB_TO_SLOT_ID(
  621. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  622. virt_dev = xhci->devs[slot_id];
  623. if (virt_dev)
  624. handle_cmd_in_cmd_wait_list(xhci, virt_dev,
  625. event);
  626. else
  627. xhci_warn(xhci, "Stop endpoint command "
  628. "completion for disabled slot %u\n",
  629. slot_id);
  630. return;
  631. }
  632. memset(&deq_state, 0, sizeof(deq_state));
  633. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  634. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  635. ep = &xhci->devs[slot_id]->eps[ep_index];
  636. if (list_empty(&ep->cancelled_td_list)) {
  637. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  638. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  639. return;
  640. }
  641. /* Fix up the ep ring first, so HW stops executing cancelled TDs.
  642. * We have the xHCI lock, so nothing can modify this list until we drop
  643. * it. We're also in the event handler, so we can't get re-interrupted
  644. * if another Stop Endpoint command completes
  645. */
  646. list_for_each(entry, &ep->cancelled_td_list) {
  647. cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
  648. xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
  649. cur_td->first_trb,
  650. (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
  651. ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
  652. if (!ep_ring) {
  653. /* This shouldn't happen unless a driver is mucking
  654. * with the stream ID after submission. This will
  655. * leave the TD on the hardware ring, and the hardware
  656. * will try to execute it, and may access a buffer
  657. * that has already been freed. In the best case, the
  658. * hardware will execute it, and the event handler will
  659. * ignore the completion event for that TD, since it was
  660. * removed from the td_list for that endpoint. In
  661. * short, don't muck with the stream ID after
  662. * submission.
  663. */
  664. xhci_warn(xhci, "WARN Cancelled URB %p "
  665. "has invalid stream ID %u.\n",
  666. cur_td->urb,
  667. cur_td->urb->stream_id);
  668. goto remove_finished_td;
  669. }
  670. /*
  671. * If we stopped on the TD we need to cancel, then we have to
  672. * move the xHC endpoint ring dequeue pointer past this TD.
  673. */
  674. if (cur_td == ep->stopped_td)
  675. xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
  676. cur_td->urb->stream_id,
  677. cur_td, &deq_state);
  678. else
  679. td_to_noop(xhci, ep_ring, cur_td);
  680. remove_finished_td:
  681. /*
  682. * The event handler won't see a completion for this TD anymore,
  683. * so remove it from the endpoint ring's TD list. Keep it in
  684. * the cancelled TD list for URB completion later.
  685. */
  686. list_del(&cur_td->td_list);
  687. }
  688. last_unlinked_td = cur_td;
  689. xhci_stop_watchdog_timer_in_irq(xhci, ep);
  690. /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
  691. if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
  692. xhci_queue_new_dequeue_state(xhci,
  693. slot_id, ep_index,
  694. ep->stopped_td->urb->stream_id,
  695. &deq_state);
  696. xhci_ring_cmd_db(xhci);
  697. } else {
  698. /* Otherwise ring the doorbell(s) to restart queued transfers */
  699. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  700. }
  701. ep->stopped_td = NULL;
  702. ep->stopped_trb = NULL;
  703. /*
  704. * Drop the lock and complete the URBs in the cancelled TD list.
  705. * New TDs to be cancelled might be added to the end of the list before
  706. * we can complete all the URBs for the TDs we already unlinked.
  707. * So stop when we've completed the URB for the last TD we unlinked.
  708. */
  709. do {
  710. cur_td = list_entry(ep->cancelled_td_list.next,
  711. struct xhci_td, cancelled_td_list);
  712. list_del(&cur_td->cancelled_td_list);
  713. /* Clean up the cancelled URB */
  714. /* Doesn't matter what we pass for status, since the core will
  715. * just overwrite it (because the URB has been unlinked).
  716. */
  717. xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
  718. /* Stop processing the cancelled list if the watchdog timer is
  719. * running.
  720. */
  721. if (xhci->xhc_state & XHCI_STATE_DYING)
  722. return;
  723. } while (cur_td != last_unlinked_td);
  724. /* Return to the event handler with xhci->lock re-acquired */
  725. }
  726. /* Watchdog timer function for when a stop endpoint command fails to complete.
  727. * In this case, we assume the host controller is broken or dying or dead. The
  728. * host may still be completing some other events, so we have to be careful to
  729. * let the event ring handler and the URB dequeueing/enqueueing functions know
  730. * through xhci->state.
  731. *
  732. * The timer may also fire if the host takes a very long time to respond to the
  733. * command, and the stop endpoint command completion handler cannot delete the
  734. * timer before the timer function is called. Another endpoint cancellation may
  735. * sneak in before the timer function can grab the lock, and that may queue
  736. * another stop endpoint command and add the timer back. So we cannot use a
  737. * simple flag to say whether there is a pending stop endpoint command for a
  738. * particular endpoint.
  739. *
  740. * Instead we use a combination of that flag and a counter for the number of
  741. * pending stop endpoint commands. If the timer is the tail end of the last
  742. * stop endpoint command, and the endpoint's command is still pending, we assume
  743. * the host is dying.
  744. */
  745. void xhci_stop_endpoint_command_watchdog(unsigned long arg)
  746. {
  747. struct xhci_hcd *xhci;
  748. struct xhci_virt_ep *ep;
  749. struct xhci_virt_ep *temp_ep;
  750. struct xhci_ring *ring;
  751. struct xhci_td *cur_td;
  752. int ret, i, j;
  753. ep = (struct xhci_virt_ep *) arg;
  754. xhci = ep->xhci;
  755. spin_lock(&xhci->lock);
  756. ep->stop_cmds_pending--;
  757. if (xhci->xhc_state & XHCI_STATE_DYING) {
  758. xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
  759. "xHCI as DYING, exiting.\n");
  760. spin_unlock(&xhci->lock);
  761. return;
  762. }
  763. if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
  764. xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
  765. "exiting.\n");
  766. spin_unlock(&xhci->lock);
  767. return;
  768. }
  769. xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
  770. xhci_warn(xhci, "Assuming host is dying, halting host.\n");
  771. /* Oops, HC is dead or dying or at least not responding to the stop
  772. * endpoint command.
  773. */
  774. xhci->xhc_state |= XHCI_STATE_DYING;
  775. /* Disable interrupts from the host controller and start halting it */
  776. xhci_quiesce(xhci);
  777. spin_unlock(&xhci->lock);
  778. ret = xhci_halt(xhci);
  779. spin_lock(&xhci->lock);
  780. if (ret < 0) {
  781. /* This is bad; the host is not responding to commands and it's
  782. * not allowing itself to be halted. At least interrupts are
  783. * disabled. If we call usb_hc_died(), it will attempt to
  784. * disconnect all device drivers under this host. Those
  785. * disconnect() methods will wait for all URBs to be unlinked,
  786. * so we must complete them.
  787. */
  788. xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
  789. xhci_warn(xhci, "Completing active URBs anyway.\n");
  790. /* We could turn all TDs on the rings to no-ops. This won't
  791. * help if the host has cached part of the ring, and is slow if
  792. * we want to preserve the cycle bit. Skip it and hope the host
  793. * doesn't touch the memory.
  794. */
  795. }
  796. for (i = 0; i < MAX_HC_SLOTS; i++) {
  797. if (!xhci->devs[i])
  798. continue;
  799. for (j = 0; j < 31; j++) {
  800. temp_ep = &xhci->devs[i]->eps[j];
  801. ring = temp_ep->ring;
  802. if (!ring)
  803. continue;
  804. xhci_dbg(xhci, "Killing URBs for slot ID %u, "
  805. "ep index %u\n", i, j);
  806. while (!list_empty(&ring->td_list)) {
  807. cur_td = list_first_entry(&ring->td_list,
  808. struct xhci_td,
  809. td_list);
  810. list_del(&cur_td->td_list);
  811. if (!list_empty(&cur_td->cancelled_td_list))
  812. list_del(&cur_td->cancelled_td_list);
  813. xhci_giveback_urb_in_irq(xhci, cur_td,
  814. -ESHUTDOWN, "killed");
  815. }
  816. while (!list_empty(&temp_ep->cancelled_td_list)) {
  817. cur_td = list_first_entry(
  818. &temp_ep->cancelled_td_list,
  819. struct xhci_td,
  820. cancelled_td_list);
  821. list_del(&cur_td->cancelled_td_list);
  822. xhci_giveback_urb_in_irq(xhci, cur_td,
  823. -ESHUTDOWN, "killed");
  824. }
  825. }
  826. }
  827. spin_unlock(&xhci->lock);
  828. xhci_dbg(xhci, "Calling usb_hc_died()\n");
  829. usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
  830. xhci_dbg(xhci, "xHCI host controller is dead.\n");
  831. }
  832. /*
  833. * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
  834. * we need to clear the set deq pending flag in the endpoint ring state, so that
  835. * the TD queueing code can ring the doorbell again. We also need to ring the
  836. * endpoint doorbell to restart the ring, but only if there aren't more
  837. * cancellations pending.
  838. */
  839. static void handle_set_deq_completion(struct xhci_hcd *xhci,
  840. struct xhci_event_cmd *event,
  841. union xhci_trb *trb)
  842. {
  843. unsigned int slot_id;
  844. unsigned int ep_index;
  845. unsigned int stream_id;
  846. struct xhci_ring *ep_ring;
  847. struct xhci_virt_device *dev;
  848. struct xhci_ep_ctx *ep_ctx;
  849. struct xhci_slot_ctx *slot_ctx;
  850. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  851. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  852. stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
  853. dev = xhci->devs[slot_id];
  854. ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
  855. if (!ep_ring) {
  856. xhci_warn(xhci, "WARN Set TR deq ptr command for "
  857. "freed stream ID %u\n",
  858. stream_id);
  859. /* XXX: Harmless??? */
  860. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  861. return;
  862. }
  863. ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
  864. slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
  865. if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
  866. unsigned int ep_state;
  867. unsigned int slot_state;
  868. switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
  869. case COMP_TRB_ERR:
  870. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
  871. "of stream ID configuration\n");
  872. break;
  873. case COMP_CTX_STATE:
  874. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
  875. "to incorrect slot or ep state.\n");
  876. ep_state = le32_to_cpu(ep_ctx->ep_info);
  877. ep_state &= EP_STATE_MASK;
  878. slot_state = le32_to_cpu(slot_ctx->dev_state);
  879. slot_state = GET_SLOT_STATE(slot_state);
  880. xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
  881. slot_state, ep_state);
  882. break;
  883. case COMP_EBADSLT:
  884. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
  885. "slot %u was not enabled.\n", slot_id);
  886. break;
  887. default:
  888. xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
  889. "completion code of %u.\n",
  890. GET_COMP_CODE(le32_to_cpu(event->status)));
  891. break;
  892. }
  893. /* OK what do we do now? The endpoint state is hosed, and we
  894. * should never get to this point if the synchronization between
  895. * queueing, and endpoint state are correct. This might happen
  896. * if the device gets disconnected after we've finished
  897. * cancelling URBs, which might not be an error...
  898. */
  899. } else {
  900. xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
  901. le64_to_cpu(ep_ctx->deq));
  902. if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
  903. dev->eps[ep_index].queued_deq_ptr) ==
  904. (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
  905. /* Update the ring's dequeue segment and dequeue pointer
  906. * to reflect the new position.
  907. */
  908. ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
  909. ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
  910. } else {
  911. xhci_warn(xhci, "Mismatch between completed Set TR Deq "
  912. "Ptr command & xHCI internal state.\n");
  913. xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
  914. dev->eps[ep_index].queued_deq_seg,
  915. dev->eps[ep_index].queued_deq_ptr);
  916. }
  917. }
  918. dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
  919. dev->eps[ep_index].queued_deq_seg = NULL;
  920. dev->eps[ep_index].queued_deq_ptr = NULL;
  921. /* Restart any rings with pending URBs */
  922. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  923. }
  924. static void handle_reset_ep_completion(struct xhci_hcd *xhci,
  925. struct xhci_event_cmd *event,
  926. union xhci_trb *trb)
  927. {
  928. int slot_id;
  929. unsigned int ep_index;
  930. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
  931. ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
  932. /* This command will only fail if the endpoint wasn't halted,
  933. * but we don't care.
  934. */
  935. xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
  936. (unsigned int) GET_COMP_CODE(le32_to_cpu(event->status)));
  937. /* HW with the reset endpoint quirk needs to have a configure endpoint
  938. * command complete before the endpoint can be used. Queue that here
  939. * because the HW can't handle two commands being queued in a row.
  940. */
  941. if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
  942. xhci_dbg(xhci, "Queueing configure endpoint command\n");
  943. xhci_queue_configure_endpoint(xhci,
  944. xhci->devs[slot_id]->in_ctx->dma, slot_id,
  945. false);
  946. xhci_ring_cmd_db(xhci);
  947. } else {
  948. /* Clear our internal halted state and restart the ring(s) */
  949. xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
  950. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  951. }
  952. }
  953. /* Check to see if a command in the device's command queue matches this one.
  954. * Signal the completion or free the command, and return 1. Return 0 if the
  955. * completed command isn't at the head of the command list.
  956. */
  957. static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
  958. struct xhci_virt_device *virt_dev,
  959. struct xhci_event_cmd *event)
  960. {
  961. struct xhci_command *command;
  962. if (list_empty(&virt_dev->cmd_list))
  963. return 0;
  964. command = list_entry(virt_dev->cmd_list.next,
  965. struct xhci_command, cmd_list);
  966. if (xhci->cmd_ring->dequeue != command->command_trb)
  967. return 0;
  968. command->status = GET_COMP_CODE(le32_to_cpu(event->status));
  969. list_del(&command->cmd_list);
  970. if (command->completion)
  971. complete(command->completion);
  972. else
  973. xhci_free_command(xhci, command);
  974. return 1;
  975. }
  976. static void handle_cmd_completion(struct xhci_hcd *xhci,
  977. struct xhci_event_cmd *event)
  978. {
  979. int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  980. u64 cmd_dma;
  981. dma_addr_t cmd_dequeue_dma;
  982. struct xhci_input_control_ctx *ctrl_ctx;
  983. struct xhci_virt_device *virt_dev;
  984. unsigned int ep_index;
  985. struct xhci_ring *ep_ring;
  986. unsigned int ep_state;
  987. cmd_dma = le64_to_cpu(event->cmd_trb);
  988. cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
  989. xhci->cmd_ring->dequeue);
  990. /* Is the command ring deq ptr out of sync with the deq seg ptr? */
  991. if (cmd_dequeue_dma == 0) {
  992. xhci->error_bitmask |= 1 << 4;
  993. return;
  994. }
  995. /* Does the DMA address match our internal dequeue pointer address? */
  996. if (cmd_dma != (u64) cmd_dequeue_dma) {
  997. xhci->error_bitmask |= 1 << 5;
  998. return;
  999. }
  1000. switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
  1001. & TRB_TYPE_BITMASK) {
  1002. case TRB_TYPE(TRB_ENABLE_SLOT):
  1003. if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
  1004. xhci->slot_id = slot_id;
  1005. else
  1006. xhci->slot_id = 0;
  1007. complete(&xhci->addr_dev);
  1008. break;
  1009. case TRB_TYPE(TRB_DISABLE_SLOT):
  1010. if (xhci->devs[slot_id])
  1011. xhci_free_virt_device(xhci, slot_id);
  1012. break;
  1013. case TRB_TYPE(TRB_CONFIG_EP):
  1014. virt_dev = xhci->devs[slot_id];
  1015. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1016. break;
  1017. /*
  1018. * Configure endpoint commands can come from the USB core
  1019. * configuration or alt setting changes, or because the HW
  1020. * needed an extra configure endpoint command after a reset
  1021. * endpoint command or streams were being configured.
  1022. * If the command was for a halted endpoint, the xHCI driver
  1023. * is not waiting on the configure endpoint command.
  1024. */
  1025. ctrl_ctx = xhci_get_input_control_ctx(xhci,
  1026. virt_dev->in_ctx);
  1027. /* Input ctx add_flags are the endpoint index plus one */
  1028. ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
  1029. /* A usb_set_interface() call directly after clearing a halted
  1030. * condition may race on this quirky hardware. Not worth
  1031. * worrying about, since this is prototype hardware. Not sure
  1032. * if this will work for streams, but streams support was
  1033. * untested on this prototype.
  1034. */
  1035. if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
  1036. ep_index != (unsigned int) -1 &&
  1037. le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
  1038. le32_to_cpu(ctrl_ctx->drop_flags)) {
  1039. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  1040. ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
  1041. if (!(ep_state & EP_HALTED))
  1042. goto bandwidth_change;
  1043. xhci_dbg(xhci, "Completed config ep cmd - "
  1044. "last ep index = %d, state = %d\n",
  1045. ep_index, ep_state);
  1046. /* Clear internal halted state and restart ring(s) */
  1047. xhci->devs[slot_id]->eps[ep_index].ep_state &=
  1048. ~EP_HALTED;
  1049. ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
  1050. break;
  1051. }
  1052. bandwidth_change:
  1053. xhci_dbg(xhci, "Completed config ep cmd\n");
  1054. xhci->devs[slot_id]->cmd_status =
  1055. GET_COMP_CODE(le32_to_cpu(event->status));
  1056. complete(&xhci->devs[slot_id]->cmd_completion);
  1057. break;
  1058. case TRB_TYPE(TRB_EVAL_CONTEXT):
  1059. virt_dev = xhci->devs[slot_id];
  1060. if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
  1061. break;
  1062. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1063. complete(&xhci->devs[slot_id]->cmd_completion);
  1064. break;
  1065. case TRB_TYPE(TRB_ADDR_DEV):
  1066. xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
  1067. complete(&xhci->addr_dev);
  1068. break;
  1069. case TRB_TYPE(TRB_STOP_RING):
  1070. handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
  1071. break;
  1072. case TRB_TYPE(TRB_SET_DEQ):
  1073. handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
  1074. break;
  1075. case TRB_TYPE(TRB_CMD_NOOP):
  1076. break;
  1077. case TRB_TYPE(TRB_RESET_EP):
  1078. handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
  1079. break;
  1080. case TRB_TYPE(TRB_RESET_DEV):
  1081. xhci_dbg(xhci, "Completed reset device command.\n");
  1082. slot_id = TRB_TO_SLOT_ID(
  1083. le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
  1084. virt_dev = xhci->devs[slot_id];
  1085. if (virt_dev)
  1086. handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
  1087. else
  1088. xhci_warn(xhci, "Reset device command completion "
  1089. "for disabled slot %u\n", slot_id);
  1090. break;
  1091. case TRB_TYPE(TRB_NEC_GET_FW):
  1092. if (!(xhci->quirks & XHCI_NEC_HOST)) {
  1093. xhci->error_bitmask |= 1 << 6;
  1094. break;
  1095. }
  1096. xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
  1097. NEC_FW_MAJOR(le32_to_cpu(event->status)),
  1098. NEC_FW_MINOR(le32_to_cpu(event->status)));
  1099. break;
  1100. default:
  1101. /* Skip over unknown commands on the event ring */
  1102. xhci->error_bitmask |= 1 << 6;
  1103. break;
  1104. }
  1105. inc_deq(xhci, xhci->cmd_ring, false);
  1106. }
  1107. static void handle_vendor_event(struct xhci_hcd *xhci,
  1108. union xhci_trb *event)
  1109. {
  1110. u32 trb_type;
  1111. trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
  1112. xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
  1113. if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
  1114. handle_cmd_completion(xhci, &event->event_cmd);
  1115. }
  1116. /* @port_id: the one-based port ID from the hardware (indexed from array of all
  1117. * port registers -- USB 3.0 and USB 2.0).
  1118. *
  1119. * Returns a zero-based port number, which is suitable for indexing into each of
  1120. * the split roothubs' port arrays and bus state arrays.
  1121. */
  1122. static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
  1123. struct xhci_hcd *xhci, u32 port_id)
  1124. {
  1125. unsigned int i;
  1126. unsigned int num_similar_speed_ports = 0;
  1127. /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
  1128. * and usb2_ports are 0-based indexes. Count the number of similar
  1129. * speed ports, up to 1 port before this port.
  1130. */
  1131. for (i = 0; i < (port_id - 1); i++) {
  1132. u8 port_speed = xhci->port_array[i];
  1133. /*
  1134. * Skip ports that don't have known speeds, or have duplicate
  1135. * Extended Capabilities port speed entries.
  1136. */
  1137. if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
  1138. continue;
  1139. /*
  1140. * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
  1141. * 1.1 ports are under the USB 2.0 hub. If the port speed
  1142. * matches the device speed, it's a similar speed port.
  1143. */
  1144. if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
  1145. num_similar_speed_ports++;
  1146. }
  1147. return num_similar_speed_ports;
  1148. }
  1149. static void handle_port_status(struct xhci_hcd *xhci,
  1150. union xhci_trb *event)
  1151. {
  1152. struct usb_hcd *hcd;
  1153. u32 port_id;
  1154. u32 temp, temp1;
  1155. int max_ports;
  1156. int slot_id;
  1157. unsigned int faked_port_index;
  1158. u8 major_revision;
  1159. struct xhci_bus_state *bus_state;
  1160. __le32 __iomem **port_array;
  1161. bool bogus_port_status = false;
  1162. /* Port status change events always have a successful completion code */
  1163. if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
  1164. xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
  1165. xhci->error_bitmask |= 1 << 8;
  1166. }
  1167. port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
  1168. xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
  1169. max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
  1170. if ((port_id <= 0) || (port_id > max_ports)) {
  1171. xhci_warn(xhci, "Invalid port id %d\n", port_id);
  1172. bogus_port_status = true;
  1173. goto cleanup;
  1174. }
  1175. /* Figure out which usb_hcd this port is attached to:
  1176. * is it a USB 3.0 port or a USB 2.0/1.1 port?
  1177. */
  1178. major_revision = xhci->port_array[port_id - 1];
  1179. if (major_revision == 0) {
  1180. xhci_warn(xhci, "Event for port %u not in "
  1181. "Extended Capabilities, ignoring.\n",
  1182. port_id);
  1183. bogus_port_status = true;
  1184. goto cleanup;
  1185. }
  1186. if (major_revision == DUPLICATE_ENTRY) {
  1187. xhci_warn(xhci, "Event for port %u duplicated in"
  1188. "Extended Capabilities, ignoring.\n",
  1189. port_id);
  1190. bogus_port_status = true;
  1191. goto cleanup;
  1192. }
  1193. /*
  1194. * Hardware port IDs reported by a Port Status Change Event include USB
  1195. * 3.0 and USB 2.0 ports. We want to check if the port has reported a
  1196. * resume event, but we first need to translate the hardware port ID
  1197. * into the index into the ports on the correct split roothub, and the
  1198. * correct bus_state structure.
  1199. */
  1200. /* Find the right roothub. */
  1201. hcd = xhci_to_hcd(xhci);
  1202. if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
  1203. hcd = xhci->shared_hcd;
  1204. bus_state = &xhci->bus_state[hcd_index(hcd)];
  1205. if (hcd->speed == HCD_USB3)
  1206. port_array = xhci->usb3_ports;
  1207. else
  1208. port_array = xhci->usb2_ports;
  1209. /* Find the faked port hub number */
  1210. faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
  1211. port_id);
  1212. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1213. if (hcd->state == HC_STATE_SUSPENDED) {
  1214. xhci_dbg(xhci, "resume root hub\n");
  1215. usb_hcd_resume_root_hub(hcd);
  1216. }
  1217. if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
  1218. xhci_dbg(xhci, "port resume event for port %d\n", port_id);
  1219. temp1 = xhci_readl(xhci, &xhci->op_regs->command);
  1220. if (!(temp1 & CMD_RUN)) {
  1221. xhci_warn(xhci, "xHC is not running.\n");
  1222. goto cleanup;
  1223. }
  1224. if (DEV_SUPERSPEED(temp)) {
  1225. xhci_dbg(xhci, "resume SS port %d\n", port_id);
  1226. temp = xhci_port_state_to_neutral(temp);
  1227. temp &= ~PORT_PLS_MASK;
  1228. temp |= PORT_LINK_STROBE | XDEV_U0;
  1229. xhci_writel(xhci, temp, port_array[faked_port_index]);
  1230. slot_id = xhci_find_slot_id_by_port(hcd, xhci,
  1231. faked_port_index);
  1232. if (!slot_id) {
  1233. xhci_dbg(xhci, "slot_id is zero\n");
  1234. goto cleanup;
  1235. }
  1236. xhci_ring_device(xhci, slot_id);
  1237. xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
  1238. /* Clear PORT_PLC */
  1239. temp = xhci_readl(xhci, port_array[faked_port_index]);
  1240. temp = xhci_port_state_to_neutral(temp);
  1241. temp |= PORT_PLC;
  1242. xhci_writel(xhci, temp, port_array[faked_port_index]);
  1243. } else {
  1244. xhci_dbg(xhci, "resume HS port %d\n", port_id);
  1245. bus_state->resume_done[faked_port_index] = jiffies +
  1246. msecs_to_jiffies(20);
  1247. mod_timer(&hcd->rh_timer,
  1248. bus_state->resume_done[faked_port_index]);
  1249. /* Do the rest in GetPortStatus */
  1250. }
  1251. }
  1252. cleanup:
  1253. /* Update event ring dequeue pointer before dropping the lock */
  1254. inc_deq(xhci, xhci->event_ring, true);
  1255. /* Don't make the USB core poll the roothub if we got a bad port status
  1256. * change event. Besides, at that point we can't tell which roothub
  1257. * (USB 2.0 or USB 3.0) to kick.
  1258. */
  1259. if (bogus_port_status)
  1260. return;
  1261. spin_unlock(&xhci->lock);
  1262. /* Pass this up to the core */
  1263. usb_hcd_poll_rh_status(hcd);
  1264. spin_lock(&xhci->lock);
  1265. }
  1266. /*
  1267. * This TD is defined by the TRBs starting at start_trb in start_seg and ending
  1268. * at end_trb, which may be in another segment. If the suspect DMA address is a
  1269. * TRB in this TD, this function returns that TRB's segment. Otherwise it
  1270. * returns 0.
  1271. */
  1272. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1273. union xhci_trb *start_trb,
  1274. union xhci_trb *end_trb,
  1275. dma_addr_t suspect_dma)
  1276. {
  1277. dma_addr_t start_dma;
  1278. dma_addr_t end_seg_dma;
  1279. dma_addr_t end_trb_dma;
  1280. struct xhci_segment *cur_seg;
  1281. start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
  1282. cur_seg = start_seg;
  1283. do {
  1284. if (start_dma == 0)
  1285. return NULL;
  1286. /* We may get an event for a Link TRB in the middle of a TD */
  1287. end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
  1288. &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
  1289. /* If the end TRB isn't in this segment, this is set to 0 */
  1290. end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
  1291. if (end_trb_dma > 0) {
  1292. /* The end TRB is in this segment, so suspect should be here */
  1293. if (start_dma <= end_trb_dma) {
  1294. if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
  1295. return cur_seg;
  1296. } else {
  1297. /* Case for one segment with
  1298. * a TD wrapped around to the top
  1299. */
  1300. if ((suspect_dma >= start_dma &&
  1301. suspect_dma <= end_seg_dma) ||
  1302. (suspect_dma >= cur_seg->dma &&
  1303. suspect_dma <= end_trb_dma))
  1304. return cur_seg;
  1305. }
  1306. return NULL;
  1307. } else {
  1308. /* Might still be somewhere in this segment */
  1309. if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
  1310. return cur_seg;
  1311. }
  1312. cur_seg = cur_seg->next;
  1313. start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
  1314. } while (cur_seg != start_seg);
  1315. return NULL;
  1316. }
  1317. static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
  1318. unsigned int slot_id, unsigned int ep_index,
  1319. unsigned int stream_id,
  1320. struct xhci_td *td, union xhci_trb *event_trb)
  1321. {
  1322. struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
  1323. ep->ep_state |= EP_HALTED;
  1324. ep->stopped_td = td;
  1325. ep->stopped_trb = event_trb;
  1326. ep->stopped_stream = stream_id;
  1327. xhci_queue_reset_ep(xhci, slot_id, ep_index);
  1328. xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
  1329. ep->stopped_td = NULL;
  1330. ep->stopped_trb = NULL;
  1331. ep->stopped_stream = 0;
  1332. xhci_ring_cmd_db(xhci);
  1333. }
  1334. /* Check if an error has halted the endpoint ring. The class driver will
  1335. * cleanup the halt for a non-default control endpoint if we indicate a stall.
  1336. * However, a babble and other errors also halt the endpoint ring, and the class
  1337. * driver won't clear the halt in that case, so we need to issue a Set Transfer
  1338. * Ring Dequeue Pointer command manually.
  1339. */
  1340. static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
  1341. struct xhci_ep_ctx *ep_ctx,
  1342. unsigned int trb_comp_code)
  1343. {
  1344. /* TRB completion codes that may require a manual halt cleanup */
  1345. if (trb_comp_code == COMP_TX_ERR ||
  1346. trb_comp_code == COMP_BABBLE ||
  1347. trb_comp_code == COMP_SPLIT_ERR)
  1348. /* The 0.96 spec says a babbling control endpoint
  1349. * is not halted. The 0.96 spec says it is. Some HW
  1350. * claims to be 0.95 compliant, but it halts the control
  1351. * endpoint anyway. Check if a babble halted the
  1352. * endpoint.
  1353. */
  1354. if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == EP_STATE_HALTED)
  1355. return 1;
  1356. return 0;
  1357. }
  1358. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
  1359. {
  1360. if (trb_comp_code >= 224 && trb_comp_code <= 255) {
  1361. /* Vendor defined "informational" completion code,
  1362. * treat as not-an-error.
  1363. */
  1364. xhci_dbg(xhci, "Vendor defined info completion code %u\n",
  1365. trb_comp_code);
  1366. xhci_dbg(xhci, "Treating code as success.\n");
  1367. return 1;
  1368. }
  1369. return 0;
  1370. }
  1371. /*
  1372. * Finish the td processing, remove the td from td list;
  1373. * Return 1 if the urb can be given back.
  1374. */
  1375. static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1376. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1377. struct xhci_virt_ep *ep, int *status, bool skip)
  1378. {
  1379. struct xhci_virt_device *xdev;
  1380. struct xhci_ring *ep_ring;
  1381. unsigned int slot_id;
  1382. int ep_index;
  1383. struct urb *urb = NULL;
  1384. struct xhci_ep_ctx *ep_ctx;
  1385. int ret = 0;
  1386. struct urb_priv *urb_priv;
  1387. u32 trb_comp_code;
  1388. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1389. xdev = xhci->devs[slot_id];
  1390. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1391. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1392. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1393. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1394. if (skip)
  1395. goto td_cleanup;
  1396. if (trb_comp_code == COMP_STOP_INVAL ||
  1397. trb_comp_code == COMP_STOP) {
  1398. /* The Endpoint Stop Command completion will take care of any
  1399. * stopped TDs. A stopped TD may be restarted, so don't update
  1400. * the ring dequeue pointer or take this TD off any lists yet.
  1401. */
  1402. ep->stopped_td = td;
  1403. ep->stopped_trb = event_trb;
  1404. return 0;
  1405. } else {
  1406. if (trb_comp_code == COMP_STALL) {
  1407. /* The transfer is completed from the driver's
  1408. * perspective, but we need to issue a set dequeue
  1409. * command for this stalled endpoint to move the dequeue
  1410. * pointer past the TD. We can't do that here because
  1411. * the halt condition must be cleared first. Let the
  1412. * USB class driver clear the stall later.
  1413. */
  1414. ep->stopped_td = td;
  1415. ep->stopped_trb = event_trb;
  1416. ep->stopped_stream = ep_ring->stream_id;
  1417. } else if (xhci_requires_manual_halt_cleanup(xhci,
  1418. ep_ctx, trb_comp_code)) {
  1419. /* Other types of errors halt the endpoint, but the
  1420. * class driver doesn't call usb_reset_endpoint() unless
  1421. * the error is -EPIPE. Clear the halted status in the
  1422. * xHCI hardware manually.
  1423. */
  1424. xhci_cleanup_halted_endpoint(xhci,
  1425. slot_id, ep_index, ep_ring->stream_id,
  1426. td, event_trb);
  1427. } else {
  1428. /* Update ring dequeue pointer */
  1429. while (ep_ring->dequeue != td->last_trb)
  1430. inc_deq(xhci, ep_ring, false);
  1431. inc_deq(xhci, ep_ring, false);
  1432. }
  1433. td_cleanup:
  1434. /* Clean up the endpoint's TD list */
  1435. urb = td->urb;
  1436. urb_priv = urb->hcpriv;
  1437. /* Do one last check of the actual transfer length.
  1438. * If the host controller said we transferred more data than
  1439. * the buffer length, urb->actual_length will be a very big
  1440. * number (since it's unsigned). Play it safe and say we didn't
  1441. * transfer anything.
  1442. */
  1443. if (urb->actual_length > urb->transfer_buffer_length) {
  1444. xhci_warn(xhci, "URB transfer length is wrong, "
  1445. "xHC issue? req. len = %u, "
  1446. "act. len = %u\n",
  1447. urb->transfer_buffer_length,
  1448. urb->actual_length);
  1449. urb->actual_length = 0;
  1450. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1451. *status = -EREMOTEIO;
  1452. else
  1453. *status = 0;
  1454. }
  1455. list_del(&td->td_list);
  1456. /* Was this TD slated to be cancelled but completed anyway? */
  1457. if (!list_empty(&td->cancelled_td_list))
  1458. list_del(&td->cancelled_td_list);
  1459. urb_priv->td_cnt++;
  1460. /* Giveback the urb when all the tds are completed */
  1461. if (urb_priv->td_cnt == urb_priv->length) {
  1462. ret = 1;
  1463. if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
  1464. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
  1465. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
  1466. == 0) {
  1467. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  1468. usb_amd_quirk_pll_enable();
  1469. }
  1470. }
  1471. }
  1472. }
  1473. return ret;
  1474. }
  1475. /*
  1476. * Process control tds, update urb status and actual_length.
  1477. */
  1478. static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1479. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1480. struct xhci_virt_ep *ep, int *status)
  1481. {
  1482. struct xhci_virt_device *xdev;
  1483. struct xhci_ring *ep_ring;
  1484. unsigned int slot_id;
  1485. int ep_index;
  1486. struct xhci_ep_ctx *ep_ctx;
  1487. u32 trb_comp_code;
  1488. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1489. xdev = xhci->devs[slot_id];
  1490. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1491. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1492. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1493. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1494. xhci_debug_trb(xhci, xhci->event_ring->dequeue);
  1495. switch (trb_comp_code) {
  1496. case COMP_SUCCESS:
  1497. if (event_trb == ep_ring->dequeue) {
  1498. xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
  1499. "without IOC set??\n");
  1500. *status = -ESHUTDOWN;
  1501. } else if (event_trb != td->last_trb) {
  1502. xhci_warn(xhci, "WARN: Success on ctrl data TRB "
  1503. "without IOC set??\n");
  1504. *status = -ESHUTDOWN;
  1505. } else {
  1506. xhci_dbg(xhci, "Successful control transfer!\n");
  1507. *status = 0;
  1508. }
  1509. break;
  1510. case COMP_SHORT_TX:
  1511. xhci_warn(xhci, "WARN: short transfer on control ep\n");
  1512. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1513. *status = -EREMOTEIO;
  1514. else
  1515. *status = 0;
  1516. break;
  1517. default:
  1518. if (!xhci_requires_manual_halt_cleanup(xhci,
  1519. ep_ctx, trb_comp_code))
  1520. break;
  1521. xhci_dbg(xhci, "TRB error code %u, "
  1522. "halted endpoint index = %u\n",
  1523. trb_comp_code, ep_index);
  1524. /* else fall through */
  1525. case COMP_STALL:
  1526. /* Did we transfer part of the data (middle) phase? */
  1527. if (event_trb != ep_ring->dequeue &&
  1528. event_trb != td->last_trb)
  1529. td->urb->actual_length =
  1530. td->urb->transfer_buffer_length
  1531. - TRB_LEN(le32_to_cpu(event->transfer_len));
  1532. else
  1533. td->urb->actual_length = 0;
  1534. xhci_cleanup_halted_endpoint(xhci,
  1535. slot_id, ep_index, 0, td, event_trb);
  1536. return finish_td(xhci, td, event_trb, event, ep, status, true);
  1537. }
  1538. /*
  1539. * Did we transfer any data, despite the errors that might have
  1540. * happened? I.e. did we get past the setup stage?
  1541. */
  1542. if (event_trb != ep_ring->dequeue) {
  1543. /* The event was for the status stage */
  1544. if (event_trb == td->last_trb) {
  1545. if (td->urb->actual_length != 0) {
  1546. /* Don't overwrite a previously set error code
  1547. */
  1548. if ((*status == -EINPROGRESS || *status == 0) &&
  1549. (td->urb->transfer_flags
  1550. & URB_SHORT_NOT_OK))
  1551. /* Did we already see a short data
  1552. * stage? */
  1553. *status = -EREMOTEIO;
  1554. } else {
  1555. td->urb->actual_length =
  1556. td->urb->transfer_buffer_length;
  1557. }
  1558. } else {
  1559. /* Maybe the event was for the data stage? */
  1560. if (trb_comp_code != COMP_STOP_INVAL) {
  1561. /* We didn't stop on a link TRB in the middle */
  1562. td->urb->actual_length =
  1563. td->urb->transfer_buffer_length -
  1564. TRB_LEN(le32_to_cpu(event->transfer_len));
  1565. xhci_dbg(xhci, "Waiting for status "
  1566. "stage event\n");
  1567. return 0;
  1568. }
  1569. }
  1570. }
  1571. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1572. }
  1573. /*
  1574. * Process isochronous tds, update urb packet status and actual_length.
  1575. */
  1576. static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1577. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1578. struct xhci_virt_ep *ep, int *status)
  1579. {
  1580. struct xhci_ring *ep_ring;
  1581. struct urb_priv *urb_priv;
  1582. int idx;
  1583. int len = 0;
  1584. union xhci_trb *cur_trb;
  1585. struct xhci_segment *cur_seg;
  1586. struct usb_iso_packet_descriptor *frame;
  1587. u32 trb_comp_code;
  1588. bool skip_td = false;
  1589. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1590. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1591. urb_priv = td->urb->hcpriv;
  1592. idx = urb_priv->td_cnt;
  1593. frame = &td->urb->iso_frame_desc[idx];
  1594. /* handle completion code */
  1595. switch (trb_comp_code) {
  1596. case COMP_SUCCESS:
  1597. frame->status = 0;
  1598. xhci_dbg(xhci, "Successful isoc transfer!\n");
  1599. break;
  1600. case COMP_SHORT_TX:
  1601. frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
  1602. -EREMOTEIO : 0;
  1603. break;
  1604. case COMP_BW_OVER:
  1605. frame->status = -ECOMM;
  1606. skip_td = true;
  1607. break;
  1608. case COMP_BUFF_OVER:
  1609. case COMP_BABBLE:
  1610. frame->status = -EOVERFLOW;
  1611. skip_td = true;
  1612. break;
  1613. case COMP_STALL:
  1614. frame->status = -EPROTO;
  1615. skip_td = true;
  1616. break;
  1617. case COMP_STOP:
  1618. case COMP_STOP_INVAL:
  1619. break;
  1620. default:
  1621. frame->status = -1;
  1622. break;
  1623. }
  1624. if (trb_comp_code == COMP_SUCCESS || skip_td) {
  1625. frame->actual_length = frame->length;
  1626. td->urb->actual_length += frame->length;
  1627. } else {
  1628. for (cur_trb = ep_ring->dequeue,
  1629. cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
  1630. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1631. if ((le32_to_cpu(cur_trb->generic.field[3]) &
  1632. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
  1633. (le32_to_cpu(cur_trb->generic.field[3]) &
  1634. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
  1635. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1636. }
  1637. len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1638. TRB_LEN(le32_to_cpu(event->transfer_len));
  1639. if (trb_comp_code != COMP_STOP_INVAL) {
  1640. frame->actual_length = len;
  1641. td->urb->actual_length += len;
  1642. }
  1643. }
  1644. if ((idx == urb_priv->length - 1) && *status == -EINPROGRESS)
  1645. *status = 0;
  1646. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1647. }
  1648. static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1649. struct xhci_transfer_event *event,
  1650. struct xhci_virt_ep *ep, int *status)
  1651. {
  1652. struct xhci_ring *ep_ring;
  1653. struct urb_priv *urb_priv;
  1654. struct usb_iso_packet_descriptor *frame;
  1655. int idx;
  1656. ep_ring = xhci_dma_to_transfer_ring(ep, event->buffer);
  1657. urb_priv = td->urb->hcpriv;
  1658. idx = urb_priv->td_cnt;
  1659. frame = &td->urb->iso_frame_desc[idx];
  1660. /* The transfer is partly done */
  1661. *status = -EXDEV;
  1662. frame->status = -EXDEV;
  1663. /* calc actual length */
  1664. frame->actual_length = 0;
  1665. /* Update ring dequeue pointer */
  1666. while (ep_ring->dequeue != td->last_trb)
  1667. inc_deq(xhci, ep_ring, false);
  1668. inc_deq(xhci, ep_ring, false);
  1669. return finish_td(xhci, td, NULL, event, ep, status, true);
  1670. }
  1671. /*
  1672. * Process bulk and interrupt tds, update urb status and actual_length.
  1673. */
  1674. static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
  1675. union xhci_trb *event_trb, struct xhci_transfer_event *event,
  1676. struct xhci_virt_ep *ep, int *status)
  1677. {
  1678. struct xhci_ring *ep_ring;
  1679. union xhci_trb *cur_trb;
  1680. struct xhci_segment *cur_seg;
  1681. u32 trb_comp_code;
  1682. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1683. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1684. switch (trb_comp_code) {
  1685. case COMP_SUCCESS:
  1686. /* Double check that the HW transferred everything. */
  1687. if (event_trb != td->last_trb) {
  1688. xhci_warn(xhci, "WARN Successful completion "
  1689. "on short TX\n");
  1690. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1691. *status = -EREMOTEIO;
  1692. else
  1693. *status = 0;
  1694. } else {
  1695. if (usb_endpoint_xfer_bulk(&td->urb->ep->desc))
  1696. xhci_dbg(xhci, "Successful bulk "
  1697. "transfer!\n");
  1698. else
  1699. xhci_dbg(xhci, "Successful interrupt "
  1700. "transfer!\n");
  1701. *status = 0;
  1702. }
  1703. break;
  1704. case COMP_SHORT_TX:
  1705. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1706. *status = -EREMOTEIO;
  1707. else
  1708. *status = 0;
  1709. break;
  1710. default:
  1711. /* Others already handled above */
  1712. break;
  1713. }
  1714. xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
  1715. "%d bytes untransferred\n",
  1716. td->urb->ep->desc.bEndpointAddress,
  1717. td->urb->transfer_buffer_length,
  1718. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1719. /* Fast path - was this the last TRB in the TD for this URB? */
  1720. if (event_trb == td->last_trb) {
  1721. if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
  1722. td->urb->actual_length =
  1723. td->urb->transfer_buffer_length -
  1724. TRB_LEN(le32_to_cpu(event->transfer_len));
  1725. if (td->urb->transfer_buffer_length <
  1726. td->urb->actual_length) {
  1727. xhci_warn(xhci, "HC gave bad length "
  1728. "of %d bytes left\n",
  1729. TRB_LEN(le32_to_cpu(event->transfer_len)));
  1730. td->urb->actual_length = 0;
  1731. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1732. *status = -EREMOTEIO;
  1733. else
  1734. *status = 0;
  1735. }
  1736. /* Don't overwrite a previously set error code */
  1737. if (*status == -EINPROGRESS) {
  1738. if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
  1739. *status = -EREMOTEIO;
  1740. else
  1741. *status = 0;
  1742. }
  1743. } else {
  1744. td->urb->actual_length =
  1745. td->urb->transfer_buffer_length;
  1746. /* Ignore a short packet completion if the
  1747. * untransferred length was zero.
  1748. */
  1749. if (*status == -EREMOTEIO)
  1750. *status = 0;
  1751. }
  1752. } else {
  1753. /* Slow path - walk the list, starting from the dequeue
  1754. * pointer, to get the actual length transferred.
  1755. */
  1756. td->urb->actual_length = 0;
  1757. for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
  1758. cur_trb != event_trb;
  1759. next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
  1760. if ((le32_to_cpu(cur_trb->generic.field[3]) &
  1761. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_TR_NOOP) &&
  1762. (le32_to_cpu(cur_trb->generic.field[3]) &
  1763. TRB_TYPE_BITMASK) != TRB_TYPE(TRB_LINK))
  1764. td->urb->actual_length +=
  1765. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
  1766. }
  1767. /* If the ring didn't stop on a Link or No-op TRB, add
  1768. * in the actual bytes transferred from the Normal TRB
  1769. */
  1770. if (trb_comp_code != COMP_STOP_INVAL)
  1771. td->urb->actual_length +=
  1772. TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
  1773. TRB_LEN(le32_to_cpu(event->transfer_len));
  1774. }
  1775. return finish_td(xhci, td, event_trb, event, ep, status, false);
  1776. }
  1777. /*
  1778. * If this function returns an error condition, it means it got a Transfer
  1779. * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
  1780. * At this point, the host controller is probably hosed and should be reset.
  1781. */
  1782. static int handle_tx_event(struct xhci_hcd *xhci,
  1783. struct xhci_transfer_event *event)
  1784. {
  1785. struct xhci_virt_device *xdev;
  1786. struct xhci_virt_ep *ep;
  1787. struct xhci_ring *ep_ring;
  1788. unsigned int slot_id;
  1789. int ep_index;
  1790. struct xhci_td *td = NULL;
  1791. dma_addr_t event_dma;
  1792. struct xhci_segment *event_seg;
  1793. union xhci_trb *event_trb;
  1794. struct urb *urb = NULL;
  1795. int status = -EINPROGRESS;
  1796. struct urb_priv *urb_priv;
  1797. struct xhci_ep_ctx *ep_ctx;
  1798. u32 trb_comp_code;
  1799. int ret = 0;
  1800. slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
  1801. xdev = xhci->devs[slot_id];
  1802. if (!xdev) {
  1803. xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
  1804. return -ENODEV;
  1805. }
  1806. /* Endpoint ID is 1 based, our index is zero based */
  1807. ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
  1808. xhci_dbg(xhci, "%s - ep index = %d\n", __func__, ep_index);
  1809. ep = &xdev->eps[ep_index];
  1810. ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
  1811. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  1812. if (!ep_ring ||
  1813. (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
  1814. EP_STATE_DISABLED) {
  1815. xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
  1816. "or incorrect stream ring\n");
  1817. return -ENODEV;
  1818. }
  1819. event_dma = le64_to_cpu(event->buffer);
  1820. trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
  1821. /* Look for common error cases */
  1822. switch (trb_comp_code) {
  1823. /* Skip codes that require special handling depending on
  1824. * transfer type
  1825. */
  1826. case COMP_SUCCESS:
  1827. case COMP_SHORT_TX:
  1828. break;
  1829. case COMP_STOP:
  1830. xhci_dbg(xhci, "Stopped on Transfer TRB\n");
  1831. break;
  1832. case COMP_STOP_INVAL:
  1833. xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
  1834. break;
  1835. case COMP_STALL:
  1836. xhci_warn(xhci, "WARN: Stalled endpoint\n");
  1837. ep->ep_state |= EP_HALTED;
  1838. status = -EPIPE;
  1839. break;
  1840. case COMP_TRB_ERR:
  1841. xhci_warn(xhci, "WARN: TRB error on endpoint\n");
  1842. status = -EILSEQ;
  1843. break;
  1844. case COMP_SPLIT_ERR:
  1845. case COMP_TX_ERR:
  1846. xhci_warn(xhci, "WARN: transfer error on endpoint\n");
  1847. status = -EPROTO;
  1848. break;
  1849. case COMP_BABBLE:
  1850. xhci_warn(xhci, "WARN: babble error on endpoint\n");
  1851. status = -EOVERFLOW;
  1852. break;
  1853. case COMP_DB_ERR:
  1854. xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
  1855. status = -ENOSR;
  1856. break;
  1857. case COMP_BW_OVER:
  1858. xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
  1859. break;
  1860. case COMP_BUFF_OVER:
  1861. xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
  1862. break;
  1863. case COMP_UNDERRUN:
  1864. /*
  1865. * When the Isoch ring is empty, the xHC will generate
  1866. * a Ring Overrun Event for IN Isoch endpoint or Ring
  1867. * Underrun Event for OUT Isoch endpoint.
  1868. */
  1869. xhci_dbg(xhci, "underrun event on endpoint\n");
  1870. if (!list_empty(&ep_ring->td_list))
  1871. xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
  1872. "still with TDs queued?\n",
  1873. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1874. ep_index);
  1875. goto cleanup;
  1876. case COMP_OVERRUN:
  1877. xhci_dbg(xhci, "overrun event on endpoint\n");
  1878. if (!list_empty(&ep_ring->td_list))
  1879. xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
  1880. "still with TDs queued?\n",
  1881. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1882. ep_index);
  1883. goto cleanup;
  1884. case COMP_MISSED_INT:
  1885. /*
  1886. * When encounter missed service error, one or more isoc tds
  1887. * may be missed by xHC.
  1888. * Set skip flag of the ep_ring; Complete the missed tds as
  1889. * short transfer when process the ep_ring next time.
  1890. */
  1891. ep->skip = true;
  1892. xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
  1893. goto cleanup;
  1894. default:
  1895. if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
  1896. status = 0;
  1897. break;
  1898. }
  1899. xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
  1900. "busted\n");
  1901. goto cleanup;
  1902. }
  1903. do {
  1904. /* This TRB should be in the TD at the head of this ring's
  1905. * TD list.
  1906. */
  1907. if (list_empty(&ep_ring->td_list)) {
  1908. xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
  1909. "with no TDs queued?\n",
  1910. TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
  1911. ep_index);
  1912. xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
  1913. (unsigned int) (le32_to_cpu(event->flags)
  1914. & TRB_TYPE_BITMASK)>>10);
  1915. xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
  1916. if (ep->skip) {
  1917. ep->skip = false;
  1918. xhci_dbg(xhci, "td_list is empty while skip "
  1919. "flag set. Clear skip flag.\n");
  1920. }
  1921. ret = 0;
  1922. goto cleanup;
  1923. }
  1924. td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
  1925. /* Is this a TRB in the currently executing TD? */
  1926. event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
  1927. td->last_trb, event_dma);
  1928. if (!event_seg) {
  1929. if (!ep->skip ||
  1930. !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
  1931. /* HC is busted, give up! */
  1932. xhci_err(xhci,
  1933. "ERROR Transfer event TRB DMA ptr not "
  1934. "part of current TD\n");
  1935. return -ESHUTDOWN;
  1936. }
  1937. ret = skip_isoc_td(xhci, td, event, ep, &status);
  1938. goto cleanup;
  1939. }
  1940. if (ep->skip) {
  1941. xhci_dbg(xhci, "Found td. Clear skip flag.\n");
  1942. ep->skip = false;
  1943. }
  1944. event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
  1945. sizeof(*event_trb)];
  1946. /*
  1947. * No-op TRB should not trigger interrupts.
  1948. * If event_trb is a no-op TRB, it means the
  1949. * corresponding TD has been cancelled. Just ignore
  1950. * the TD.
  1951. */
  1952. if ((le32_to_cpu(event_trb->generic.field[3])
  1953. & TRB_TYPE_BITMASK)
  1954. == TRB_TYPE(TRB_TR_NOOP)) {
  1955. xhci_dbg(xhci,
  1956. "event_trb is a no-op TRB. Skip it\n");
  1957. goto cleanup;
  1958. }
  1959. /* Now update the urb's actual_length and give back to
  1960. * the core
  1961. */
  1962. if (usb_endpoint_xfer_control(&td->urb->ep->desc))
  1963. ret = process_ctrl_td(xhci, td, event_trb, event, ep,
  1964. &status);
  1965. else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
  1966. ret = process_isoc_td(xhci, td, event_trb, event, ep,
  1967. &status);
  1968. else
  1969. ret = process_bulk_intr_td(xhci, td, event_trb, event,
  1970. ep, &status);
  1971. cleanup:
  1972. /*
  1973. * Do not update event ring dequeue pointer if ep->skip is set.
  1974. * Will roll back to continue process missed tds.
  1975. */
  1976. if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
  1977. inc_deq(xhci, xhci->event_ring, true);
  1978. }
  1979. if (ret) {
  1980. urb = td->urb;
  1981. urb_priv = urb->hcpriv;
  1982. /* Leave the TD around for the reset endpoint function
  1983. * to use(but only if it's not a control endpoint,
  1984. * since we already queued the Set TR dequeue pointer
  1985. * command for stalled control endpoints).
  1986. */
  1987. if (usb_endpoint_xfer_control(&urb->ep->desc) ||
  1988. (trb_comp_code != COMP_STALL &&
  1989. trb_comp_code != COMP_BABBLE))
  1990. xhci_urb_free_priv(xhci, urb_priv);
  1991. usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
  1992. xhci_dbg(xhci, "Giveback URB %p, len = %d, "
  1993. "status = %d\n",
  1994. urb, urb->actual_length, status);
  1995. spin_unlock(&xhci->lock);
  1996. usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
  1997. spin_lock(&xhci->lock);
  1998. }
  1999. /*
  2000. * If ep->skip is set, it means there are missed tds on the
  2001. * endpoint ring need to take care of.
  2002. * Process them as short transfer until reach the td pointed by
  2003. * the event.
  2004. */
  2005. } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
  2006. return 0;
  2007. }
  2008. /*
  2009. * This function handles all OS-owned events on the event ring. It may drop
  2010. * xhci->lock between event processing (e.g. to pass up port status changes).
  2011. * Returns >0 for "possibly more events to process" (caller should call again),
  2012. * otherwise 0 if done. In future, <0 returns should indicate error code.
  2013. */
  2014. static int xhci_handle_event(struct xhci_hcd *xhci)
  2015. {
  2016. union xhci_trb *event;
  2017. int update_ptrs = 1;
  2018. int ret;
  2019. xhci_dbg(xhci, "In %s\n", __func__);
  2020. if (!xhci->event_ring || !xhci->event_ring->dequeue) {
  2021. xhci->error_bitmask |= 1 << 1;
  2022. return 0;
  2023. }
  2024. event = xhci->event_ring->dequeue;
  2025. /* Does the HC or OS own the TRB? */
  2026. if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
  2027. xhci->event_ring->cycle_state) {
  2028. xhci->error_bitmask |= 1 << 2;
  2029. return 0;
  2030. }
  2031. xhci_dbg(xhci, "%s - OS owns TRB\n", __func__);
  2032. /*
  2033. * Barrier between reading the TRB_CYCLE (valid) flag above and any
  2034. * speculative reads of the event's flags/data below.
  2035. */
  2036. rmb();
  2037. /* FIXME: Handle more event types. */
  2038. switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
  2039. case TRB_TYPE(TRB_COMPLETION):
  2040. xhci_dbg(xhci, "%s - calling handle_cmd_completion\n", __func__);
  2041. handle_cmd_completion(xhci, &event->event_cmd);
  2042. xhci_dbg(xhci, "%s - returned from handle_cmd_completion\n", __func__);
  2043. break;
  2044. case TRB_TYPE(TRB_PORT_STATUS):
  2045. xhci_dbg(xhci, "%s - calling handle_port_status\n", __func__);
  2046. handle_port_status(xhci, event);
  2047. xhci_dbg(xhci, "%s - returned from handle_port_status\n", __func__);
  2048. update_ptrs = 0;
  2049. break;
  2050. case TRB_TYPE(TRB_TRANSFER):
  2051. xhci_dbg(xhci, "%s - calling handle_tx_event\n", __func__);
  2052. ret = handle_tx_event(xhci, &event->trans_event);
  2053. xhci_dbg(xhci, "%s - returned from handle_tx_event\n", __func__);
  2054. if (ret < 0)
  2055. xhci->error_bitmask |= 1 << 9;
  2056. else
  2057. update_ptrs = 0;
  2058. break;
  2059. default:
  2060. if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
  2061. TRB_TYPE(48))
  2062. handle_vendor_event(xhci, event);
  2063. else
  2064. xhci->error_bitmask |= 1 << 3;
  2065. }
  2066. /* Any of the above functions may drop and re-acquire the lock, so check
  2067. * to make sure a watchdog timer didn't mark the host as non-responsive.
  2068. */
  2069. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2070. xhci_dbg(xhci, "xHCI host dying, returning from "
  2071. "event handler.\n");
  2072. return 0;
  2073. }
  2074. if (update_ptrs)
  2075. /* Update SW event ring dequeue pointer */
  2076. inc_deq(xhci, xhci->event_ring, true);
  2077. /* Are there more items on the event ring? Caller will call us again to
  2078. * check.
  2079. */
  2080. return 1;
  2081. }
  2082. /*
  2083. * xHCI spec says we can get an interrupt, and if the HC has an error condition,
  2084. * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
  2085. * indicators of an event TRB error, but we check the status *first* to be safe.
  2086. */
  2087. irqreturn_t xhci_irq(struct usb_hcd *hcd)
  2088. {
  2089. struct xhci_hcd *xhci = hcd_to_xhci(hcd);
  2090. u32 status;
  2091. union xhci_trb *trb;
  2092. u64 temp_64;
  2093. union xhci_trb *event_ring_deq;
  2094. dma_addr_t deq;
  2095. spin_lock(&xhci->lock);
  2096. trb = xhci->event_ring->dequeue;
  2097. /* Check if the xHC generated the interrupt, or the irq is shared */
  2098. status = xhci_readl(xhci, &xhci->op_regs->status);
  2099. if (status == 0xffffffff)
  2100. goto hw_died;
  2101. if (!(status & STS_EINT)) {
  2102. spin_unlock(&xhci->lock);
  2103. return IRQ_NONE;
  2104. }
  2105. xhci_dbg(xhci, "op reg status = %08x\n", status);
  2106. xhci_dbg(xhci, "Event ring dequeue ptr:\n");
  2107. xhci_dbg(xhci, "@%llx %08x %08x %08x %08x\n",
  2108. (unsigned long long)
  2109. xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, trb),
  2110. lower_32_bits(le64_to_cpu(trb->link.segment_ptr)),
  2111. upper_32_bits(le64_to_cpu(trb->link.segment_ptr)),
  2112. (unsigned int) le32_to_cpu(trb->link.intr_target),
  2113. (unsigned int) le32_to_cpu(trb->link.control));
  2114. if (status & STS_FATAL) {
  2115. xhci_warn(xhci, "WARNING: Host System Error\n");
  2116. xhci_halt(xhci);
  2117. hw_died:
  2118. spin_unlock(&xhci->lock);
  2119. return -ESHUTDOWN;
  2120. }
  2121. /*
  2122. * Clear the op reg interrupt status first,
  2123. * so we can receive interrupts from other MSI-X interrupters.
  2124. * Write 1 to clear the interrupt status.
  2125. */
  2126. status |= STS_EINT;
  2127. xhci_writel(xhci, status, &xhci->op_regs->status);
  2128. /* FIXME when MSI-X is supported and there are multiple vectors */
  2129. /* Clear the MSI-X event interrupt status */
  2130. if (hcd->irq != -1) {
  2131. u32 irq_pending;
  2132. /* Acknowledge the PCI interrupt */
  2133. irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
  2134. irq_pending |= 0x3;
  2135. xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
  2136. }
  2137. if (xhci->xhc_state & XHCI_STATE_DYING) {
  2138. xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
  2139. "Shouldn't IRQs be disabled?\n");
  2140. /* Clear the event handler busy flag (RW1C);
  2141. * the event ring should be empty.
  2142. */
  2143. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2144. xhci_write_64(xhci, temp_64 | ERST_EHB,
  2145. &xhci->ir_set->erst_dequeue);
  2146. spin_unlock(&xhci->lock);
  2147. return IRQ_HANDLED;
  2148. }
  2149. event_ring_deq = xhci->event_ring->dequeue;
  2150. /* FIXME this should be a delayed service routine
  2151. * that clears the EHB.
  2152. */
  2153. while (xhci_handle_event(xhci) > 0) {}
  2154. temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
  2155. /* If necessary, update the HW's version of the event ring deq ptr. */
  2156. if (event_ring_deq != xhci->event_ring->dequeue) {
  2157. deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
  2158. xhci->event_ring->dequeue);
  2159. if (deq == 0)
  2160. xhci_warn(xhci, "WARN something wrong with SW event "
  2161. "ring dequeue ptr.\n");
  2162. /* Update HC event ring dequeue pointer */
  2163. temp_64 &= ERST_PTR_MASK;
  2164. temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
  2165. }
  2166. /* Clear the event handler busy flag (RW1C); event ring is empty. */
  2167. temp_64 |= ERST_EHB;
  2168. xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
  2169. spin_unlock(&xhci->lock);
  2170. return IRQ_HANDLED;
  2171. }
  2172. irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
  2173. {
  2174. irqreturn_t ret;
  2175. struct xhci_hcd *xhci;
  2176. xhci = hcd_to_xhci(hcd);
  2177. set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
  2178. if (xhci->shared_hcd)
  2179. set_bit(HCD_FLAG_SAW_IRQ, &xhci->shared_hcd->flags);
  2180. ret = xhci_irq(hcd);
  2181. return ret;
  2182. }
  2183. /**** Endpoint Ring Operations ****/
  2184. /*
  2185. * Generic function for queueing a TRB on a ring.
  2186. * The caller must have checked to make sure there's room on the ring.
  2187. *
  2188. * @more_trbs_coming: Will you enqueue more TRBs before calling
  2189. * prepare_transfer()?
  2190. */
  2191. static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
  2192. bool consumer, bool more_trbs_coming,
  2193. u32 field1, u32 field2, u32 field3, u32 field4)
  2194. {
  2195. struct xhci_generic_trb *trb;
  2196. trb = &ring->enqueue->generic;
  2197. trb->field[0] = cpu_to_le32(field1);
  2198. trb->field[1] = cpu_to_le32(field2);
  2199. trb->field[2] = cpu_to_le32(field3);
  2200. trb->field[3] = cpu_to_le32(field4);
  2201. inc_enq(xhci, ring, consumer, more_trbs_coming);
  2202. }
  2203. /*
  2204. * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
  2205. * FIXME allocate segments if the ring is full.
  2206. */
  2207. static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
  2208. u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
  2209. {
  2210. /* Make sure the endpoint has been added to xHC schedule */
  2211. xhci_dbg(xhci, "Endpoint state = 0x%x\n", ep_state);
  2212. switch (ep_state) {
  2213. case EP_STATE_DISABLED:
  2214. /*
  2215. * USB core changed config/interfaces without notifying us,
  2216. * or hardware is reporting the wrong state.
  2217. */
  2218. xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
  2219. return -ENOENT;
  2220. case EP_STATE_ERROR:
  2221. xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
  2222. /* FIXME event handling code for error needs to clear it */
  2223. /* XXX not sure if this should be -ENOENT or not */
  2224. return -EINVAL;
  2225. case EP_STATE_HALTED:
  2226. xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
  2227. case EP_STATE_STOPPED:
  2228. case EP_STATE_RUNNING:
  2229. break;
  2230. default:
  2231. xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
  2232. /*
  2233. * FIXME issue Configure Endpoint command to try to get the HC
  2234. * back into a known state.
  2235. */
  2236. return -EINVAL;
  2237. }
  2238. if (!room_on_ring(xhci, ep_ring, num_trbs)) {
  2239. /* FIXME allocate more room */
  2240. xhci_err(xhci, "ERROR no room on ep ring\n");
  2241. return -ENOMEM;
  2242. }
  2243. if (enqueue_is_link_trb(ep_ring)) {
  2244. struct xhci_ring *ring = ep_ring;
  2245. union xhci_trb *next;
  2246. xhci_dbg(xhci, "prepare_ring: pointing to link trb\n");
  2247. next = ring->enqueue;
  2248. while (last_trb(xhci, ring, ring->enq_seg, next)) {
  2249. /* If we're not dealing with 0.95 hardware,
  2250. * clear the chain bit.
  2251. */
  2252. if (!xhci_link_trb_quirk(xhci))
  2253. next->link.control &= cpu_to_le32(~TRB_CHAIN);
  2254. else
  2255. next->link.control |= cpu_to_le32(TRB_CHAIN);
  2256. wmb();
  2257. next->link.control ^= cpu_to_le32((u32) TRB_CYCLE);
  2258. /* Toggle the cycle bit after the last ring segment. */
  2259. if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
  2260. ring->cycle_state = (ring->cycle_state ? 0 : 1);
  2261. if (!in_interrupt()) {
  2262. xhci_dbg(xhci, "queue_trb: Toggle cycle "
  2263. "state for ring %p = %i\n",
  2264. ring, (unsigned int)ring->cycle_state);
  2265. }
  2266. }
  2267. ring->enq_seg = ring->enq_seg->next;
  2268. ring->enqueue = ring->enq_seg->trbs;
  2269. next = ring->enqueue;
  2270. }
  2271. }
  2272. return 0;
  2273. }
  2274. static int prepare_transfer(struct xhci_hcd *xhci,
  2275. struct xhci_virt_device *xdev,
  2276. unsigned int ep_index,
  2277. unsigned int stream_id,
  2278. unsigned int num_trbs,
  2279. struct urb *urb,
  2280. unsigned int td_index,
  2281. gfp_t mem_flags)
  2282. {
  2283. int ret;
  2284. struct urb_priv *urb_priv;
  2285. struct xhci_td *td;
  2286. struct xhci_ring *ep_ring;
  2287. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  2288. ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
  2289. if (!ep_ring) {
  2290. xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
  2291. stream_id);
  2292. return -EINVAL;
  2293. }
  2294. ret = prepare_ring(xhci, ep_ring,
  2295. le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  2296. num_trbs, mem_flags);
  2297. if (ret)
  2298. return ret;
  2299. urb_priv = urb->hcpriv;
  2300. td = urb_priv->td[td_index];
  2301. INIT_LIST_HEAD(&td->td_list);
  2302. INIT_LIST_HEAD(&td->cancelled_td_list);
  2303. if (td_index == 0) {
  2304. ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
  2305. if (unlikely(ret)) {
  2306. xhci_urb_free_priv(xhci, urb_priv);
  2307. urb->hcpriv = NULL;
  2308. return ret;
  2309. }
  2310. }
  2311. td->urb = urb;
  2312. /* Add this TD to the tail of the endpoint ring's TD list */
  2313. list_add_tail(&td->td_list, &ep_ring->td_list);
  2314. td->start_seg = ep_ring->enq_seg;
  2315. td->first_trb = ep_ring->enqueue;
  2316. urb_priv->td[td_index] = td;
  2317. return 0;
  2318. }
  2319. static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
  2320. {
  2321. int num_sgs, num_trbs, running_total, temp, i;
  2322. struct scatterlist *sg;
  2323. sg = NULL;
  2324. num_sgs = urb->num_sgs;
  2325. temp = urb->transfer_buffer_length;
  2326. xhci_dbg(xhci, "count sg list trbs: \n");
  2327. num_trbs = 0;
  2328. for_each_sg(urb->sg, sg, num_sgs, i) {
  2329. unsigned int previous_total_trbs = num_trbs;
  2330. unsigned int len = sg_dma_len(sg);
  2331. /* Scatter gather list entries may cross 64KB boundaries */
  2332. running_total = TRB_MAX_BUFF_SIZE -
  2333. (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
  2334. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2335. if (running_total != 0)
  2336. num_trbs++;
  2337. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2338. while (running_total < sg_dma_len(sg) && running_total < temp) {
  2339. num_trbs++;
  2340. running_total += TRB_MAX_BUFF_SIZE;
  2341. }
  2342. xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
  2343. i, (unsigned long long)sg_dma_address(sg),
  2344. len, len, num_trbs - previous_total_trbs);
  2345. len = min_t(int, len, temp);
  2346. temp -= len;
  2347. if (temp == 0)
  2348. break;
  2349. }
  2350. xhci_dbg(xhci, "\n");
  2351. if (!in_interrupt())
  2352. xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
  2353. "num_trbs = %d\n",
  2354. urb->ep->desc.bEndpointAddress,
  2355. urb->transfer_buffer_length,
  2356. num_trbs);
  2357. return num_trbs;
  2358. }
  2359. static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
  2360. {
  2361. if (num_trbs != 0)
  2362. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
  2363. "TRBs, %d left\n", __func__,
  2364. urb->ep->desc.bEndpointAddress, num_trbs);
  2365. if (running_total != urb->transfer_buffer_length)
  2366. dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
  2367. "queued %#x (%d), asked for %#x (%d)\n",
  2368. __func__,
  2369. urb->ep->desc.bEndpointAddress,
  2370. running_total, running_total,
  2371. urb->transfer_buffer_length,
  2372. urb->transfer_buffer_length);
  2373. }
  2374. static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
  2375. unsigned int ep_index, unsigned int stream_id, int start_cycle,
  2376. struct xhci_generic_trb *start_trb)
  2377. {
  2378. /*
  2379. * Pass all the TRBs to the hardware at once and make sure this write
  2380. * isn't reordered.
  2381. */
  2382. wmb();
  2383. if (start_cycle)
  2384. start_trb->field[3] |= cpu_to_le32(start_cycle);
  2385. else
  2386. start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
  2387. xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
  2388. }
  2389. /*
  2390. * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
  2391. * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
  2392. * (comprised of sg list entries) can take several service intervals to
  2393. * transmit.
  2394. */
  2395. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2396. struct urb *urb, int slot_id, unsigned int ep_index)
  2397. {
  2398. struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
  2399. xhci->devs[slot_id]->out_ctx, ep_index);
  2400. int xhci_interval;
  2401. int ep_interval;
  2402. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  2403. ep_interval = urb->interval;
  2404. /* Convert to microframes */
  2405. if (urb->dev->speed == USB_SPEED_LOW ||
  2406. urb->dev->speed == USB_SPEED_FULL)
  2407. ep_interval *= 8;
  2408. /* FIXME change this to a warning and a suggestion to use the new API
  2409. * to set the polling interval (once the API is added).
  2410. */
  2411. if (xhci_interval != ep_interval) {
  2412. if (printk_ratelimit())
  2413. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  2414. " (%d microframe%s) than xHCI "
  2415. "(%d microframe%s)\n",
  2416. ep_interval,
  2417. ep_interval == 1 ? "" : "s",
  2418. xhci_interval,
  2419. xhci_interval == 1 ? "" : "s");
  2420. urb->interval = xhci_interval;
  2421. /* Convert back to frames for LS/FS devices */
  2422. if (urb->dev->speed == USB_SPEED_LOW ||
  2423. urb->dev->speed == USB_SPEED_FULL)
  2424. urb->interval /= 8;
  2425. }
  2426. return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  2427. }
  2428. /*
  2429. * The TD size is the number of bytes remaining in the TD (including this TRB),
  2430. * right shifted by 10.
  2431. * It must fit in bits 21:17, so it can't be bigger than 31.
  2432. */
  2433. static u32 xhci_td_remainder(unsigned int remainder)
  2434. {
  2435. u32 max = (1 << (21 - 17 + 1)) - 1;
  2436. if ((remainder >> 10) >= max)
  2437. return max << 17;
  2438. else
  2439. return (remainder >> 10) << 17;
  2440. }
  2441. /*
  2442. * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
  2443. * the TD (*not* including this TRB).
  2444. *
  2445. * Total TD packet count = total_packet_count =
  2446. * roundup(TD size in bytes / wMaxPacketSize)
  2447. *
  2448. * Packets transferred up to and including this TRB = packets_transferred =
  2449. * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
  2450. *
  2451. * TD size = total_packet_count - packets_transferred
  2452. *
  2453. * It must fit in bits 21:17, so it can't be bigger than 31.
  2454. */
  2455. static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
  2456. unsigned int total_packet_count, struct urb *urb)
  2457. {
  2458. int packets_transferred;
  2459. /* All the TRB queueing functions don't count the current TRB in
  2460. * running_total.
  2461. */
  2462. packets_transferred = (running_total + trb_buff_len) /
  2463. le16_to_cpu(urb->ep->desc.wMaxPacketSize);
  2464. return xhci_td_remainder(total_packet_count - packets_transferred);
  2465. }
  2466. static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2467. struct urb *urb, int slot_id, unsigned int ep_index)
  2468. {
  2469. struct xhci_ring *ep_ring;
  2470. unsigned int num_trbs;
  2471. struct urb_priv *urb_priv;
  2472. struct xhci_td *td;
  2473. struct scatterlist *sg;
  2474. int num_sgs;
  2475. int trb_buff_len, this_sg_len, running_total;
  2476. unsigned int total_packet_count;
  2477. bool first_trb;
  2478. u64 addr;
  2479. bool more_trbs_coming;
  2480. struct xhci_generic_trb *start_trb;
  2481. int start_cycle;
  2482. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2483. if (!ep_ring)
  2484. return -EINVAL;
  2485. num_trbs = count_sg_trbs_needed(xhci, urb);
  2486. num_sgs = urb->num_sgs;
  2487. total_packet_count = roundup(urb->transfer_buffer_length,
  2488. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2489. trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
  2490. ep_index, urb->stream_id,
  2491. num_trbs, urb, 0, mem_flags);
  2492. if (trb_buff_len < 0)
  2493. return trb_buff_len;
  2494. urb_priv = urb->hcpriv;
  2495. td = urb_priv->td[0];
  2496. /*
  2497. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2498. * until we've finished creating all the other TRBs. The ring's cycle
  2499. * state may change as we enqueue the other TRBs, so save it too.
  2500. */
  2501. start_trb = &ep_ring->enqueue->generic;
  2502. start_cycle = ep_ring->cycle_state;
  2503. running_total = 0;
  2504. /*
  2505. * How much data is in the first TRB?
  2506. *
  2507. * There are three forces at work for TRB buffer pointers and lengths:
  2508. * 1. We don't want to walk off the end of this sg-list entry buffer.
  2509. * 2. The transfer length that the driver requested may be smaller than
  2510. * the amount of memory allocated for this scatter-gather list.
  2511. * 3. TRBs buffers can't cross 64KB boundaries.
  2512. */
  2513. sg = urb->sg;
  2514. addr = (u64) sg_dma_address(sg);
  2515. this_sg_len = sg_dma_len(sg);
  2516. trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
  2517. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2518. if (trb_buff_len > urb->transfer_buffer_length)
  2519. trb_buff_len = urb->transfer_buffer_length;
  2520. xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
  2521. trb_buff_len);
  2522. first_trb = true;
  2523. /* Queue the first TRB, even if it's zero-length */
  2524. do {
  2525. u32 field = 0;
  2526. u32 length_field = 0;
  2527. u32 remainder = 0;
  2528. /* Don't change the cycle bit of the first TRB until later */
  2529. if (first_trb) {
  2530. first_trb = false;
  2531. if (start_cycle == 0)
  2532. field |= 0x1;
  2533. } else
  2534. field |= ep_ring->cycle_state;
  2535. /* Chain all the TRBs together; clear the chain bit in the last
  2536. * TRB to indicate it's the last TRB in the chain.
  2537. */
  2538. if (num_trbs > 1) {
  2539. field |= TRB_CHAIN;
  2540. } else {
  2541. /* FIXME - add check for ZERO_PACKET flag before this */
  2542. td->last_trb = ep_ring->enqueue;
  2543. field |= TRB_IOC;
  2544. }
  2545. /* Only set interrupt on short packet for IN endpoints */
  2546. if (usb_urb_dir_in(urb))
  2547. field |= TRB_ISP;
  2548. xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
  2549. "64KB boundary at %#x, end dma = %#x\n",
  2550. (unsigned int) addr, trb_buff_len, trb_buff_len,
  2551. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2552. (unsigned int) addr + trb_buff_len);
  2553. if (TRB_MAX_BUFF_SIZE -
  2554. (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
  2555. xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
  2556. xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
  2557. (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
  2558. (unsigned int) addr + trb_buff_len);
  2559. }
  2560. /* Set the TRB length, TD size, and interrupter fields. */
  2561. if (xhci->hci_version < 0x100) {
  2562. remainder = xhci_td_remainder(
  2563. urb->transfer_buffer_length -
  2564. running_total);
  2565. } else {
  2566. remainder = xhci_v1_0_td_remainder(running_total,
  2567. trb_buff_len, total_packet_count, urb);
  2568. }
  2569. length_field = TRB_LEN(trb_buff_len) |
  2570. remainder |
  2571. TRB_INTR_TARGET(0);
  2572. if (num_trbs > 1)
  2573. more_trbs_coming = true;
  2574. else
  2575. more_trbs_coming = false;
  2576. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2577. lower_32_bits(addr),
  2578. upper_32_bits(addr),
  2579. length_field,
  2580. field | TRB_TYPE(TRB_NORMAL));
  2581. --num_trbs;
  2582. running_total += trb_buff_len;
  2583. /* Calculate length for next transfer --
  2584. * Are we done queueing all the TRBs for this sg entry?
  2585. */
  2586. this_sg_len -= trb_buff_len;
  2587. if (this_sg_len == 0) {
  2588. --num_sgs;
  2589. if (num_sgs == 0)
  2590. break;
  2591. sg = sg_next(sg);
  2592. addr = (u64) sg_dma_address(sg);
  2593. this_sg_len = sg_dma_len(sg);
  2594. } else {
  2595. addr += trb_buff_len;
  2596. }
  2597. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2598. (addr & (TRB_MAX_BUFF_SIZE - 1));
  2599. trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
  2600. if (running_total + trb_buff_len > urb->transfer_buffer_length)
  2601. trb_buff_len =
  2602. urb->transfer_buffer_length - running_total;
  2603. } while (running_total < urb->transfer_buffer_length);
  2604. check_trb_math(urb, num_trbs, running_total);
  2605. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2606. start_cycle, start_trb);
  2607. return 0;
  2608. }
  2609. /* This is very similar to what ehci-q.c qtd_fill() does */
  2610. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2611. struct urb *urb, int slot_id, unsigned int ep_index)
  2612. {
  2613. struct xhci_ring *ep_ring;
  2614. struct urb_priv *urb_priv;
  2615. struct xhci_td *td;
  2616. int num_trbs;
  2617. struct xhci_generic_trb *start_trb;
  2618. bool first_trb;
  2619. bool more_trbs_coming;
  2620. int start_cycle;
  2621. u32 field, length_field;
  2622. int running_total, trb_buff_len, ret;
  2623. unsigned int total_packet_count;
  2624. u64 addr;
  2625. if (urb->num_sgs)
  2626. return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
  2627. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2628. if (!ep_ring)
  2629. return -EINVAL;
  2630. num_trbs = 0;
  2631. /* How much data is (potentially) left before the 64KB boundary? */
  2632. running_total = TRB_MAX_BUFF_SIZE -
  2633. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2634. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2635. /* If there's some data on this 64KB chunk, or we have to send a
  2636. * zero-length transfer, we need at least one TRB
  2637. */
  2638. if (running_total != 0 || urb->transfer_buffer_length == 0)
  2639. num_trbs++;
  2640. /* How many more 64KB chunks to transfer, how many more TRBs? */
  2641. while (running_total < urb->transfer_buffer_length) {
  2642. num_trbs++;
  2643. running_total += TRB_MAX_BUFF_SIZE;
  2644. }
  2645. /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
  2646. if (!in_interrupt())
  2647. xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
  2648. "addr = %#llx, num_trbs = %d\n",
  2649. urb->ep->desc.bEndpointAddress,
  2650. urb->transfer_buffer_length,
  2651. urb->transfer_buffer_length,
  2652. (unsigned long long)urb->transfer_dma,
  2653. num_trbs);
  2654. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2655. ep_index, urb->stream_id,
  2656. num_trbs, urb, 0, mem_flags);
  2657. if (ret < 0)
  2658. return ret;
  2659. urb_priv = urb->hcpriv;
  2660. td = urb_priv->td[0];
  2661. /*
  2662. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2663. * until we've finished creating all the other TRBs. The ring's cycle
  2664. * state may change as we enqueue the other TRBs, so save it too.
  2665. */
  2666. start_trb = &ep_ring->enqueue->generic;
  2667. start_cycle = ep_ring->cycle_state;
  2668. running_total = 0;
  2669. total_packet_count = roundup(urb->transfer_buffer_length,
  2670. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2671. /* How much data is in the first TRB? */
  2672. addr = (u64) urb->transfer_dma;
  2673. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2674. (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
  2675. if (trb_buff_len > urb->transfer_buffer_length)
  2676. trb_buff_len = urb->transfer_buffer_length;
  2677. first_trb = true;
  2678. /* Queue the first TRB, even if it's zero-length */
  2679. do {
  2680. u32 remainder = 0;
  2681. field = 0;
  2682. /* Don't change the cycle bit of the first TRB until later */
  2683. if (first_trb) {
  2684. first_trb = false;
  2685. if (start_cycle == 0)
  2686. field |= 0x1;
  2687. } else
  2688. field |= ep_ring->cycle_state;
  2689. /* Chain all the TRBs together; clear the chain bit in the last
  2690. * TRB to indicate it's the last TRB in the chain.
  2691. */
  2692. if (num_trbs > 1) {
  2693. field |= TRB_CHAIN;
  2694. } else {
  2695. /* FIXME - add check for ZERO_PACKET flag before this */
  2696. td->last_trb = ep_ring->enqueue;
  2697. field |= TRB_IOC;
  2698. }
  2699. /* Only set interrupt on short packet for IN endpoints */
  2700. if (usb_urb_dir_in(urb))
  2701. field |= TRB_ISP;
  2702. /* Set the TRB length, TD size, and interrupter fields. */
  2703. if (xhci->hci_version < 0x100) {
  2704. remainder = xhci_td_remainder(
  2705. urb->transfer_buffer_length -
  2706. running_total);
  2707. } else {
  2708. remainder = xhci_v1_0_td_remainder(running_total,
  2709. trb_buff_len, total_packet_count, urb);
  2710. }
  2711. length_field = TRB_LEN(trb_buff_len) |
  2712. remainder |
  2713. TRB_INTR_TARGET(0);
  2714. if (num_trbs > 1)
  2715. more_trbs_coming = true;
  2716. else
  2717. more_trbs_coming = false;
  2718. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  2719. lower_32_bits(addr),
  2720. upper_32_bits(addr),
  2721. length_field,
  2722. field | TRB_TYPE(TRB_NORMAL));
  2723. --num_trbs;
  2724. running_total += trb_buff_len;
  2725. /* Calculate length for next transfer */
  2726. addr += trb_buff_len;
  2727. trb_buff_len = urb->transfer_buffer_length - running_total;
  2728. if (trb_buff_len > TRB_MAX_BUFF_SIZE)
  2729. trb_buff_len = TRB_MAX_BUFF_SIZE;
  2730. } while (running_total < urb->transfer_buffer_length);
  2731. check_trb_math(urb, num_trbs, running_total);
  2732. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  2733. start_cycle, start_trb);
  2734. return 0;
  2735. }
  2736. /* Caller must have locked xhci->lock */
  2737. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2738. struct urb *urb, int slot_id, unsigned int ep_index)
  2739. {
  2740. struct xhci_ring *ep_ring;
  2741. int num_trbs;
  2742. int ret;
  2743. struct usb_ctrlrequest *setup;
  2744. struct xhci_generic_trb *start_trb;
  2745. int start_cycle;
  2746. u32 field, length_field;
  2747. struct urb_priv *urb_priv;
  2748. struct xhci_td *td;
  2749. ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
  2750. if (!ep_ring)
  2751. return -EINVAL;
  2752. /*
  2753. * Need to copy setup packet into setup TRB, so we can't use the setup
  2754. * DMA address.
  2755. */
  2756. if (!urb->setup_packet)
  2757. return -EINVAL;
  2758. if (!in_interrupt())
  2759. xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
  2760. slot_id, ep_index);
  2761. /* 1 TRB for setup, 1 for status */
  2762. num_trbs = 2;
  2763. /*
  2764. * Don't need to check if we need additional event data and normal TRBs,
  2765. * since data in control transfers will never get bigger than 16MB
  2766. * XXX: can we get a buffer that crosses 64KB boundaries?
  2767. */
  2768. if (urb->transfer_buffer_length > 0)
  2769. num_trbs++;
  2770. ret = prepare_transfer(xhci, xhci->devs[slot_id],
  2771. ep_index, urb->stream_id,
  2772. num_trbs, urb, 0, mem_flags);
  2773. if (ret < 0)
  2774. return ret;
  2775. urb_priv = urb->hcpriv;
  2776. td = urb_priv->td[0];
  2777. /*
  2778. * Don't give the first TRB to the hardware (by toggling the cycle bit)
  2779. * until we've finished creating all the other TRBs. The ring's cycle
  2780. * state may change as we enqueue the other TRBs, so save it too.
  2781. */
  2782. start_trb = &ep_ring->enqueue->generic;
  2783. start_cycle = ep_ring->cycle_state;
  2784. /* Queue setup TRB - see section 6.4.1.2.1 */
  2785. /* FIXME better way to translate setup_packet into two u32 fields? */
  2786. setup = (struct usb_ctrlrequest *) urb->setup_packet;
  2787. field = 0;
  2788. field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
  2789. if (start_cycle == 0)
  2790. field |= 0x1;
  2791. queue_trb(xhci, ep_ring, false, true,
  2792. setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
  2793. le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
  2794. TRB_LEN(8) | TRB_INTR_TARGET(0),
  2795. /* Immediate data in pointer */
  2796. field);
  2797. /* If there's data, queue data TRBs */
  2798. /* Only set interrupt on short packet for IN endpoints */
  2799. if (usb_urb_dir_in(urb))
  2800. field = TRB_ISP | TRB_TYPE(TRB_DATA);
  2801. else
  2802. field = TRB_TYPE(TRB_DATA);
  2803. length_field = TRB_LEN(urb->transfer_buffer_length) |
  2804. xhci_td_remainder(urb->transfer_buffer_length) |
  2805. TRB_INTR_TARGET(0);
  2806. if (urb->transfer_buffer_length > 0) {
  2807. if (setup->bRequestType & USB_DIR_IN)
  2808. field |= TRB_DIR_IN;
  2809. queue_trb(xhci, ep_ring, false, true,
  2810. lower_32_bits(urb->transfer_dma),
  2811. upper_32_bits(urb->transfer_dma),
  2812. length_field,
  2813. field | ep_ring->cycle_state);
  2814. }
  2815. /* Save the DMA address of the last TRB in the TD */
  2816. td->last_trb = ep_ring->enqueue;
  2817. /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
  2818. /* If the device sent data, the status stage is an OUT transfer */
  2819. if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
  2820. field = 0;
  2821. else
  2822. field = TRB_DIR_IN;
  2823. queue_trb(xhci, ep_ring, false, false,
  2824. 0,
  2825. 0,
  2826. TRB_INTR_TARGET(0),
  2827. /* Event on completion */
  2828. field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
  2829. giveback_first_trb(xhci, slot_id, ep_index, 0,
  2830. start_cycle, start_trb);
  2831. return 0;
  2832. }
  2833. static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
  2834. struct urb *urb, int i)
  2835. {
  2836. int num_trbs = 0;
  2837. u64 addr, td_len, running_total;
  2838. addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
  2839. td_len = urb->iso_frame_desc[i].length;
  2840. running_total = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
  2841. running_total &= TRB_MAX_BUFF_SIZE - 1;
  2842. if (running_total != 0)
  2843. num_trbs++;
  2844. while (running_total < td_len) {
  2845. num_trbs++;
  2846. running_total += TRB_MAX_BUFF_SIZE;
  2847. }
  2848. return num_trbs;
  2849. }
  2850. /*
  2851. * The transfer burst count field of the isochronous TRB defines the number of
  2852. * bursts that are required to move all packets in this TD. Only SuperSpeed
  2853. * devices can burst up to bMaxBurst number of packets per service interval.
  2854. * This field is zero based, meaning a value of zero in the field means one
  2855. * burst. Basically, for everything but SuperSpeed devices, this field will be
  2856. * zero. Only xHCI 1.0 host controllers support this field.
  2857. */
  2858. static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
  2859. struct usb_device *udev,
  2860. struct urb *urb, unsigned int total_packet_count)
  2861. {
  2862. unsigned int max_burst;
  2863. if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
  2864. return 0;
  2865. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2866. return roundup(total_packet_count, max_burst + 1) - 1;
  2867. }
  2868. /*
  2869. * Returns the number of packets in the last "burst" of packets. This field is
  2870. * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
  2871. * the last burst packet count is equal to the total number of packets in the
  2872. * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
  2873. * must contain (bMaxBurst + 1) number of packets, but the last burst can
  2874. * contain 1 to (bMaxBurst + 1) packets.
  2875. */
  2876. static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
  2877. struct usb_device *udev,
  2878. struct urb *urb, unsigned int total_packet_count)
  2879. {
  2880. unsigned int max_burst;
  2881. unsigned int residue;
  2882. if (xhci->hci_version < 0x100)
  2883. return 0;
  2884. switch (udev->speed) {
  2885. case USB_SPEED_SUPER:
  2886. /* bMaxBurst is zero based: 0 means 1 packet per burst */
  2887. max_burst = urb->ep->ss_ep_comp.bMaxBurst;
  2888. residue = total_packet_count % (max_burst + 1);
  2889. /* If residue is zero, the last burst contains (max_burst + 1)
  2890. * number of packets, but the TLBPC field is zero-based.
  2891. */
  2892. if (residue == 0)
  2893. return max_burst;
  2894. return residue - 1;
  2895. default:
  2896. if (total_packet_count == 0)
  2897. return 0;
  2898. return total_packet_count - 1;
  2899. }
  2900. }
  2901. /* This is for isoc transfer */
  2902. static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
  2903. struct urb *urb, int slot_id, unsigned int ep_index)
  2904. {
  2905. struct xhci_ring *ep_ring;
  2906. struct urb_priv *urb_priv;
  2907. struct xhci_td *td;
  2908. int num_tds, trbs_per_td;
  2909. struct xhci_generic_trb *start_trb;
  2910. bool first_trb;
  2911. int start_cycle;
  2912. u32 field, length_field;
  2913. int running_total, trb_buff_len, td_len, td_remain_len, ret;
  2914. u64 start_addr, addr;
  2915. int i, j;
  2916. bool more_trbs_coming;
  2917. ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
  2918. num_tds = urb->number_of_packets;
  2919. if (num_tds < 1) {
  2920. xhci_dbg(xhci, "Isoc URB with zero packets?\n");
  2921. return -EINVAL;
  2922. }
  2923. if (!in_interrupt())
  2924. xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
  2925. " addr = %#llx, num_tds = %d\n",
  2926. urb->ep->desc.bEndpointAddress,
  2927. urb->transfer_buffer_length,
  2928. urb->transfer_buffer_length,
  2929. (unsigned long long)urb->transfer_dma,
  2930. num_tds);
  2931. start_addr = (u64) urb->transfer_dma;
  2932. start_trb = &ep_ring->enqueue->generic;
  2933. start_cycle = ep_ring->cycle_state;
  2934. /* Queue the first TRB, even if it's zero-length */
  2935. for (i = 0; i < num_tds; i++) {
  2936. unsigned int total_packet_count;
  2937. unsigned int burst_count;
  2938. unsigned int residue;
  2939. first_trb = true;
  2940. running_total = 0;
  2941. addr = start_addr + urb->iso_frame_desc[i].offset;
  2942. td_len = urb->iso_frame_desc[i].length;
  2943. td_remain_len = td_len;
  2944. /* FIXME: Ignoring zero-length packets, can those happen? */
  2945. total_packet_count = roundup(td_len,
  2946. le16_to_cpu(urb->ep->desc.wMaxPacketSize));
  2947. burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
  2948. total_packet_count);
  2949. residue = xhci_get_last_burst_packet_count(xhci,
  2950. urb->dev, urb, total_packet_count);
  2951. trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
  2952. ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
  2953. urb->stream_id, trbs_per_td, urb, i, mem_flags);
  2954. if (ret < 0)
  2955. return ret;
  2956. urb_priv = urb->hcpriv;
  2957. td = urb_priv->td[i];
  2958. for (j = 0; j < trbs_per_td; j++) {
  2959. u32 remainder = 0;
  2960. field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
  2961. if (first_trb) {
  2962. /* Queue the isoc TRB */
  2963. field |= TRB_TYPE(TRB_ISOC);
  2964. /* Assume URB_ISO_ASAP is set */
  2965. field |= TRB_SIA;
  2966. if (i == 0) {
  2967. if (start_cycle == 0)
  2968. field |= 0x1;
  2969. } else
  2970. field |= ep_ring->cycle_state;
  2971. first_trb = false;
  2972. } else {
  2973. /* Queue other normal TRBs */
  2974. field |= TRB_TYPE(TRB_NORMAL);
  2975. field |= ep_ring->cycle_state;
  2976. }
  2977. /* Only set interrupt on short packet for IN EPs */
  2978. if (usb_urb_dir_in(urb))
  2979. field |= TRB_ISP;
  2980. /* Chain all the TRBs together; clear the chain bit in
  2981. * the last TRB to indicate it's the last TRB in the
  2982. * chain.
  2983. */
  2984. if (j < trbs_per_td - 1) {
  2985. field |= TRB_CHAIN;
  2986. more_trbs_coming = true;
  2987. } else {
  2988. td->last_trb = ep_ring->enqueue;
  2989. field |= TRB_IOC;
  2990. more_trbs_coming = false;
  2991. }
  2992. /* Calculate TRB length */
  2993. trb_buff_len = TRB_MAX_BUFF_SIZE -
  2994. (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
  2995. if (trb_buff_len > td_remain_len)
  2996. trb_buff_len = td_remain_len;
  2997. /* Set the TRB length, TD size, & interrupter fields. */
  2998. if (xhci->hci_version < 0x100) {
  2999. remainder = xhci_td_remainder(
  3000. td_len - running_total);
  3001. } else {
  3002. remainder = xhci_v1_0_td_remainder(
  3003. running_total, trb_buff_len,
  3004. total_packet_count, urb);
  3005. }
  3006. length_field = TRB_LEN(trb_buff_len) |
  3007. remainder |
  3008. TRB_INTR_TARGET(0);
  3009. queue_trb(xhci, ep_ring, false, more_trbs_coming,
  3010. lower_32_bits(addr),
  3011. upper_32_bits(addr),
  3012. length_field,
  3013. field);
  3014. running_total += trb_buff_len;
  3015. addr += trb_buff_len;
  3016. td_remain_len -= trb_buff_len;
  3017. }
  3018. /* Check TD length */
  3019. if (running_total != td_len) {
  3020. xhci_err(xhci, "ISOC TD length unmatch\n");
  3021. return -EINVAL;
  3022. }
  3023. }
  3024. if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
  3025. if (xhci->quirks & XHCI_AMD_PLL_FIX)
  3026. usb_amd_quirk_pll_disable();
  3027. }
  3028. xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
  3029. giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
  3030. start_cycle, start_trb);
  3031. return 0;
  3032. }
  3033. /*
  3034. * Check transfer ring to guarantee there is enough room for the urb.
  3035. * Update ISO URB start_frame and interval.
  3036. * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
  3037. * update the urb->start_frame by now.
  3038. * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
  3039. */
  3040. int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
  3041. struct urb *urb, int slot_id, unsigned int ep_index)
  3042. {
  3043. struct xhci_virt_device *xdev;
  3044. struct xhci_ring *ep_ring;
  3045. struct xhci_ep_ctx *ep_ctx;
  3046. int start_frame;
  3047. int xhci_interval;
  3048. int ep_interval;
  3049. int num_tds, num_trbs, i;
  3050. int ret;
  3051. xdev = xhci->devs[slot_id];
  3052. ep_ring = xdev->eps[ep_index].ring;
  3053. ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
  3054. num_trbs = 0;
  3055. num_tds = urb->number_of_packets;
  3056. for (i = 0; i < num_tds; i++)
  3057. num_trbs += count_isoc_trbs_needed(xhci, urb, i);
  3058. /* Check the ring to guarantee there is enough room for the whole urb.
  3059. * Do not insert any td of the urb to the ring if the check failed.
  3060. */
  3061. ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
  3062. num_trbs, mem_flags);
  3063. if (ret)
  3064. return ret;
  3065. start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
  3066. start_frame &= 0x3fff;
  3067. urb->start_frame = start_frame;
  3068. if (urb->dev->speed == USB_SPEED_LOW ||
  3069. urb->dev->speed == USB_SPEED_FULL)
  3070. urb->start_frame >>= 3;
  3071. xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
  3072. ep_interval = urb->interval;
  3073. /* Convert to microframes */
  3074. if (urb->dev->speed == USB_SPEED_LOW ||
  3075. urb->dev->speed == USB_SPEED_FULL)
  3076. ep_interval *= 8;
  3077. /* FIXME change this to a warning and a suggestion to use the new API
  3078. * to set the polling interval (once the API is added).
  3079. */
  3080. if (xhci_interval != ep_interval) {
  3081. if (printk_ratelimit())
  3082. dev_dbg(&urb->dev->dev, "Driver uses different interval"
  3083. " (%d microframe%s) than xHCI "
  3084. "(%d microframe%s)\n",
  3085. ep_interval,
  3086. ep_interval == 1 ? "" : "s",
  3087. xhci_interval,
  3088. xhci_interval == 1 ? "" : "s");
  3089. urb->interval = xhci_interval;
  3090. /* Convert back to frames for LS/FS devices */
  3091. if (urb->dev->speed == USB_SPEED_LOW ||
  3092. urb->dev->speed == USB_SPEED_FULL)
  3093. urb->interval /= 8;
  3094. }
  3095. return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
  3096. }
  3097. /**** Command Ring Operations ****/
  3098. /* Generic function for queueing a command TRB on the command ring.
  3099. * Check to make sure there's room on the command ring for one command TRB.
  3100. * Also check that there's room reserved for commands that must not fail.
  3101. * If this is a command that must not fail, meaning command_must_succeed = TRUE,
  3102. * then only check for the number of reserved spots.
  3103. * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
  3104. * because the command event handler may want to resubmit a failed command.
  3105. */
  3106. static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
  3107. u32 field3, u32 field4, bool command_must_succeed)
  3108. {
  3109. int reserved_trbs = xhci->cmd_ring_reserved_trbs;
  3110. int ret;
  3111. if (!command_must_succeed)
  3112. reserved_trbs++;
  3113. ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
  3114. reserved_trbs, GFP_ATOMIC);
  3115. if (ret < 0) {
  3116. xhci_err(xhci, "ERR: No room for command on command ring\n");
  3117. if (command_must_succeed)
  3118. xhci_err(xhci, "ERR: Reserved TRB counting for "
  3119. "unfailable commands failed.\n");
  3120. return ret;
  3121. }
  3122. queue_trb(xhci, xhci->cmd_ring, false, false, field1, field2, field3,
  3123. field4 | xhci->cmd_ring->cycle_state);
  3124. return 0;
  3125. }
  3126. /* Queue a slot enable or disable request on the command ring */
  3127. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
  3128. {
  3129. return queue_command(xhci, 0, 0, 0,
  3130. TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
  3131. }
  3132. /* Queue an address device command TRB */
  3133. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3134. u32 slot_id)
  3135. {
  3136. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3137. upper_32_bits(in_ctx_ptr), 0,
  3138. TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3139. false);
  3140. }
  3141. int xhci_queue_vendor_command(struct xhci_hcd *xhci,
  3142. u32 field1, u32 field2, u32 field3, u32 field4)
  3143. {
  3144. return queue_command(xhci, field1, field2, field3, field4, false);
  3145. }
  3146. /* Queue a reset device command TRB */
  3147. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
  3148. {
  3149. return queue_command(xhci, 0, 0, 0,
  3150. TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
  3151. false);
  3152. }
  3153. /* Queue a configure endpoint command TRB */
  3154. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3155. u32 slot_id, bool command_must_succeed)
  3156. {
  3157. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3158. upper_32_bits(in_ctx_ptr), 0,
  3159. TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
  3160. command_must_succeed);
  3161. }
  3162. /* Queue an evaluate context command TRB */
  3163. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  3164. u32 slot_id)
  3165. {
  3166. return queue_command(xhci, lower_32_bits(in_ctx_ptr),
  3167. upper_32_bits(in_ctx_ptr), 0,
  3168. TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
  3169. false);
  3170. }
  3171. /*
  3172. * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
  3173. * activity on an endpoint that is about to be suspended.
  3174. */
  3175. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  3176. unsigned int ep_index, int suspend)
  3177. {
  3178. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3179. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3180. u32 type = TRB_TYPE(TRB_STOP_RING);
  3181. u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
  3182. return queue_command(xhci, 0, 0, 0,
  3183. trb_slot_id | trb_ep_index | type | trb_suspend, false);
  3184. }
  3185. /* Set Transfer Ring Dequeue Pointer command.
  3186. * This should not be used for endpoints that have streams enabled.
  3187. */
  3188. static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
  3189. unsigned int ep_index, unsigned int stream_id,
  3190. struct xhci_segment *deq_seg,
  3191. union xhci_trb *deq_ptr, u32 cycle_state)
  3192. {
  3193. dma_addr_t addr;
  3194. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3195. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3196. u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
  3197. u32 type = TRB_TYPE(TRB_SET_DEQ);
  3198. struct xhci_virt_ep *ep;
  3199. addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
  3200. if (addr == 0) {
  3201. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3202. xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
  3203. deq_seg, deq_ptr);
  3204. return 0;
  3205. }
  3206. ep = &xhci->devs[slot_id]->eps[ep_index];
  3207. if ((ep->ep_state & SET_DEQ_PENDING)) {
  3208. xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
  3209. xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
  3210. return 0;
  3211. }
  3212. ep->queued_deq_seg = deq_seg;
  3213. ep->queued_deq_ptr = deq_ptr;
  3214. return queue_command(xhci, lower_32_bits(addr) | cycle_state,
  3215. upper_32_bits(addr), trb_stream_id,
  3216. trb_slot_id | trb_ep_index | type, false);
  3217. }
  3218. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  3219. unsigned int ep_index)
  3220. {
  3221. u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
  3222. u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
  3223. u32 type = TRB_TYPE(TRB_RESET_EP);
  3224. return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
  3225. false);
  3226. }