emulate.c 67 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "mmu.h" /* for is_long_mode() */
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define No64 (1<<28)
  76. /* Source 2 operand type */
  77. #define Src2None (0<<29)
  78. #define Src2CL (1<<29)
  79. #define Src2ImmByte (2<<29)
  80. #define Src2One (3<<29)
  81. #define Src2Imm16 (4<<29)
  82. #define Src2Mask (7<<29)
  83. enum {
  84. Group1_80, Group1_81, Group1_82, Group1_83,
  85. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  86. };
  87. static u32 opcode_table[256] = {
  88. /* 0x00 - 0x07 */
  89. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  90. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  91. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  92. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  93. /* 0x08 - 0x0F */
  94. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  95. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  96. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  97. ImplicitOps | Stack | No64, 0,
  98. /* 0x10 - 0x17 */
  99. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  102. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  103. /* 0x18 - 0x1F */
  104. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  107. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  108. /* 0x20 - 0x27 */
  109. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  110. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  111. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  112. /* 0x28 - 0x2F */
  113. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  114. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  115. 0, 0, 0, 0,
  116. /* 0x30 - 0x37 */
  117. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  118. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  119. 0, 0, 0, 0,
  120. /* 0x38 - 0x3F */
  121. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  122. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  123. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  124. 0, 0,
  125. /* 0x40 - 0x47 */
  126. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  127. /* 0x48 - 0x4F */
  128. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  129. /* 0x50 - 0x57 */
  130. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  131. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  132. /* 0x58 - 0x5F */
  133. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  134. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  135. /* 0x60 - 0x67 */
  136. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  137. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  138. 0, 0, 0, 0,
  139. /* 0x68 - 0x6F */
  140. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  141. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  142. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  143. /* 0x70 - 0x77 */
  144. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  145. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  146. /* 0x78 - 0x7F */
  147. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. /* 0x80 - 0x87 */
  150. Group | Group1_80, Group | Group1_81,
  151. Group | Group1_82, Group | Group1_83,
  152. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  153. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  154. /* 0x88 - 0x8F */
  155. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  156. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  157. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  158. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  159. /* 0x90 - 0x97 */
  160. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  161. /* 0x98 - 0x9F */
  162. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  163. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  164. /* 0xA0 - 0xA7 */
  165. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  166. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  167. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  168. ByteOp | ImplicitOps | String, ImplicitOps | String,
  169. /* 0xA8 - 0xAF */
  170. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  171. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  172. ByteOp | ImplicitOps | String, ImplicitOps | String,
  173. /* 0xB0 - 0xB7 */
  174. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. /* 0xB8 - 0xBF */
  179. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. /* 0xC0 - 0xC7 */
  184. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  185. 0, ImplicitOps | Stack, 0, 0,
  186. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  187. /* 0xC8 - 0xCF */
  188. 0, 0, 0, ImplicitOps | Stack,
  189. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  190. /* 0xD0 - 0xD7 */
  191. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  192. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  193. 0, 0, 0, 0,
  194. /* 0xD8 - 0xDF */
  195. 0, 0, 0, 0, 0, 0, 0, 0,
  196. /* 0xE0 - 0xE7 */
  197. 0, 0, 0, 0,
  198. ByteOp | SrcImmUByte, SrcImmUByte,
  199. ByteOp | SrcImmUByte, SrcImmUByte,
  200. /* 0xE8 - 0xEF */
  201. SrcImm | Stack, SrcImm | ImplicitOps,
  202. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  203. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  204. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  205. /* 0xF0 - 0xF7 */
  206. 0, 0, 0, 0,
  207. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  208. /* 0xF8 - 0xFF */
  209. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  210. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  211. };
  212. static u32 twobyte_table[256] = {
  213. /* 0x00 - 0x0F */
  214. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  215. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  216. /* 0x10 - 0x1F */
  217. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  218. /* 0x20 - 0x2F */
  219. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  220. 0, 0, 0, 0, 0, 0, 0, 0,
  221. /* 0x30 - 0x3F */
  222. ImplicitOps, 0, ImplicitOps, 0,
  223. ImplicitOps, ImplicitOps, 0, 0,
  224. 0, 0, 0, 0, 0, 0, 0, 0,
  225. /* 0x40 - 0x47 */
  226. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. /* 0x48 - 0x4F */
  231. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. /* 0x50 - 0x5F */
  236. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x60 - 0x6F */
  238. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0x70 - 0x7F */
  240. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  241. /* 0x80 - 0x8F */
  242. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  243. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  244. /* 0x90 - 0x9F */
  245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  246. /* 0xA0 - 0xA7 */
  247. ImplicitOps | Stack, ImplicitOps | Stack,
  248. 0, DstMem | SrcReg | ModRM | BitOp,
  249. DstMem | SrcReg | Src2ImmByte | ModRM,
  250. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  251. /* 0xA8 - 0xAF */
  252. ImplicitOps | Stack, ImplicitOps | Stack,
  253. 0, DstMem | SrcReg | ModRM | BitOp,
  254. DstMem | SrcReg | Src2ImmByte | ModRM,
  255. DstMem | SrcReg | Src2CL | ModRM,
  256. ModRM, 0,
  257. /* 0xB0 - 0xB7 */
  258. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  259. DstMem | SrcReg | ModRM | BitOp,
  260. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  261. DstReg | SrcMem16 | ModRM | Mov,
  262. /* 0xB8 - 0xBF */
  263. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  264. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  265. DstReg | SrcMem16 | ModRM | Mov,
  266. /* 0xC0 - 0xCF */
  267. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  268. 0, 0, 0, 0, 0, 0, 0, 0,
  269. /* 0xD0 - 0xDF */
  270. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  271. /* 0xE0 - 0xEF */
  272. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  273. /* 0xF0 - 0xFF */
  274. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  275. };
  276. static u32 group_table[] = {
  277. [Group1_80*8] =
  278. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  279. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  282. [Group1_81*8] =
  283. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  284. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  285. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  286. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  287. [Group1_82*8] =
  288. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  289. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  290. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  291. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  292. [Group1_83*8] =
  293. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  294. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  295. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  296. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  297. [Group1A*8] =
  298. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  299. [Group3_Byte*8] =
  300. ByteOp | SrcImm | DstMem | ModRM, 0,
  301. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  302. 0, 0, 0, 0,
  303. [Group3*8] =
  304. DstMem | SrcImm | ModRM, 0,
  305. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  306. 0, 0, 0, 0,
  307. [Group4*8] =
  308. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  309. 0, 0, 0, 0, 0, 0,
  310. [Group5*8] =
  311. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  312. SrcMem | ModRM | Stack, 0,
  313. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  314. [Group7*8] =
  315. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  316. SrcNone | ModRM | DstMem | Mov, 0,
  317. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  318. };
  319. static u32 group2_table[] = {
  320. [Group7*8] =
  321. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  322. SrcNone | ModRM | DstMem | Mov, 0,
  323. SrcMem16 | ModRM | Mov, 0,
  324. };
  325. /* EFLAGS bit definitions. */
  326. #define EFLG_VM (1<<17)
  327. #define EFLG_RF (1<<16)
  328. #define EFLG_OF (1<<11)
  329. #define EFLG_DF (1<<10)
  330. #define EFLG_IF (1<<9)
  331. #define EFLG_SF (1<<7)
  332. #define EFLG_ZF (1<<6)
  333. #define EFLG_AF (1<<4)
  334. #define EFLG_PF (1<<2)
  335. #define EFLG_CF (1<<0)
  336. /*
  337. * Instruction emulation:
  338. * Most instructions are emulated directly via a fragment of inline assembly
  339. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  340. * any modified flags.
  341. */
  342. #if defined(CONFIG_X86_64)
  343. #define _LO32 "k" /* force 32-bit operand */
  344. #define _STK "%%rsp" /* stack pointer */
  345. #elif defined(__i386__)
  346. #define _LO32 "" /* force 32-bit operand */
  347. #define _STK "%%esp" /* stack pointer */
  348. #endif
  349. /*
  350. * These EFLAGS bits are restored from saved value during emulation, and
  351. * any changes are written back to the saved value after emulation.
  352. */
  353. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  354. /* Before executing instruction: restore necessary bits in EFLAGS. */
  355. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  356. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  357. "movl %"_sav",%"_LO32 _tmp"; " \
  358. "push %"_tmp"; " \
  359. "push %"_tmp"; " \
  360. "movl %"_msk",%"_LO32 _tmp"; " \
  361. "andl %"_LO32 _tmp",("_STK"); " \
  362. "pushf; " \
  363. "notl %"_LO32 _tmp"; " \
  364. "andl %"_LO32 _tmp",("_STK"); " \
  365. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  366. "pop %"_tmp"; " \
  367. "orl %"_LO32 _tmp",("_STK"); " \
  368. "popf; " \
  369. "pop %"_sav"; "
  370. /* After executing instruction: write-back necessary bits in EFLAGS. */
  371. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  372. /* _sav |= EFLAGS & _msk; */ \
  373. "pushf; " \
  374. "pop %"_tmp"; " \
  375. "andl %"_msk",%"_LO32 _tmp"; " \
  376. "orl %"_LO32 _tmp",%"_sav"; "
  377. #ifdef CONFIG_X86_64
  378. #define ON64(x) x
  379. #else
  380. #define ON64(x)
  381. #endif
  382. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  383. do { \
  384. __asm__ __volatile__ ( \
  385. _PRE_EFLAGS("0", "4", "2") \
  386. _op _suffix " %"_x"3,%1; " \
  387. _POST_EFLAGS("0", "4", "2") \
  388. : "=m" (_eflags), "=m" ((_dst).val), \
  389. "=&r" (_tmp) \
  390. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  391. } while (0)
  392. /* Raw emulation: instruction has two explicit operands. */
  393. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  394. do { \
  395. unsigned long _tmp; \
  396. \
  397. switch ((_dst).bytes) { \
  398. case 2: \
  399. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  400. break; \
  401. case 4: \
  402. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  403. break; \
  404. case 8: \
  405. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  406. break; \
  407. } \
  408. } while (0)
  409. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  410. do { \
  411. unsigned long _tmp; \
  412. switch ((_dst).bytes) { \
  413. case 1: \
  414. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  415. break; \
  416. default: \
  417. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  418. _wx, _wy, _lx, _ly, _qx, _qy); \
  419. break; \
  420. } \
  421. } while (0)
  422. /* Source operand is byte-sized and may be restricted to just %cl. */
  423. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  424. __emulate_2op(_op, _src, _dst, _eflags, \
  425. "b", "c", "b", "c", "b", "c", "b", "c")
  426. /* Source operand is byte, word, long or quad sized. */
  427. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  428. __emulate_2op(_op, _src, _dst, _eflags, \
  429. "b", "q", "w", "r", _LO32, "r", "", "r")
  430. /* Source operand is word, long or quad sized. */
  431. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  432. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  433. "w", "r", _LO32, "r", "", "r")
  434. /* Instruction has three operands and one operand is stored in ECX register */
  435. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  436. do { \
  437. unsigned long _tmp; \
  438. _type _clv = (_cl).val; \
  439. _type _srcv = (_src).val; \
  440. _type _dstv = (_dst).val; \
  441. \
  442. __asm__ __volatile__ ( \
  443. _PRE_EFLAGS("0", "5", "2") \
  444. _op _suffix " %4,%1 \n" \
  445. _POST_EFLAGS("0", "5", "2") \
  446. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  447. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  448. ); \
  449. \
  450. (_cl).val = (unsigned long) _clv; \
  451. (_src).val = (unsigned long) _srcv; \
  452. (_dst).val = (unsigned long) _dstv; \
  453. } while (0)
  454. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  455. do { \
  456. switch ((_dst).bytes) { \
  457. case 2: \
  458. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  459. "w", unsigned short); \
  460. break; \
  461. case 4: \
  462. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  463. "l", unsigned int); \
  464. break; \
  465. case 8: \
  466. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  467. "q", unsigned long)); \
  468. break; \
  469. } \
  470. } while (0)
  471. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  472. do { \
  473. unsigned long _tmp; \
  474. \
  475. __asm__ __volatile__ ( \
  476. _PRE_EFLAGS("0", "3", "2") \
  477. _op _suffix " %1; " \
  478. _POST_EFLAGS("0", "3", "2") \
  479. : "=m" (_eflags), "+m" ((_dst).val), \
  480. "=&r" (_tmp) \
  481. : "i" (EFLAGS_MASK)); \
  482. } while (0)
  483. /* Instruction has only one explicit operand (no source operand). */
  484. #define emulate_1op(_op, _dst, _eflags) \
  485. do { \
  486. switch ((_dst).bytes) { \
  487. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  488. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  489. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  490. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  491. } \
  492. } while (0)
  493. /* Fetch next part of the instruction being emulated. */
  494. #define insn_fetch(_type, _size, _eip) \
  495. ({ unsigned long _x; \
  496. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  497. if (rc != 0) \
  498. goto done; \
  499. (_eip) += (_size); \
  500. (_type)_x; \
  501. })
  502. static inline unsigned long ad_mask(struct decode_cache *c)
  503. {
  504. return (1UL << (c->ad_bytes << 3)) - 1;
  505. }
  506. /* Access/update address held in a register, based on addressing mode. */
  507. static inline unsigned long
  508. address_mask(struct decode_cache *c, unsigned long reg)
  509. {
  510. if (c->ad_bytes == sizeof(unsigned long))
  511. return reg;
  512. else
  513. return reg & ad_mask(c);
  514. }
  515. static inline unsigned long
  516. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  517. {
  518. return base + address_mask(c, reg);
  519. }
  520. static inline void
  521. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  522. {
  523. if (c->ad_bytes == sizeof(unsigned long))
  524. *reg += inc;
  525. else
  526. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  527. }
  528. static inline void jmp_rel(struct decode_cache *c, int rel)
  529. {
  530. register_address_increment(c, &c->eip, rel);
  531. }
  532. static void set_seg_override(struct decode_cache *c, int seg)
  533. {
  534. c->has_seg_override = true;
  535. c->seg_override = seg;
  536. }
  537. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  538. {
  539. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  540. return 0;
  541. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  542. }
  543. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  544. struct decode_cache *c)
  545. {
  546. if (!c->has_seg_override)
  547. return 0;
  548. return seg_base(ctxt, c->seg_override);
  549. }
  550. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  551. {
  552. return seg_base(ctxt, VCPU_SREG_ES);
  553. }
  554. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  555. {
  556. return seg_base(ctxt, VCPU_SREG_SS);
  557. }
  558. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  559. struct x86_emulate_ops *ops,
  560. unsigned long linear, u8 *dest)
  561. {
  562. struct fetch_cache *fc = &ctxt->decode.fetch;
  563. int rc;
  564. int size;
  565. if (linear < fc->start || linear >= fc->end) {
  566. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  567. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  568. if (rc)
  569. return rc;
  570. fc->start = linear;
  571. fc->end = linear + size;
  572. }
  573. *dest = fc->data[linear - fc->start];
  574. return 0;
  575. }
  576. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  577. struct x86_emulate_ops *ops,
  578. unsigned long eip, void *dest, unsigned size)
  579. {
  580. int rc = 0;
  581. /* x86 instructions are limited to 15 bytes. */
  582. if (eip + size - ctxt->decode.eip_orig > 15)
  583. return X86EMUL_UNHANDLEABLE;
  584. eip += ctxt->cs_base;
  585. while (size--) {
  586. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  587. if (rc)
  588. return rc;
  589. }
  590. return 0;
  591. }
  592. /*
  593. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  594. * pointer into the block that addresses the relevant register.
  595. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  596. */
  597. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  598. int highbyte_regs)
  599. {
  600. void *p;
  601. p = &regs[modrm_reg];
  602. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  603. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  604. return p;
  605. }
  606. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  607. struct x86_emulate_ops *ops,
  608. void *ptr,
  609. u16 *size, unsigned long *address, int op_bytes)
  610. {
  611. int rc;
  612. if (op_bytes == 2)
  613. op_bytes = 3;
  614. *address = 0;
  615. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  616. ctxt->vcpu);
  617. if (rc)
  618. return rc;
  619. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  620. ctxt->vcpu);
  621. return rc;
  622. }
  623. static int test_cc(unsigned int condition, unsigned int flags)
  624. {
  625. int rc = 0;
  626. switch ((condition & 15) >> 1) {
  627. case 0: /* o */
  628. rc |= (flags & EFLG_OF);
  629. break;
  630. case 1: /* b/c/nae */
  631. rc |= (flags & EFLG_CF);
  632. break;
  633. case 2: /* z/e */
  634. rc |= (flags & EFLG_ZF);
  635. break;
  636. case 3: /* be/na */
  637. rc |= (flags & (EFLG_CF|EFLG_ZF));
  638. break;
  639. case 4: /* s */
  640. rc |= (flags & EFLG_SF);
  641. break;
  642. case 5: /* p/pe */
  643. rc |= (flags & EFLG_PF);
  644. break;
  645. case 7: /* le/ng */
  646. rc |= (flags & EFLG_ZF);
  647. /* fall through */
  648. case 6: /* l/nge */
  649. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  650. break;
  651. }
  652. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  653. return (!!rc ^ (condition & 1));
  654. }
  655. static void decode_register_operand(struct operand *op,
  656. struct decode_cache *c,
  657. int inhibit_bytereg)
  658. {
  659. unsigned reg = c->modrm_reg;
  660. int highbyte_regs = c->rex_prefix == 0;
  661. if (!(c->d & ModRM))
  662. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  663. op->type = OP_REG;
  664. if ((c->d & ByteOp) && !inhibit_bytereg) {
  665. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  666. op->val = *(u8 *)op->ptr;
  667. op->bytes = 1;
  668. } else {
  669. op->ptr = decode_register(reg, c->regs, 0);
  670. op->bytes = c->op_bytes;
  671. switch (op->bytes) {
  672. case 2:
  673. op->val = *(u16 *)op->ptr;
  674. break;
  675. case 4:
  676. op->val = *(u32 *)op->ptr;
  677. break;
  678. case 8:
  679. op->val = *(u64 *) op->ptr;
  680. break;
  681. }
  682. }
  683. op->orig_val = op->val;
  684. }
  685. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  686. struct x86_emulate_ops *ops)
  687. {
  688. struct decode_cache *c = &ctxt->decode;
  689. u8 sib;
  690. int index_reg = 0, base_reg = 0, scale;
  691. int rc = 0;
  692. if (c->rex_prefix) {
  693. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  694. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  695. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  696. }
  697. c->modrm = insn_fetch(u8, 1, c->eip);
  698. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  699. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  700. c->modrm_rm |= (c->modrm & 0x07);
  701. c->modrm_ea = 0;
  702. c->use_modrm_ea = 1;
  703. if (c->modrm_mod == 3) {
  704. c->modrm_ptr = decode_register(c->modrm_rm,
  705. c->regs, c->d & ByteOp);
  706. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  707. return rc;
  708. }
  709. if (c->ad_bytes == 2) {
  710. unsigned bx = c->regs[VCPU_REGS_RBX];
  711. unsigned bp = c->regs[VCPU_REGS_RBP];
  712. unsigned si = c->regs[VCPU_REGS_RSI];
  713. unsigned di = c->regs[VCPU_REGS_RDI];
  714. /* 16-bit ModR/M decode. */
  715. switch (c->modrm_mod) {
  716. case 0:
  717. if (c->modrm_rm == 6)
  718. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  719. break;
  720. case 1:
  721. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  722. break;
  723. case 2:
  724. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  725. break;
  726. }
  727. switch (c->modrm_rm) {
  728. case 0:
  729. c->modrm_ea += bx + si;
  730. break;
  731. case 1:
  732. c->modrm_ea += bx + di;
  733. break;
  734. case 2:
  735. c->modrm_ea += bp + si;
  736. break;
  737. case 3:
  738. c->modrm_ea += bp + di;
  739. break;
  740. case 4:
  741. c->modrm_ea += si;
  742. break;
  743. case 5:
  744. c->modrm_ea += di;
  745. break;
  746. case 6:
  747. if (c->modrm_mod != 0)
  748. c->modrm_ea += bp;
  749. break;
  750. case 7:
  751. c->modrm_ea += bx;
  752. break;
  753. }
  754. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  755. (c->modrm_rm == 6 && c->modrm_mod != 0))
  756. if (!c->has_seg_override)
  757. set_seg_override(c, VCPU_SREG_SS);
  758. c->modrm_ea = (u16)c->modrm_ea;
  759. } else {
  760. /* 32/64-bit ModR/M decode. */
  761. if ((c->modrm_rm & 7) == 4) {
  762. sib = insn_fetch(u8, 1, c->eip);
  763. index_reg |= (sib >> 3) & 7;
  764. base_reg |= sib & 7;
  765. scale = sib >> 6;
  766. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  767. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  768. else
  769. c->modrm_ea += c->regs[base_reg];
  770. if (index_reg != 4)
  771. c->modrm_ea += c->regs[index_reg] << scale;
  772. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  773. if (ctxt->mode == X86EMUL_MODE_PROT64)
  774. c->rip_relative = 1;
  775. } else
  776. c->modrm_ea += c->regs[c->modrm_rm];
  777. switch (c->modrm_mod) {
  778. case 0:
  779. if (c->modrm_rm == 5)
  780. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  781. break;
  782. case 1:
  783. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  784. break;
  785. case 2:
  786. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  787. break;
  788. }
  789. }
  790. done:
  791. return rc;
  792. }
  793. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  794. struct x86_emulate_ops *ops)
  795. {
  796. struct decode_cache *c = &ctxt->decode;
  797. int rc = 0;
  798. switch (c->ad_bytes) {
  799. case 2:
  800. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  801. break;
  802. case 4:
  803. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  804. break;
  805. case 8:
  806. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  807. break;
  808. }
  809. done:
  810. return rc;
  811. }
  812. int
  813. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  814. {
  815. struct decode_cache *c = &ctxt->decode;
  816. int rc = 0;
  817. int mode = ctxt->mode;
  818. int def_op_bytes, def_ad_bytes, group;
  819. /* Shadow copy of register state. Committed on successful emulation. */
  820. memset(c, 0, sizeof(struct decode_cache));
  821. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  822. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  823. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  824. switch (mode) {
  825. case X86EMUL_MODE_REAL:
  826. case X86EMUL_MODE_PROT16:
  827. def_op_bytes = def_ad_bytes = 2;
  828. break;
  829. case X86EMUL_MODE_PROT32:
  830. def_op_bytes = def_ad_bytes = 4;
  831. break;
  832. #ifdef CONFIG_X86_64
  833. case X86EMUL_MODE_PROT64:
  834. def_op_bytes = 4;
  835. def_ad_bytes = 8;
  836. break;
  837. #endif
  838. default:
  839. return -1;
  840. }
  841. c->op_bytes = def_op_bytes;
  842. c->ad_bytes = def_ad_bytes;
  843. /* Legacy prefixes. */
  844. for (;;) {
  845. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  846. case 0x66: /* operand-size override */
  847. /* switch between 2/4 bytes */
  848. c->op_bytes = def_op_bytes ^ 6;
  849. break;
  850. case 0x67: /* address-size override */
  851. if (mode == X86EMUL_MODE_PROT64)
  852. /* switch between 4/8 bytes */
  853. c->ad_bytes = def_ad_bytes ^ 12;
  854. else
  855. /* switch between 2/4 bytes */
  856. c->ad_bytes = def_ad_bytes ^ 6;
  857. break;
  858. case 0x26: /* ES override */
  859. case 0x2e: /* CS override */
  860. case 0x36: /* SS override */
  861. case 0x3e: /* DS override */
  862. set_seg_override(c, (c->b >> 3) & 3);
  863. break;
  864. case 0x64: /* FS override */
  865. case 0x65: /* GS override */
  866. set_seg_override(c, c->b & 7);
  867. break;
  868. case 0x40 ... 0x4f: /* REX */
  869. if (mode != X86EMUL_MODE_PROT64)
  870. goto done_prefixes;
  871. c->rex_prefix = c->b;
  872. continue;
  873. case 0xf0: /* LOCK */
  874. c->lock_prefix = 1;
  875. break;
  876. case 0xf2: /* REPNE/REPNZ */
  877. c->rep_prefix = REPNE_PREFIX;
  878. break;
  879. case 0xf3: /* REP/REPE/REPZ */
  880. c->rep_prefix = REPE_PREFIX;
  881. break;
  882. default:
  883. goto done_prefixes;
  884. }
  885. /* Any legacy prefix after a REX prefix nullifies its effect. */
  886. c->rex_prefix = 0;
  887. }
  888. done_prefixes:
  889. /* REX prefix. */
  890. if (c->rex_prefix)
  891. if (c->rex_prefix & 8)
  892. c->op_bytes = 8; /* REX.W */
  893. /* Opcode byte(s). */
  894. c->d = opcode_table[c->b];
  895. if (c->d == 0) {
  896. /* Two-byte opcode? */
  897. if (c->b == 0x0f) {
  898. c->twobyte = 1;
  899. c->b = insn_fetch(u8, 1, c->eip);
  900. c->d = twobyte_table[c->b];
  901. }
  902. }
  903. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  904. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  905. return -1;
  906. }
  907. if (c->d & Group) {
  908. group = c->d & GroupMask;
  909. c->modrm = insn_fetch(u8, 1, c->eip);
  910. --c->eip;
  911. group = (group << 3) + ((c->modrm >> 3) & 7);
  912. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  913. c->d = group2_table[group];
  914. else
  915. c->d = group_table[group];
  916. }
  917. /* Unrecognised? */
  918. if (c->d == 0) {
  919. DPRINTF("Cannot emulate %02x\n", c->b);
  920. return -1;
  921. }
  922. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  923. c->op_bytes = 8;
  924. /* ModRM and SIB bytes. */
  925. if (c->d & ModRM)
  926. rc = decode_modrm(ctxt, ops);
  927. else if (c->d & MemAbs)
  928. rc = decode_abs(ctxt, ops);
  929. if (rc)
  930. goto done;
  931. if (!c->has_seg_override)
  932. set_seg_override(c, VCPU_SREG_DS);
  933. if (!(!c->twobyte && c->b == 0x8d))
  934. c->modrm_ea += seg_override_base(ctxt, c);
  935. if (c->ad_bytes != 8)
  936. c->modrm_ea = (u32)c->modrm_ea;
  937. /*
  938. * Decode and fetch the source operand: register, memory
  939. * or immediate.
  940. */
  941. switch (c->d & SrcMask) {
  942. case SrcNone:
  943. break;
  944. case SrcReg:
  945. decode_register_operand(&c->src, c, 0);
  946. break;
  947. case SrcMem16:
  948. c->src.bytes = 2;
  949. goto srcmem_common;
  950. case SrcMem32:
  951. c->src.bytes = 4;
  952. goto srcmem_common;
  953. case SrcMem:
  954. c->src.bytes = (c->d & ByteOp) ? 1 :
  955. c->op_bytes;
  956. /* Don't fetch the address for invlpg: it could be unmapped. */
  957. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  958. break;
  959. srcmem_common:
  960. /*
  961. * For instructions with a ModR/M byte, switch to register
  962. * access if Mod = 3.
  963. */
  964. if ((c->d & ModRM) && c->modrm_mod == 3) {
  965. c->src.type = OP_REG;
  966. c->src.val = c->modrm_val;
  967. c->src.ptr = c->modrm_ptr;
  968. break;
  969. }
  970. c->src.type = OP_MEM;
  971. break;
  972. case SrcImm:
  973. case SrcImmU:
  974. c->src.type = OP_IMM;
  975. c->src.ptr = (unsigned long *)c->eip;
  976. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  977. if (c->src.bytes == 8)
  978. c->src.bytes = 4;
  979. /* NB. Immediates are sign-extended as necessary. */
  980. switch (c->src.bytes) {
  981. case 1:
  982. c->src.val = insn_fetch(s8, 1, c->eip);
  983. break;
  984. case 2:
  985. c->src.val = insn_fetch(s16, 2, c->eip);
  986. break;
  987. case 4:
  988. c->src.val = insn_fetch(s32, 4, c->eip);
  989. break;
  990. }
  991. if ((c->d & SrcMask) == SrcImmU) {
  992. switch (c->src.bytes) {
  993. case 1:
  994. c->src.val &= 0xff;
  995. break;
  996. case 2:
  997. c->src.val &= 0xffff;
  998. break;
  999. case 4:
  1000. c->src.val &= 0xffffffff;
  1001. break;
  1002. }
  1003. }
  1004. break;
  1005. case SrcImmByte:
  1006. case SrcImmUByte:
  1007. c->src.type = OP_IMM;
  1008. c->src.ptr = (unsigned long *)c->eip;
  1009. c->src.bytes = 1;
  1010. if ((c->d & SrcMask) == SrcImmByte)
  1011. c->src.val = insn_fetch(s8, 1, c->eip);
  1012. else
  1013. c->src.val = insn_fetch(u8, 1, c->eip);
  1014. break;
  1015. case SrcOne:
  1016. c->src.bytes = 1;
  1017. c->src.val = 1;
  1018. break;
  1019. }
  1020. /*
  1021. * Decode and fetch the second source operand: register, memory
  1022. * or immediate.
  1023. */
  1024. switch (c->d & Src2Mask) {
  1025. case Src2None:
  1026. break;
  1027. case Src2CL:
  1028. c->src2.bytes = 1;
  1029. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1030. break;
  1031. case Src2ImmByte:
  1032. c->src2.type = OP_IMM;
  1033. c->src2.ptr = (unsigned long *)c->eip;
  1034. c->src2.bytes = 1;
  1035. c->src2.val = insn_fetch(u8, 1, c->eip);
  1036. break;
  1037. case Src2Imm16:
  1038. c->src2.type = OP_IMM;
  1039. c->src2.ptr = (unsigned long *)c->eip;
  1040. c->src2.bytes = 2;
  1041. c->src2.val = insn_fetch(u16, 2, c->eip);
  1042. break;
  1043. case Src2One:
  1044. c->src2.bytes = 1;
  1045. c->src2.val = 1;
  1046. break;
  1047. }
  1048. /* Decode and fetch the destination operand: register or memory. */
  1049. switch (c->d & DstMask) {
  1050. case ImplicitOps:
  1051. /* Special instructions do their own operand decoding. */
  1052. return 0;
  1053. case DstReg:
  1054. decode_register_operand(&c->dst, c,
  1055. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1056. break;
  1057. case DstMem:
  1058. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1059. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1060. c->dst.type = OP_REG;
  1061. c->dst.val = c->dst.orig_val = c->modrm_val;
  1062. c->dst.ptr = c->modrm_ptr;
  1063. break;
  1064. }
  1065. c->dst.type = OP_MEM;
  1066. break;
  1067. case DstAcc:
  1068. c->dst.type = OP_REG;
  1069. c->dst.bytes = c->op_bytes;
  1070. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1071. switch (c->op_bytes) {
  1072. case 1:
  1073. c->dst.val = *(u8 *)c->dst.ptr;
  1074. break;
  1075. case 2:
  1076. c->dst.val = *(u16 *)c->dst.ptr;
  1077. break;
  1078. case 4:
  1079. c->dst.val = *(u32 *)c->dst.ptr;
  1080. break;
  1081. }
  1082. c->dst.orig_val = c->dst.val;
  1083. break;
  1084. }
  1085. if (c->rip_relative)
  1086. c->modrm_ea += c->eip;
  1087. done:
  1088. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1089. }
  1090. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1091. {
  1092. struct decode_cache *c = &ctxt->decode;
  1093. c->dst.type = OP_MEM;
  1094. c->dst.bytes = c->op_bytes;
  1095. c->dst.val = c->src.val;
  1096. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1097. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1098. c->regs[VCPU_REGS_RSP]);
  1099. }
  1100. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1101. struct x86_emulate_ops *ops,
  1102. void *dest, int len)
  1103. {
  1104. struct decode_cache *c = &ctxt->decode;
  1105. int rc;
  1106. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1107. c->regs[VCPU_REGS_RSP]),
  1108. dest, len, ctxt->vcpu);
  1109. if (rc != X86EMUL_CONTINUE)
  1110. return rc;
  1111. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1112. return rc;
  1113. }
  1114. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1115. {
  1116. struct decode_cache *c = &ctxt->decode;
  1117. struct kvm_segment segment;
  1118. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1119. c->src.val = segment.selector;
  1120. emulate_push(ctxt);
  1121. }
  1122. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1123. struct x86_emulate_ops *ops, int seg)
  1124. {
  1125. struct decode_cache *c = &ctxt->decode;
  1126. unsigned long selector;
  1127. int rc;
  1128. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1129. if (rc != 0)
  1130. return rc;
  1131. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1132. return rc;
  1133. }
  1134. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1135. {
  1136. struct decode_cache *c = &ctxt->decode;
  1137. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1138. int reg = VCPU_REGS_RAX;
  1139. while (reg <= VCPU_REGS_RDI) {
  1140. (reg == VCPU_REGS_RSP) ?
  1141. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1142. emulate_push(ctxt);
  1143. ++reg;
  1144. }
  1145. }
  1146. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1147. struct x86_emulate_ops *ops)
  1148. {
  1149. struct decode_cache *c = &ctxt->decode;
  1150. int rc = 0;
  1151. int reg = VCPU_REGS_RDI;
  1152. while (reg >= VCPU_REGS_RAX) {
  1153. if (reg == VCPU_REGS_RSP) {
  1154. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1155. c->op_bytes);
  1156. --reg;
  1157. }
  1158. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1159. if (rc != 0)
  1160. break;
  1161. --reg;
  1162. }
  1163. return rc;
  1164. }
  1165. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1166. struct x86_emulate_ops *ops)
  1167. {
  1168. struct decode_cache *c = &ctxt->decode;
  1169. int rc;
  1170. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1171. if (rc != 0)
  1172. return rc;
  1173. return 0;
  1174. }
  1175. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1176. {
  1177. struct decode_cache *c = &ctxt->decode;
  1178. switch (c->modrm_reg) {
  1179. case 0: /* rol */
  1180. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1181. break;
  1182. case 1: /* ror */
  1183. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1184. break;
  1185. case 2: /* rcl */
  1186. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1187. break;
  1188. case 3: /* rcr */
  1189. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1190. break;
  1191. case 4: /* sal/shl */
  1192. case 6: /* sal/shl */
  1193. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1194. break;
  1195. case 5: /* shr */
  1196. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1197. break;
  1198. case 7: /* sar */
  1199. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1200. break;
  1201. }
  1202. }
  1203. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1204. struct x86_emulate_ops *ops)
  1205. {
  1206. struct decode_cache *c = &ctxt->decode;
  1207. int rc = 0;
  1208. switch (c->modrm_reg) {
  1209. case 0 ... 1: /* test */
  1210. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1211. break;
  1212. case 2: /* not */
  1213. c->dst.val = ~c->dst.val;
  1214. break;
  1215. case 3: /* neg */
  1216. emulate_1op("neg", c->dst, ctxt->eflags);
  1217. break;
  1218. default:
  1219. DPRINTF("Cannot emulate %02x\n", c->b);
  1220. rc = X86EMUL_UNHANDLEABLE;
  1221. break;
  1222. }
  1223. return rc;
  1224. }
  1225. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1226. struct x86_emulate_ops *ops)
  1227. {
  1228. struct decode_cache *c = &ctxt->decode;
  1229. switch (c->modrm_reg) {
  1230. case 0: /* inc */
  1231. emulate_1op("inc", c->dst, ctxt->eflags);
  1232. break;
  1233. case 1: /* dec */
  1234. emulate_1op("dec", c->dst, ctxt->eflags);
  1235. break;
  1236. case 2: /* call near abs */ {
  1237. long int old_eip;
  1238. old_eip = c->eip;
  1239. c->eip = c->src.val;
  1240. c->src.val = old_eip;
  1241. emulate_push(ctxt);
  1242. break;
  1243. }
  1244. case 4: /* jmp abs */
  1245. c->eip = c->src.val;
  1246. break;
  1247. case 6: /* push */
  1248. emulate_push(ctxt);
  1249. break;
  1250. }
  1251. return 0;
  1252. }
  1253. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1254. struct x86_emulate_ops *ops,
  1255. unsigned long memop)
  1256. {
  1257. struct decode_cache *c = &ctxt->decode;
  1258. u64 old, new;
  1259. int rc;
  1260. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1261. if (rc != X86EMUL_CONTINUE)
  1262. return rc;
  1263. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1264. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1265. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1266. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1267. ctxt->eflags &= ~EFLG_ZF;
  1268. } else {
  1269. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1270. (u32) c->regs[VCPU_REGS_RBX];
  1271. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1272. if (rc != X86EMUL_CONTINUE)
  1273. return rc;
  1274. ctxt->eflags |= EFLG_ZF;
  1275. }
  1276. return 0;
  1277. }
  1278. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1279. struct x86_emulate_ops *ops)
  1280. {
  1281. struct decode_cache *c = &ctxt->decode;
  1282. int rc;
  1283. unsigned long cs;
  1284. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1285. if (rc)
  1286. return rc;
  1287. if (c->op_bytes == 4)
  1288. c->eip = (u32)c->eip;
  1289. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1290. if (rc)
  1291. return rc;
  1292. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1293. return rc;
  1294. }
  1295. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1296. struct x86_emulate_ops *ops)
  1297. {
  1298. int rc;
  1299. struct decode_cache *c = &ctxt->decode;
  1300. switch (c->dst.type) {
  1301. case OP_REG:
  1302. /* The 4-byte case *is* correct:
  1303. * in 64-bit mode we zero-extend.
  1304. */
  1305. switch (c->dst.bytes) {
  1306. case 1:
  1307. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1308. break;
  1309. case 2:
  1310. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1311. break;
  1312. case 4:
  1313. *c->dst.ptr = (u32)c->dst.val;
  1314. break; /* 64b: zero-ext */
  1315. case 8:
  1316. *c->dst.ptr = c->dst.val;
  1317. break;
  1318. }
  1319. break;
  1320. case OP_MEM:
  1321. if (c->lock_prefix)
  1322. rc = ops->cmpxchg_emulated(
  1323. (unsigned long)c->dst.ptr,
  1324. &c->dst.orig_val,
  1325. &c->dst.val,
  1326. c->dst.bytes,
  1327. ctxt->vcpu);
  1328. else
  1329. rc = ops->write_emulated(
  1330. (unsigned long)c->dst.ptr,
  1331. &c->dst.val,
  1332. c->dst.bytes,
  1333. ctxt->vcpu);
  1334. if (rc != X86EMUL_CONTINUE)
  1335. return rc;
  1336. break;
  1337. case OP_NONE:
  1338. /* no writeback */
  1339. break;
  1340. default:
  1341. break;
  1342. }
  1343. return 0;
  1344. }
  1345. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1346. {
  1347. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1348. /*
  1349. * an sti; sti; sequence only disable interrupts for the first
  1350. * instruction. So, if the last instruction, be it emulated or
  1351. * not, left the system with the INT_STI flag enabled, it
  1352. * means that the last instruction is an sti. We should not
  1353. * leave the flag on in this case. The same goes for mov ss
  1354. */
  1355. if (!(int_shadow & mask))
  1356. ctxt->interruptibility = mask;
  1357. }
  1358. static inline void
  1359. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1360. struct kvm_segment *cs, struct kvm_segment *ss)
  1361. {
  1362. memset(cs, 0, sizeof(struct kvm_segment));
  1363. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1364. memset(ss, 0, sizeof(struct kvm_segment));
  1365. cs->l = 0; /* will be adjusted later */
  1366. cs->base = 0; /* flat segment */
  1367. cs->g = 1; /* 4kb granularity */
  1368. cs->limit = 0xffffffff; /* 4GB limit */
  1369. cs->type = 0x0b; /* Read, Execute, Accessed */
  1370. cs->s = 1;
  1371. cs->dpl = 0; /* will be adjusted later */
  1372. cs->present = 1;
  1373. cs->db = 1;
  1374. ss->unusable = 0;
  1375. ss->base = 0; /* flat segment */
  1376. ss->limit = 0xffffffff; /* 4GB limit */
  1377. ss->g = 1; /* 4kb granularity */
  1378. ss->s = 1;
  1379. ss->type = 0x03; /* Read/Write, Accessed */
  1380. ss->db = 1; /* 32bit stack segment */
  1381. ss->dpl = 0;
  1382. ss->present = 1;
  1383. }
  1384. static int
  1385. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1386. {
  1387. struct decode_cache *c = &ctxt->decode;
  1388. struct kvm_segment cs, ss;
  1389. u64 msr_data;
  1390. /* syscall is not available in real mode */
  1391. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1392. || !kvm_read_cr0_bits(ctxt->vcpu, X86_CR0_PE))
  1393. return -1;
  1394. setup_syscalls_segments(ctxt, &cs, &ss);
  1395. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1396. msr_data >>= 32;
  1397. cs.selector = (u16)(msr_data & 0xfffc);
  1398. ss.selector = (u16)(msr_data + 8);
  1399. if (is_long_mode(ctxt->vcpu)) {
  1400. cs.db = 0;
  1401. cs.l = 1;
  1402. }
  1403. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1404. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1405. c->regs[VCPU_REGS_RCX] = c->eip;
  1406. if (is_long_mode(ctxt->vcpu)) {
  1407. #ifdef CONFIG_X86_64
  1408. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1409. kvm_x86_ops->get_msr(ctxt->vcpu,
  1410. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1411. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1412. c->eip = msr_data;
  1413. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1414. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1415. #endif
  1416. } else {
  1417. /* legacy mode */
  1418. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1419. c->eip = (u32)msr_data;
  1420. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1421. }
  1422. return 0;
  1423. }
  1424. static int
  1425. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1426. {
  1427. struct decode_cache *c = &ctxt->decode;
  1428. struct kvm_segment cs, ss;
  1429. u64 msr_data;
  1430. /* inject #UD if LOCK prefix is used */
  1431. if (c->lock_prefix)
  1432. return -1;
  1433. /* inject #GP if in real mode or paging is disabled */
  1434. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1435. !kvm_read_cr0_bits(ctxt->vcpu, X86_CR0_PE)) {
  1436. kvm_inject_gp(ctxt->vcpu, 0);
  1437. return -1;
  1438. }
  1439. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1440. * Therefore, we inject an #UD.
  1441. */
  1442. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1443. return -1;
  1444. setup_syscalls_segments(ctxt, &cs, &ss);
  1445. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1446. switch (ctxt->mode) {
  1447. case X86EMUL_MODE_PROT32:
  1448. if ((msr_data & 0xfffc) == 0x0) {
  1449. kvm_inject_gp(ctxt->vcpu, 0);
  1450. return -1;
  1451. }
  1452. break;
  1453. case X86EMUL_MODE_PROT64:
  1454. if (msr_data == 0x0) {
  1455. kvm_inject_gp(ctxt->vcpu, 0);
  1456. return -1;
  1457. }
  1458. break;
  1459. }
  1460. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1461. cs.selector = (u16)msr_data;
  1462. cs.selector &= ~SELECTOR_RPL_MASK;
  1463. ss.selector = cs.selector + 8;
  1464. ss.selector &= ~SELECTOR_RPL_MASK;
  1465. if (ctxt->mode == X86EMUL_MODE_PROT64
  1466. || is_long_mode(ctxt->vcpu)) {
  1467. cs.db = 0;
  1468. cs.l = 1;
  1469. }
  1470. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1471. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1472. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1473. c->eip = msr_data;
  1474. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1475. c->regs[VCPU_REGS_RSP] = msr_data;
  1476. return 0;
  1477. }
  1478. static int
  1479. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1480. {
  1481. struct decode_cache *c = &ctxt->decode;
  1482. struct kvm_segment cs, ss;
  1483. u64 msr_data;
  1484. int usermode;
  1485. /* inject #UD if LOCK prefix is used */
  1486. if (c->lock_prefix)
  1487. return -1;
  1488. /* inject #GP if in real mode or paging is disabled */
  1489. if (ctxt->mode == X86EMUL_MODE_REAL
  1490. || !kvm_read_cr0_bits(ctxt->vcpu, X86_CR0_PE)) {
  1491. kvm_inject_gp(ctxt->vcpu, 0);
  1492. return -1;
  1493. }
  1494. /* sysexit must be called from CPL 0 */
  1495. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1496. kvm_inject_gp(ctxt->vcpu, 0);
  1497. return -1;
  1498. }
  1499. setup_syscalls_segments(ctxt, &cs, &ss);
  1500. if ((c->rex_prefix & 0x8) != 0x0)
  1501. usermode = X86EMUL_MODE_PROT64;
  1502. else
  1503. usermode = X86EMUL_MODE_PROT32;
  1504. cs.dpl = 3;
  1505. ss.dpl = 3;
  1506. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1507. switch (usermode) {
  1508. case X86EMUL_MODE_PROT32:
  1509. cs.selector = (u16)(msr_data + 16);
  1510. if ((msr_data & 0xfffc) == 0x0) {
  1511. kvm_inject_gp(ctxt->vcpu, 0);
  1512. return -1;
  1513. }
  1514. ss.selector = (u16)(msr_data + 24);
  1515. break;
  1516. case X86EMUL_MODE_PROT64:
  1517. cs.selector = (u16)(msr_data + 32);
  1518. if (msr_data == 0x0) {
  1519. kvm_inject_gp(ctxt->vcpu, 0);
  1520. return -1;
  1521. }
  1522. ss.selector = cs.selector + 8;
  1523. cs.db = 0;
  1524. cs.l = 1;
  1525. break;
  1526. }
  1527. cs.selector |= SELECTOR_RPL_MASK;
  1528. ss.selector |= SELECTOR_RPL_MASK;
  1529. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1530. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1531. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1532. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1533. return 0;
  1534. }
  1535. int
  1536. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1537. {
  1538. unsigned long memop = 0;
  1539. u64 msr_data;
  1540. unsigned long saved_eip = 0;
  1541. struct decode_cache *c = &ctxt->decode;
  1542. unsigned int port;
  1543. int io_dir_in;
  1544. int rc = 0;
  1545. ctxt->interruptibility = 0;
  1546. /* Shadow copy of register state. Committed on successful emulation.
  1547. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1548. * modify them.
  1549. */
  1550. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1551. saved_eip = c->eip;
  1552. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1553. memop = c->modrm_ea;
  1554. if (c->rep_prefix && (c->d & String)) {
  1555. /* All REP prefixes have the same first termination condition */
  1556. if (c->regs[VCPU_REGS_RCX] == 0) {
  1557. kvm_rip_write(ctxt->vcpu, c->eip);
  1558. goto done;
  1559. }
  1560. /* The second termination condition only applies for REPE
  1561. * and REPNE. Test if the repeat string operation prefix is
  1562. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1563. * corresponding termination condition according to:
  1564. * - if REPE/REPZ and ZF = 0 then done
  1565. * - if REPNE/REPNZ and ZF = 1 then done
  1566. */
  1567. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1568. (c->b == 0xae) || (c->b == 0xaf)) {
  1569. if ((c->rep_prefix == REPE_PREFIX) &&
  1570. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1571. kvm_rip_write(ctxt->vcpu, c->eip);
  1572. goto done;
  1573. }
  1574. if ((c->rep_prefix == REPNE_PREFIX) &&
  1575. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1576. kvm_rip_write(ctxt->vcpu, c->eip);
  1577. goto done;
  1578. }
  1579. }
  1580. c->regs[VCPU_REGS_RCX]--;
  1581. c->eip = kvm_rip_read(ctxt->vcpu);
  1582. }
  1583. if (c->src.type == OP_MEM) {
  1584. c->src.ptr = (unsigned long *)memop;
  1585. c->src.val = 0;
  1586. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1587. &c->src.val,
  1588. c->src.bytes,
  1589. ctxt->vcpu);
  1590. if (rc != X86EMUL_CONTINUE)
  1591. goto done;
  1592. c->src.orig_val = c->src.val;
  1593. }
  1594. if ((c->d & DstMask) == ImplicitOps)
  1595. goto special_insn;
  1596. if (c->dst.type == OP_MEM) {
  1597. c->dst.ptr = (unsigned long *)memop;
  1598. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1599. c->dst.val = 0;
  1600. if (c->d & BitOp) {
  1601. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1602. c->dst.ptr = (void *)c->dst.ptr +
  1603. (c->src.val & mask) / 8;
  1604. }
  1605. if (!(c->d & Mov)) {
  1606. /* optimisation - avoid slow emulated read */
  1607. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1608. &c->dst.val,
  1609. c->dst.bytes,
  1610. ctxt->vcpu);
  1611. if (rc != X86EMUL_CONTINUE)
  1612. goto done;
  1613. }
  1614. }
  1615. c->dst.orig_val = c->dst.val;
  1616. special_insn:
  1617. if (c->twobyte)
  1618. goto twobyte_insn;
  1619. switch (c->b) {
  1620. case 0x00 ... 0x05:
  1621. add: /* add */
  1622. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1623. break;
  1624. case 0x06: /* push es */
  1625. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1626. break;
  1627. case 0x07: /* pop es */
  1628. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1629. if (rc != 0)
  1630. goto done;
  1631. break;
  1632. case 0x08 ... 0x0d:
  1633. or: /* or */
  1634. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1635. break;
  1636. case 0x0e: /* push cs */
  1637. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1638. break;
  1639. case 0x10 ... 0x15:
  1640. adc: /* adc */
  1641. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1642. break;
  1643. case 0x16: /* push ss */
  1644. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1645. break;
  1646. case 0x17: /* pop ss */
  1647. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1648. if (rc != 0)
  1649. goto done;
  1650. break;
  1651. case 0x18 ... 0x1d:
  1652. sbb: /* sbb */
  1653. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1654. break;
  1655. case 0x1e: /* push ds */
  1656. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1657. break;
  1658. case 0x1f: /* pop ds */
  1659. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1660. if (rc != 0)
  1661. goto done;
  1662. break;
  1663. case 0x20 ... 0x25:
  1664. and: /* and */
  1665. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1666. break;
  1667. case 0x28 ... 0x2d:
  1668. sub: /* sub */
  1669. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1670. break;
  1671. case 0x30 ... 0x35:
  1672. xor: /* xor */
  1673. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1674. break;
  1675. case 0x38 ... 0x3d:
  1676. cmp: /* cmp */
  1677. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1678. break;
  1679. case 0x40 ... 0x47: /* inc r16/r32 */
  1680. emulate_1op("inc", c->dst, ctxt->eflags);
  1681. break;
  1682. case 0x48 ... 0x4f: /* dec r16/r32 */
  1683. emulate_1op("dec", c->dst, ctxt->eflags);
  1684. break;
  1685. case 0x50 ... 0x57: /* push reg */
  1686. emulate_push(ctxt);
  1687. break;
  1688. case 0x58 ... 0x5f: /* pop reg */
  1689. pop_instruction:
  1690. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1691. if (rc != 0)
  1692. goto done;
  1693. break;
  1694. case 0x60: /* pusha */
  1695. emulate_pusha(ctxt);
  1696. break;
  1697. case 0x61: /* popa */
  1698. rc = emulate_popa(ctxt, ops);
  1699. if (rc != 0)
  1700. goto done;
  1701. break;
  1702. case 0x63: /* movsxd */
  1703. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1704. goto cannot_emulate;
  1705. c->dst.val = (s32) c->src.val;
  1706. break;
  1707. case 0x68: /* push imm */
  1708. case 0x6a: /* push imm8 */
  1709. emulate_push(ctxt);
  1710. break;
  1711. case 0x6c: /* insb */
  1712. case 0x6d: /* insw/insd */
  1713. if (kvm_emulate_pio_string(ctxt->vcpu,
  1714. 1,
  1715. (c->d & ByteOp) ? 1 : c->op_bytes,
  1716. c->rep_prefix ?
  1717. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1718. (ctxt->eflags & EFLG_DF),
  1719. register_address(c, es_base(ctxt),
  1720. c->regs[VCPU_REGS_RDI]),
  1721. c->rep_prefix,
  1722. c->regs[VCPU_REGS_RDX]) == 0) {
  1723. c->eip = saved_eip;
  1724. return -1;
  1725. }
  1726. return 0;
  1727. case 0x6e: /* outsb */
  1728. case 0x6f: /* outsw/outsd */
  1729. if (kvm_emulate_pio_string(ctxt->vcpu,
  1730. 0,
  1731. (c->d & ByteOp) ? 1 : c->op_bytes,
  1732. c->rep_prefix ?
  1733. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1734. (ctxt->eflags & EFLG_DF),
  1735. register_address(c,
  1736. seg_override_base(ctxt, c),
  1737. c->regs[VCPU_REGS_RSI]),
  1738. c->rep_prefix,
  1739. c->regs[VCPU_REGS_RDX]) == 0) {
  1740. c->eip = saved_eip;
  1741. return -1;
  1742. }
  1743. return 0;
  1744. case 0x70 ... 0x7f: /* jcc (short) */
  1745. if (test_cc(c->b, ctxt->eflags))
  1746. jmp_rel(c, c->src.val);
  1747. break;
  1748. case 0x80 ... 0x83: /* Grp1 */
  1749. switch (c->modrm_reg) {
  1750. case 0:
  1751. goto add;
  1752. case 1:
  1753. goto or;
  1754. case 2:
  1755. goto adc;
  1756. case 3:
  1757. goto sbb;
  1758. case 4:
  1759. goto and;
  1760. case 5:
  1761. goto sub;
  1762. case 6:
  1763. goto xor;
  1764. case 7:
  1765. goto cmp;
  1766. }
  1767. break;
  1768. case 0x84 ... 0x85:
  1769. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1770. break;
  1771. case 0x86 ... 0x87: /* xchg */
  1772. xchg:
  1773. /* Write back the register source. */
  1774. switch (c->dst.bytes) {
  1775. case 1:
  1776. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1777. break;
  1778. case 2:
  1779. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1780. break;
  1781. case 4:
  1782. *c->src.ptr = (u32) c->dst.val;
  1783. break; /* 64b reg: zero-extend */
  1784. case 8:
  1785. *c->src.ptr = c->dst.val;
  1786. break;
  1787. }
  1788. /*
  1789. * Write back the memory destination with implicit LOCK
  1790. * prefix.
  1791. */
  1792. c->dst.val = c->src.val;
  1793. c->lock_prefix = 1;
  1794. break;
  1795. case 0x88 ... 0x8b: /* mov */
  1796. goto mov;
  1797. case 0x8c: { /* mov r/m, sreg */
  1798. struct kvm_segment segreg;
  1799. if (c->modrm_reg <= 5)
  1800. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1801. else {
  1802. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1803. c->modrm);
  1804. goto cannot_emulate;
  1805. }
  1806. c->dst.val = segreg.selector;
  1807. break;
  1808. }
  1809. case 0x8d: /* lea r16/r32, m */
  1810. c->dst.val = c->modrm_ea;
  1811. break;
  1812. case 0x8e: { /* mov seg, r/m16 */
  1813. uint16_t sel;
  1814. int type_bits;
  1815. int err;
  1816. sel = c->src.val;
  1817. if (c->modrm_reg == VCPU_SREG_SS)
  1818. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1819. if (c->modrm_reg <= 5) {
  1820. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1821. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1822. type_bits, c->modrm_reg);
  1823. } else {
  1824. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1825. c->modrm);
  1826. goto cannot_emulate;
  1827. }
  1828. if (err < 0)
  1829. goto cannot_emulate;
  1830. c->dst.type = OP_NONE; /* Disable writeback. */
  1831. break;
  1832. }
  1833. case 0x8f: /* pop (sole member of Grp1a) */
  1834. rc = emulate_grp1a(ctxt, ops);
  1835. if (rc != 0)
  1836. goto done;
  1837. break;
  1838. case 0x90: /* nop / xchg r8,rax */
  1839. if (!(c->rex_prefix & 1)) { /* nop */
  1840. c->dst.type = OP_NONE;
  1841. break;
  1842. }
  1843. case 0x91 ... 0x97: /* xchg reg,rax */
  1844. c->src.type = c->dst.type = OP_REG;
  1845. c->src.bytes = c->dst.bytes = c->op_bytes;
  1846. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1847. c->src.val = *(c->src.ptr);
  1848. goto xchg;
  1849. case 0x9c: /* pushf */
  1850. c->src.val = (unsigned long) ctxt->eflags;
  1851. emulate_push(ctxt);
  1852. break;
  1853. case 0x9d: /* popf */
  1854. c->dst.type = OP_REG;
  1855. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1856. c->dst.bytes = c->op_bytes;
  1857. goto pop_instruction;
  1858. case 0xa0 ... 0xa1: /* mov */
  1859. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1860. c->dst.val = c->src.val;
  1861. break;
  1862. case 0xa2 ... 0xa3: /* mov */
  1863. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1864. break;
  1865. case 0xa4 ... 0xa5: /* movs */
  1866. c->dst.type = OP_MEM;
  1867. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1868. c->dst.ptr = (unsigned long *)register_address(c,
  1869. es_base(ctxt),
  1870. c->regs[VCPU_REGS_RDI]);
  1871. rc = ops->read_emulated(register_address(c,
  1872. seg_override_base(ctxt, c),
  1873. c->regs[VCPU_REGS_RSI]),
  1874. &c->dst.val,
  1875. c->dst.bytes, ctxt->vcpu);
  1876. if (rc != X86EMUL_CONTINUE)
  1877. goto done;
  1878. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1879. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1880. : c->dst.bytes);
  1881. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1882. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1883. : c->dst.bytes);
  1884. break;
  1885. case 0xa6 ... 0xa7: /* cmps */
  1886. c->src.type = OP_NONE; /* Disable writeback. */
  1887. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1888. c->src.ptr = (unsigned long *)register_address(c,
  1889. seg_override_base(ctxt, c),
  1890. c->regs[VCPU_REGS_RSI]);
  1891. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1892. &c->src.val,
  1893. c->src.bytes,
  1894. ctxt->vcpu);
  1895. if (rc != X86EMUL_CONTINUE)
  1896. goto done;
  1897. c->dst.type = OP_NONE; /* Disable writeback. */
  1898. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1899. c->dst.ptr = (unsigned long *)register_address(c,
  1900. es_base(ctxt),
  1901. c->regs[VCPU_REGS_RDI]);
  1902. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1903. &c->dst.val,
  1904. c->dst.bytes,
  1905. ctxt->vcpu);
  1906. if (rc != X86EMUL_CONTINUE)
  1907. goto done;
  1908. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1909. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1910. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1911. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1912. : c->src.bytes);
  1913. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1914. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1915. : c->dst.bytes);
  1916. break;
  1917. case 0xaa ... 0xab: /* stos */
  1918. c->dst.type = OP_MEM;
  1919. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1920. c->dst.ptr = (unsigned long *)register_address(c,
  1921. es_base(ctxt),
  1922. c->regs[VCPU_REGS_RDI]);
  1923. c->dst.val = c->regs[VCPU_REGS_RAX];
  1924. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1925. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1926. : c->dst.bytes);
  1927. break;
  1928. case 0xac ... 0xad: /* lods */
  1929. c->dst.type = OP_REG;
  1930. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1931. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1932. rc = ops->read_emulated(register_address(c,
  1933. seg_override_base(ctxt, c),
  1934. c->regs[VCPU_REGS_RSI]),
  1935. &c->dst.val,
  1936. c->dst.bytes,
  1937. ctxt->vcpu);
  1938. if (rc != X86EMUL_CONTINUE)
  1939. goto done;
  1940. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1941. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1942. : c->dst.bytes);
  1943. break;
  1944. case 0xae ... 0xaf: /* scas */
  1945. DPRINTF("Urk! I don't handle SCAS.\n");
  1946. goto cannot_emulate;
  1947. case 0xb0 ... 0xbf: /* mov r, imm */
  1948. goto mov;
  1949. case 0xc0 ... 0xc1:
  1950. emulate_grp2(ctxt);
  1951. break;
  1952. case 0xc3: /* ret */
  1953. c->dst.type = OP_REG;
  1954. c->dst.ptr = &c->eip;
  1955. c->dst.bytes = c->op_bytes;
  1956. goto pop_instruction;
  1957. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1958. mov:
  1959. c->dst.val = c->src.val;
  1960. break;
  1961. case 0xcb: /* ret far */
  1962. rc = emulate_ret_far(ctxt, ops);
  1963. if (rc)
  1964. goto done;
  1965. break;
  1966. case 0xd0 ... 0xd1: /* Grp2 */
  1967. c->src.val = 1;
  1968. emulate_grp2(ctxt);
  1969. break;
  1970. case 0xd2 ... 0xd3: /* Grp2 */
  1971. c->src.val = c->regs[VCPU_REGS_RCX];
  1972. emulate_grp2(ctxt);
  1973. break;
  1974. case 0xe4: /* inb */
  1975. case 0xe5: /* in */
  1976. port = c->src.val;
  1977. io_dir_in = 1;
  1978. goto do_io;
  1979. case 0xe6: /* outb */
  1980. case 0xe7: /* out */
  1981. port = c->src.val;
  1982. io_dir_in = 0;
  1983. goto do_io;
  1984. case 0xe8: /* call (near) */ {
  1985. long int rel = c->src.val;
  1986. c->src.val = (unsigned long) c->eip;
  1987. jmp_rel(c, rel);
  1988. emulate_push(ctxt);
  1989. break;
  1990. }
  1991. case 0xe9: /* jmp rel */
  1992. goto jmp;
  1993. case 0xea: /* jmp far */
  1994. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1995. VCPU_SREG_CS) < 0) {
  1996. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1997. goto cannot_emulate;
  1998. }
  1999. c->eip = c->src.val;
  2000. break;
  2001. case 0xeb:
  2002. jmp: /* jmp rel short */
  2003. jmp_rel(c, c->src.val);
  2004. c->dst.type = OP_NONE; /* Disable writeback. */
  2005. break;
  2006. case 0xec: /* in al,dx */
  2007. case 0xed: /* in (e/r)ax,dx */
  2008. port = c->regs[VCPU_REGS_RDX];
  2009. io_dir_in = 1;
  2010. goto do_io;
  2011. case 0xee: /* out al,dx */
  2012. case 0xef: /* out (e/r)ax,dx */
  2013. port = c->regs[VCPU_REGS_RDX];
  2014. io_dir_in = 0;
  2015. do_io: if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2016. (c->d & ByteOp) ? 1 : c->op_bytes,
  2017. port) != 0) {
  2018. c->eip = saved_eip;
  2019. goto cannot_emulate;
  2020. }
  2021. break;
  2022. case 0xf4: /* hlt */
  2023. ctxt->vcpu->arch.halt_request = 1;
  2024. break;
  2025. case 0xf5: /* cmc */
  2026. /* complement carry flag from eflags reg */
  2027. ctxt->eflags ^= EFLG_CF;
  2028. c->dst.type = OP_NONE; /* Disable writeback. */
  2029. break;
  2030. case 0xf6 ... 0xf7: /* Grp3 */
  2031. rc = emulate_grp3(ctxt, ops);
  2032. if (rc != 0)
  2033. goto done;
  2034. break;
  2035. case 0xf8: /* clc */
  2036. ctxt->eflags &= ~EFLG_CF;
  2037. c->dst.type = OP_NONE; /* Disable writeback. */
  2038. break;
  2039. case 0xfa: /* cli */
  2040. ctxt->eflags &= ~X86_EFLAGS_IF;
  2041. c->dst.type = OP_NONE; /* Disable writeback. */
  2042. break;
  2043. case 0xfb: /* sti */
  2044. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2045. ctxt->eflags |= X86_EFLAGS_IF;
  2046. c->dst.type = OP_NONE; /* Disable writeback. */
  2047. break;
  2048. case 0xfc: /* cld */
  2049. ctxt->eflags &= ~EFLG_DF;
  2050. c->dst.type = OP_NONE; /* Disable writeback. */
  2051. break;
  2052. case 0xfd: /* std */
  2053. ctxt->eflags |= EFLG_DF;
  2054. c->dst.type = OP_NONE; /* Disable writeback. */
  2055. break;
  2056. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2057. rc = emulate_grp45(ctxt, ops);
  2058. if (rc != 0)
  2059. goto done;
  2060. break;
  2061. }
  2062. writeback:
  2063. rc = writeback(ctxt, ops);
  2064. if (rc != 0)
  2065. goto done;
  2066. /* Commit shadow register state. */
  2067. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2068. kvm_rip_write(ctxt->vcpu, c->eip);
  2069. done:
  2070. if (rc == X86EMUL_UNHANDLEABLE) {
  2071. c->eip = saved_eip;
  2072. return -1;
  2073. }
  2074. return 0;
  2075. twobyte_insn:
  2076. switch (c->b) {
  2077. case 0x01: /* lgdt, lidt, lmsw */
  2078. switch (c->modrm_reg) {
  2079. u16 size;
  2080. unsigned long address;
  2081. case 0: /* vmcall */
  2082. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2083. goto cannot_emulate;
  2084. rc = kvm_fix_hypercall(ctxt->vcpu);
  2085. if (rc)
  2086. goto done;
  2087. /* Let the processor re-execute the fixed hypercall */
  2088. c->eip = kvm_rip_read(ctxt->vcpu);
  2089. /* Disable writeback. */
  2090. c->dst.type = OP_NONE;
  2091. break;
  2092. case 2: /* lgdt */
  2093. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2094. &size, &address, c->op_bytes);
  2095. if (rc)
  2096. goto done;
  2097. realmode_lgdt(ctxt->vcpu, size, address);
  2098. /* Disable writeback. */
  2099. c->dst.type = OP_NONE;
  2100. break;
  2101. case 3: /* lidt/vmmcall */
  2102. if (c->modrm_mod == 3) {
  2103. switch (c->modrm_rm) {
  2104. case 1:
  2105. rc = kvm_fix_hypercall(ctxt->vcpu);
  2106. if (rc)
  2107. goto done;
  2108. break;
  2109. default:
  2110. goto cannot_emulate;
  2111. }
  2112. } else {
  2113. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2114. &size, &address,
  2115. c->op_bytes);
  2116. if (rc)
  2117. goto done;
  2118. realmode_lidt(ctxt->vcpu, size, address);
  2119. }
  2120. /* Disable writeback. */
  2121. c->dst.type = OP_NONE;
  2122. break;
  2123. case 4: /* smsw */
  2124. c->dst.bytes = 2;
  2125. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2126. break;
  2127. case 6: /* lmsw */
  2128. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2129. &ctxt->eflags);
  2130. c->dst.type = OP_NONE;
  2131. break;
  2132. case 7: /* invlpg*/
  2133. emulate_invlpg(ctxt->vcpu, memop);
  2134. /* Disable writeback. */
  2135. c->dst.type = OP_NONE;
  2136. break;
  2137. default:
  2138. goto cannot_emulate;
  2139. }
  2140. break;
  2141. case 0x05: /* syscall */
  2142. if (emulate_syscall(ctxt) == -1)
  2143. goto cannot_emulate;
  2144. else
  2145. goto writeback;
  2146. break;
  2147. case 0x06:
  2148. emulate_clts(ctxt->vcpu);
  2149. c->dst.type = OP_NONE;
  2150. break;
  2151. case 0x08: /* invd */
  2152. case 0x09: /* wbinvd */
  2153. case 0x0d: /* GrpP (prefetch) */
  2154. case 0x18: /* Grp16 (prefetch/nop) */
  2155. c->dst.type = OP_NONE;
  2156. break;
  2157. case 0x20: /* mov cr, reg */
  2158. if (c->modrm_mod != 3)
  2159. goto cannot_emulate;
  2160. c->regs[c->modrm_rm] =
  2161. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2162. c->dst.type = OP_NONE; /* no writeback */
  2163. break;
  2164. case 0x21: /* mov from dr to reg */
  2165. if (c->modrm_mod != 3)
  2166. goto cannot_emulate;
  2167. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2168. if (rc)
  2169. goto cannot_emulate;
  2170. c->dst.type = OP_NONE; /* no writeback */
  2171. break;
  2172. case 0x22: /* mov reg, cr */
  2173. if (c->modrm_mod != 3)
  2174. goto cannot_emulate;
  2175. realmode_set_cr(ctxt->vcpu,
  2176. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2177. c->dst.type = OP_NONE;
  2178. break;
  2179. case 0x23: /* mov from reg to dr */
  2180. if (c->modrm_mod != 3)
  2181. goto cannot_emulate;
  2182. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2183. c->regs[c->modrm_rm]);
  2184. if (rc)
  2185. goto cannot_emulate;
  2186. c->dst.type = OP_NONE; /* no writeback */
  2187. break;
  2188. case 0x30:
  2189. /* wrmsr */
  2190. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2191. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2192. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2193. if (rc) {
  2194. kvm_inject_gp(ctxt->vcpu, 0);
  2195. c->eip = kvm_rip_read(ctxt->vcpu);
  2196. }
  2197. rc = X86EMUL_CONTINUE;
  2198. c->dst.type = OP_NONE;
  2199. break;
  2200. case 0x32:
  2201. /* rdmsr */
  2202. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2203. if (rc) {
  2204. kvm_inject_gp(ctxt->vcpu, 0);
  2205. c->eip = kvm_rip_read(ctxt->vcpu);
  2206. } else {
  2207. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2208. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2209. }
  2210. rc = X86EMUL_CONTINUE;
  2211. c->dst.type = OP_NONE;
  2212. break;
  2213. case 0x34: /* sysenter */
  2214. if (emulate_sysenter(ctxt) == -1)
  2215. goto cannot_emulate;
  2216. else
  2217. goto writeback;
  2218. break;
  2219. case 0x35: /* sysexit */
  2220. if (emulate_sysexit(ctxt) == -1)
  2221. goto cannot_emulate;
  2222. else
  2223. goto writeback;
  2224. break;
  2225. case 0x40 ... 0x4f: /* cmov */
  2226. c->dst.val = c->dst.orig_val = c->src.val;
  2227. if (!test_cc(c->b, ctxt->eflags))
  2228. c->dst.type = OP_NONE; /* no writeback */
  2229. break;
  2230. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2231. if (test_cc(c->b, ctxt->eflags))
  2232. jmp_rel(c, c->src.val);
  2233. c->dst.type = OP_NONE;
  2234. break;
  2235. case 0xa0: /* push fs */
  2236. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2237. break;
  2238. case 0xa1: /* pop fs */
  2239. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2240. if (rc != 0)
  2241. goto done;
  2242. break;
  2243. case 0xa3:
  2244. bt: /* bt */
  2245. c->dst.type = OP_NONE;
  2246. /* only subword offset */
  2247. c->src.val &= (c->dst.bytes << 3) - 1;
  2248. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2249. break;
  2250. case 0xa4: /* shld imm8, r, r/m */
  2251. case 0xa5: /* shld cl, r, r/m */
  2252. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2253. break;
  2254. case 0xa8: /* push gs */
  2255. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2256. break;
  2257. case 0xa9: /* pop gs */
  2258. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2259. if (rc != 0)
  2260. goto done;
  2261. break;
  2262. case 0xab:
  2263. bts: /* bts */
  2264. /* only subword offset */
  2265. c->src.val &= (c->dst.bytes << 3) - 1;
  2266. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2267. break;
  2268. case 0xac: /* shrd imm8, r, r/m */
  2269. case 0xad: /* shrd cl, r, r/m */
  2270. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2271. break;
  2272. case 0xae: /* clflush */
  2273. break;
  2274. case 0xb0 ... 0xb1: /* cmpxchg */
  2275. /*
  2276. * Save real source value, then compare EAX against
  2277. * destination.
  2278. */
  2279. c->src.orig_val = c->src.val;
  2280. c->src.val = c->regs[VCPU_REGS_RAX];
  2281. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2282. if (ctxt->eflags & EFLG_ZF) {
  2283. /* Success: write back to memory. */
  2284. c->dst.val = c->src.orig_val;
  2285. } else {
  2286. /* Failure: write the value we saw to EAX. */
  2287. c->dst.type = OP_REG;
  2288. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2289. }
  2290. break;
  2291. case 0xb3:
  2292. btr: /* btr */
  2293. /* only subword offset */
  2294. c->src.val &= (c->dst.bytes << 3) - 1;
  2295. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2296. break;
  2297. case 0xb6 ... 0xb7: /* movzx */
  2298. c->dst.bytes = c->op_bytes;
  2299. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2300. : (u16) c->src.val;
  2301. break;
  2302. case 0xba: /* Grp8 */
  2303. switch (c->modrm_reg & 3) {
  2304. case 0:
  2305. goto bt;
  2306. case 1:
  2307. goto bts;
  2308. case 2:
  2309. goto btr;
  2310. case 3:
  2311. goto btc;
  2312. }
  2313. break;
  2314. case 0xbb:
  2315. btc: /* btc */
  2316. /* only subword offset */
  2317. c->src.val &= (c->dst.bytes << 3) - 1;
  2318. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2319. break;
  2320. case 0xbe ... 0xbf: /* movsx */
  2321. c->dst.bytes = c->op_bytes;
  2322. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2323. (s16) c->src.val;
  2324. break;
  2325. case 0xc3: /* movnti */
  2326. c->dst.bytes = c->op_bytes;
  2327. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2328. (u64) c->src.val;
  2329. break;
  2330. case 0xc7: /* Grp9 (cmpxchg8b) */
  2331. rc = emulate_grp9(ctxt, ops, memop);
  2332. if (rc != 0)
  2333. goto done;
  2334. c->dst.type = OP_NONE;
  2335. break;
  2336. }
  2337. goto writeback;
  2338. cannot_emulate:
  2339. DPRINTF("Cannot emulate %02x\n", c->b);
  2340. c->eip = saved_eip;
  2341. return -1;
  2342. }