savage_state.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /* savage_state.c -- State and drawing support for Savage
  2. *
  3. * Copyright 2004 Felix Kuehling
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sub license,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial portions
  15. * of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  20. * NON-INFRINGEMENT. IN NO EVENT SHALL FELIX KUEHLING BE LIABLE FOR
  21. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF
  22. * CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. */
  25. #include "drmP.h"
  26. #include "savage_drm.h"
  27. #include "savage_drv.h"
  28. void savage_emit_clip_rect_s3d(drm_savage_private_t * dev_priv,
  29. drm_clip_rect_t * pbox)
  30. {
  31. uint32_t scstart = dev_priv->state.s3d.new_scstart;
  32. uint32_t scend = dev_priv->state.s3d.new_scend;
  33. scstart = (scstart & ~SAVAGE_SCISSOR_MASK_S3D) |
  34. ((uint32_t) pbox->x1 & 0x000007ff) |
  35. (((uint32_t) pbox->y1 << 16) & 0x07ff0000);
  36. scend = (scend & ~SAVAGE_SCISSOR_MASK_S3D) |
  37. (((uint32_t) pbox->x2 - 1) & 0x000007ff) |
  38. ((((uint32_t) pbox->y2 - 1) << 16) & 0x07ff0000);
  39. if (scstart != dev_priv->state.s3d.scstart ||
  40. scend != dev_priv->state.s3d.scend) {
  41. DMA_LOCALS;
  42. BEGIN_DMA(4);
  43. DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
  44. DMA_SET_REGISTERS(SAVAGE_SCSTART_S3D, 2);
  45. DMA_WRITE(scstart);
  46. DMA_WRITE(scend);
  47. dev_priv->state.s3d.scstart = scstart;
  48. dev_priv->state.s3d.scend = scend;
  49. dev_priv->waiting = 1;
  50. DMA_COMMIT();
  51. }
  52. }
  53. void savage_emit_clip_rect_s4(drm_savage_private_t * dev_priv,
  54. drm_clip_rect_t * pbox)
  55. {
  56. uint32_t drawctrl0 = dev_priv->state.s4.new_drawctrl0;
  57. uint32_t drawctrl1 = dev_priv->state.s4.new_drawctrl1;
  58. drawctrl0 = (drawctrl0 & ~SAVAGE_SCISSOR_MASK_S4) |
  59. ((uint32_t) pbox->x1 & 0x000007ff) |
  60. (((uint32_t) pbox->y1 << 12) & 0x00fff000);
  61. drawctrl1 = (drawctrl1 & ~SAVAGE_SCISSOR_MASK_S4) |
  62. (((uint32_t) pbox->x2 - 1) & 0x000007ff) |
  63. ((((uint32_t) pbox->y2 - 1) << 12) & 0x00fff000);
  64. if (drawctrl0 != dev_priv->state.s4.drawctrl0 ||
  65. drawctrl1 != dev_priv->state.s4.drawctrl1) {
  66. DMA_LOCALS;
  67. BEGIN_DMA(4);
  68. DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
  69. DMA_SET_REGISTERS(SAVAGE_DRAWCTRL0_S4, 2);
  70. DMA_WRITE(drawctrl0);
  71. DMA_WRITE(drawctrl1);
  72. dev_priv->state.s4.drawctrl0 = drawctrl0;
  73. dev_priv->state.s4.drawctrl1 = drawctrl1;
  74. dev_priv->waiting = 1;
  75. DMA_COMMIT();
  76. }
  77. }
  78. static int savage_verify_texaddr(drm_savage_private_t * dev_priv, int unit,
  79. uint32_t addr)
  80. {
  81. if ((addr & 6) != 2) { /* reserved bits */
  82. DRM_ERROR("bad texAddr%d %08x (reserved bits)\n", unit, addr);
  83. return DRM_ERR(EINVAL);
  84. }
  85. if (!(addr & 1)) { /* local */
  86. addr &= ~7;
  87. if (addr < dev_priv->texture_offset ||
  88. addr >= dev_priv->texture_offset + dev_priv->texture_size) {
  89. DRM_ERROR
  90. ("bad texAddr%d %08x (local addr out of range)\n",
  91. unit, addr);
  92. return DRM_ERR(EINVAL);
  93. }
  94. } else { /* AGP */
  95. if (!dev_priv->agp_textures) {
  96. DRM_ERROR("bad texAddr%d %08x (AGP not available)\n",
  97. unit, addr);
  98. return DRM_ERR(EINVAL);
  99. }
  100. addr &= ~7;
  101. if (addr < dev_priv->agp_textures->offset ||
  102. addr >= (dev_priv->agp_textures->offset +
  103. dev_priv->agp_textures->size)) {
  104. DRM_ERROR
  105. ("bad texAddr%d %08x (AGP addr out of range)\n",
  106. unit, addr);
  107. return DRM_ERR(EINVAL);
  108. }
  109. }
  110. return 0;
  111. }
  112. #define SAVE_STATE(reg,where) \
  113. if(start <= reg && start+count > reg) \
  114. DRM_GET_USER_UNCHECKED(dev_priv->state.where, &regs[reg-start])
  115. #define SAVE_STATE_MASK(reg,where,mask) do { \
  116. if(start <= reg && start+count > reg) { \
  117. uint32_t tmp; \
  118. DRM_GET_USER_UNCHECKED(tmp, &regs[reg-start]); \
  119. dev_priv->state.where = (tmp & (mask)) | \
  120. (dev_priv->state.where & ~(mask)); \
  121. } \
  122. } while (0)
  123. static int savage_verify_state_s3d(drm_savage_private_t * dev_priv,
  124. unsigned int start, unsigned int count,
  125. const uint32_t __user * regs)
  126. {
  127. if (start < SAVAGE_TEXPALADDR_S3D ||
  128. start + count - 1 > SAVAGE_DESTTEXRWWATERMARK_S3D) {
  129. DRM_ERROR("invalid register range (0x%04x-0x%04x)\n",
  130. start, start + count - 1);
  131. return DRM_ERR(EINVAL);
  132. }
  133. SAVE_STATE_MASK(SAVAGE_SCSTART_S3D, s3d.new_scstart,
  134. ~SAVAGE_SCISSOR_MASK_S3D);
  135. SAVE_STATE_MASK(SAVAGE_SCEND_S3D, s3d.new_scend,
  136. ~SAVAGE_SCISSOR_MASK_S3D);
  137. /* if any texture regs were changed ... */
  138. if (start <= SAVAGE_TEXCTRL_S3D &&
  139. start + count > SAVAGE_TEXPALADDR_S3D) {
  140. /* ... check texture state */
  141. SAVE_STATE(SAVAGE_TEXCTRL_S3D, s3d.texctrl);
  142. SAVE_STATE(SAVAGE_TEXADDR_S3D, s3d.texaddr);
  143. if (dev_priv->state.s3d.texctrl & SAVAGE_TEXCTRL_TEXEN_MASK)
  144. return savage_verify_texaddr(dev_priv, 0,
  145. dev_priv->state.s3d.
  146. texaddr);
  147. }
  148. return 0;
  149. }
  150. static int savage_verify_state_s4(drm_savage_private_t * dev_priv,
  151. unsigned int start, unsigned int count,
  152. const uint32_t __user * regs)
  153. {
  154. int ret = 0;
  155. if (start < SAVAGE_DRAWLOCALCTRL_S4 ||
  156. start + count - 1 > SAVAGE_TEXBLENDCOLOR_S4) {
  157. DRM_ERROR("invalid register range (0x%04x-0x%04x)\n",
  158. start, start + count - 1);
  159. return DRM_ERR(EINVAL);
  160. }
  161. SAVE_STATE_MASK(SAVAGE_DRAWCTRL0_S4, s4.new_drawctrl0,
  162. ~SAVAGE_SCISSOR_MASK_S4);
  163. SAVE_STATE_MASK(SAVAGE_DRAWCTRL1_S4, s4.new_drawctrl1,
  164. ~SAVAGE_SCISSOR_MASK_S4);
  165. /* if any texture regs were changed ... */
  166. if (start <= SAVAGE_TEXDESCR_S4 && start + count > SAVAGE_TEXPALADDR_S4) {
  167. /* ... check texture state */
  168. SAVE_STATE(SAVAGE_TEXDESCR_S4, s4.texdescr);
  169. SAVE_STATE(SAVAGE_TEXADDR0_S4, s4.texaddr0);
  170. SAVE_STATE(SAVAGE_TEXADDR1_S4, s4.texaddr1);
  171. if (dev_priv->state.s4.texdescr & SAVAGE_TEXDESCR_TEX0EN_MASK)
  172. ret |=
  173. savage_verify_texaddr(dev_priv, 0,
  174. dev_priv->state.s4.texaddr0);
  175. if (dev_priv->state.s4.texdescr & SAVAGE_TEXDESCR_TEX1EN_MASK)
  176. ret |=
  177. savage_verify_texaddr(dev_priv, 1,
  178. dev_priv->state.s4.texaddr1);
  179. }
  180. return ret;
  181. }
  182. #undef SAVE_STATE
  183. #undef SAVE_STATE_MASK
  184. static int savage_dispatch_state(drm_savage_private_t * dev_priv,
  185. const drm_savage_cmd_header_t * cmd_header,
  186. const uint32_t __user * regs)
  187. {
  188. unsigned int count = cmd_header->state.count;
  189. unsigned int start = cmd_header->state.start;
  190. unsigned int count2 = 0;
  191. unsigned int bci_size;
  192. int ret;
  193. DMA_LOCALS;
  194. if (!count)
  195. return 0;
  196. if (DRM_VERIFYAREA_READ(regs, count * 4))
  197. return DRM_ERR(EFAULT);
  198. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  199. ret = savage_verify_state_s3d(dev_priv, start, count, regs);
  200. if (ret != 0)
  201. return ret;
  202. /* scissor regs are emitted in savage_dispatch_draw */
  203. if (start < SAVAGE_SCSTART_S3D) {
  204. if (start + count > SAVAGE_SCEND_S3D + 1)
  205. count2 = count - (SAVAGE_SCEND_S3D + 1 - start);
  206. if (start + count > SAVAGE_SCSTART_S3D)
  207. count = SAVAGE_SCSTART_S3D - start;
  208. } else if (start <= SAVAGE_SCEND_S3D) {
  209. if (start + count > SAVAGE_SCEND_S3D + 1) {
  210. count -= SAVAGE_SCEND_S3D + 1 - start;
  211. start = SAVAGE_SCEND_S3D + 1;
  212. } else
  213. return 0;
  214. }
  215. } else {
  216. ret = savage_verify_state_s4(dev_priv, start, count, regs);
  217. if (ret != 0)
  218. return ret;
  219. /* scissor regs are emitted in savage_dispatch_draw */
  220. if (start < SAVAGE_DRAWCTRL0_S4) {
  221. if (start + count > SAVAGE_DRAWCTRL1_S4 + 1)
  222. count2 =
  223. count - (SAVAGE_DRAWCTRL1_S4 + 1 - start);
  224. if (start + count > SAVAGE_DRAWCTRL0_S4)
  225. count = SAVAGE_DRAWCTRL0_S4 - start;
  226. } else if (start <= SAVAGE_DRAWCTRL1_S4) {
  227. if (start + count > SAVAGE_DRAWCTRL1_S4 + 1) {
  228. count -= SAVAGE_DRAWCTRL1_S4 + 1 - start;
  229. start = SAVAGE_DRAWCTRL1_S4 + 1;
  230. } else
  231. return 0;
  232. }
  233. }
  234. bci_size = count + (count + 254) / 255 + count2 + (count2 + 254) / 255;
  235. if (cmd_header->state.global) {
  236. BEGIN_DMA(bci_size + 1);
  237. DMA_WRITE(BCI_CMD_WAIT | BCI_CMD_WAIT_3D);
  238. dev_priv->waiting = 1;
  239. } else {
  240. BEGIN_DMA(bci_size);
  241. }
  242. do {
  243. while (count > 0) {
  244. unsigned int n = count < 255 ? count : 255;
  245. DMA_SET_REGISTERS(start, n);
  246. DMA_COPY_FROM_USER(regs, n);
  247. count -= n;
  248. start += n;
  249. regs += n;
  250. }
  251. start += 2;
  252. regs += 2;
  253. count = count2;
  254. count2 = 0;
  255. } while (count);
  256. DMA_COMMIT();
  257. return 0;
  258. }
  259. static int savage_dispatch_dma_prim(drm_savage_private_t * dev_priv,
  260. const drm_savage_cmd_header_t * cmd_header,
  261. const drm_buf_t * dmabuf)
  262. {
  263. unsigned char reorder = 0;
  264. unsigned int prim = cmd_header->prim.prim;
  265. unsigned int skip = cmd_header->prim.skip;
  266. unsigned int n = cmd_header->prim.count;
  267. unsigned int start = cmd_header->prim.start;
  268. unsigned int i;
  269. BCI_LOCALS;
  270. if (!dmabuf) {
  271. DRM_ERROR("called without dma buffers!\n");
  272. return DRM_ERR(EINVAL);
  273. }
  274. if (!n)
  275. return 0;
  276. switch (prim) {
  277. case SAVAGE_PRIM_TRILIST_201:
  278. reorder = 1;
  279. prim = SAVAGE_PRIM_TRILIST;
  280. case SAVAGE_PRIM_TRILIST:
  281. if (n % 3 != 0) {
  282. DRM_ERROR("wrong number of vertices %u in TRILIST\n",
  283. n);
  284. return DRM_ERR(EINVAL);
  285. }
  286. break;
  287. case SAVAGE_PRIM_TRISTRIP:
  288. case SAVAGE_PRIM_TRIFAN:
  289. if (n < 3) {
  290. DRM_ERROR
  291. ("wrong number of vertices %u in TRIFAN/STRIP\n",
  292. n);
  293. return DRM_ERR(EINVAL);
  294. }
  295. break;
  296. default:
  297. DRM_ERROR("invalid primitive type %u\n", prim);
  298. return DRM_ERR(EINVAL);
  299. }
  300. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  301. if (skip != 0) {
  302. DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
  303. return DRM_ERR(EINVAL);
  304. }
  305. } else {
  306. unsigned int size = 10 - (skip & 1) - (skip >> 1 & 1) -
  307. (skip >> 2 & 1) - (skip >> 3 & 1) - (skip >> 4 & 1) -
  308. (skip >> 5 & 1) - (skip >> 6 & 1) - (skip >> 7 & 1);
  309. if (skip > SAVAGE_SKIP_ALL_S4 || size != 8) {
  310. DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
  311. return DRM_ERR(EINVAL);
  312. }
  313. if (reorder) {
  314. DRM_ERROR("TRILIST_201 used on Savage4 hardware\n");
  315. return DRM_ERR(EINVAL);
  316. }
  317. }
  318. if (start + n > dmabuf->total / 32) {
  319. DRM_ERROR("vertex indices (%u-%u) out of range (0-%u)\n",
  320. start, start + n - 1, dmabuf->total / 32);
  321. return DRM_ERR(EINVAL);
  322. }
  323. /* Vertex DMA doesn't work with command DMA at the same time,
  324. * so we use BCI_... to submit commands here. Flush buffered
  325. * faked DMA first. */
  326. DMA_FLUSH();
  327. if (dmabuf->bus_address != dev_priv->state.common.vbaddr) {
  328. BEGIN_BCI(2);
  329. BCI_SET_REGISTERS(SAVAGE_VERTBUFADDR, 1);
  330. BCI_WRITE(dmabuf->bus_address | dev_priv->dma_type);
  331. dev_priv->state.common.vbaddr = dmabuf->bus_address;
  332. }
  333. if (S3_SAVAGE3D_SERIES(dev_priv->chipset) && dev_priv->waiting) {
  334. /* Workaround for what looks like a hardware bug. If a
  335. * WAIT_3D_IDLE was emitted some time before the
  336. * indexed drawing command then the engine will lock
  337. * up. There are two known workarounds:
  338. * WAIT_IDLE_EMPTY or emit at least 63 NOPs. */
  339. BEGIN_BCI(63);
  340. for (i = 0; i < 63; ++i)
  341. BCI_WRITE(BCI_CMD_WAIT);
  342. dev_priv->waiting = 0;
  343. }
  344. prim <<= 25;
  345. while (n != 0) {
  346. /* Can emit up to 255 indices (85 triangles) at once. */
  347. unsigned int count = n > 255 ? 255 : n;
  348. if (reorder) {
  349. /* Need to reorder indices for correct flat
  350. * shading while preserving the clock sense
  351. * for correct culling. Only on Savage3D. */
  352. int reorder[3] = { -1, -1, -1 };
  353. reorder[start % 3] = 2;
  354. BEGIN_BCI((count + 1 + 1) / 2);
  355. BCI_DRAW_INDICES_S3D(count, prim, start + 2);
  356. for (i = start + 1; i + 1 < start + count; i += 2)
  357. BCI_WRITE((i + reorder[i % 3]) |
  358. ((i + 1 +
  359. reorder[(i + 1) % 3]) << 16));
  360. if (i < start + count)
  361. BCI_WRITE(i + reorder[i % 3]);
  362. } else if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  363. BEGIN_BCI((count + 1 + 1) / 2);
  364. BCI_DRAW_INDICES_S3D(count, prim, start);
  365. for (i = start + 1; i + 1 < start + count; i += 2)
  366. BCI_WRITE(i | ((i + 1) << 16));
  367. if (i < start + count)
  368. BCI_WRITE(i);
  369. } else {
  370. BEGIN_BCI((count + 2 + 1) / 2);
  371. BCI_DRAW_INDICES_S4(count, prim, skip);
  372. for (i = start; i + 1 < start + count; i += 2)
  373. BCI_WRITE(i | ((i + 1) << 16));
  374. if (i < start + count)
  375. BCI_WRITE(i);
  376. }
  377. start += count;
  378. n -= count;
  379. prim |= BCI_CMD_DRAW_CONT;
  380. }
  381. return 0;
  382. }
  383. static int savage_dispatch_vb_prim(drm_savage_private_t * dev_priv,
  384. const drm_savage_cmd_header_t * cmd_header,
  385. const uint32_t __user * vtxbuf,
  386. unsigned int vb_size, unsigned int vb_stride)
  387. {
  388. unsigned char reorder = 0;
  389. unsigned int prim = cmd_header->prim.prim;
  390. unsigned int skip = cmd_header->prim.skip;
  391. unsigned int n = cmd_header->prim.count;
  392. unsigned int start = cmd_header->prim.start;
  393. unsigned int vtx_size;
  394. unsigned int i;
  395. DMA_LOCALS;
  396. if (!n)
  397. return 0;
  398. switch (prim) {
  399. case SAVAGE_PRIM_TRILIST_201:
  400. reorder = 1;
  401. prim = SAVAGE_PRIM_TRILIST;
  402. case SAVAGE_PRIM_TRILIST:
  403. if (n % 3 != 0) {
  404. DRM_ERROR("wrong number of vertices %u in TRILIST\n",
  405. n);
  406. return DRM_ERR(EINVAL);
  407. }
  408. break;
  409. case SAVAGE_PRIM_TRISTRIP:
  410. case SAVAGE_PRIM_TRIFAN:
  411. if (n < 3) {
  412. DRM_ERROR
  413. ("wrong number of vertices %u in TRIFAN/STRIP\n",
  414. n);
  415. return DRM_ERR(EINVAL);
  416. }
  417. break;
  418. default:
  419. DRM_ERROR("invalid primitive type %u\n", prim);
  420. return DRM_ERR(EINVAL);
  421. }
  422. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  423. if (skip > SAVAGE_SKIP_ALL_S3D) {
  424. DRM_ERROR("invalid skip flags 0x%04x\n", skip);
  425. return DRM_ERR(EINVAL);
  426. }
  427. vtx_size = 8; /* full vertex */
  428. } else {
  429. if (skip > SAVAGE_SKIP_ALL_S4) {
  430. DRM_ERROR("invalid skip flags 0x%04x\n", skip);
  431. return DRM_ERR(EINVAL);
  432. }
  433. vtx_size = 10; /* full vertex */
  434. }
  435. vtx_size -= (skip & 1) + (skip >> 1 & 1) +
  436. (skip >> 2 & 1) + (skip >> 3 & 1) + (skip >> 4 & 1) +
  437. (skip >> 5 & 1) + (skip >> 6 & 1) + (skip >> 7 & 1);
  438. if (vtx_size > vb_stride) {
  439. DRM_ERROR("vertex size greater than vb stride (%u > %u)\n",
  440. vtx_size, vb_stride);
  441. return DRM_ERR(EINVAL);
  442. }
  443. if (start + n > vb_size / (vb_stride * 4)) {
  444. DRM_ERROR("vertex indices (%u-%u) out of range (0-%u)\n",
  445. start, start + n - 1, vb_size / (vb_stride * 4));
  446. return DRM_ERR(EINVAL);
  447. }
  448. prim <<= 25;
  449. while (n != 0) {
  450. /* Can emit up to 255 vertices (85 triangles) at once. */
  451. unsigned int count = n > 255 ? 255 : n;
  452. if (reorder) {
  453. /* Need to reorder vertices for correct flat
  454. * shading while preserving the clock sense
  455. * for correct culling. Only on Savage3D. */
  456. int reorder[3] = { -1, -1, -1 };
  457. reorder[start % 3] = 2;
  458. BEGIN_DMA(count * vtx_size + 1);
  459. DMA_DRAW_PRIMITIVE(count, prim, skip);
  460. for (i = start; i < start + count; ++i) {
  461. unsigned int j = i + reorder[i % 3];
  462. DMA_COPY_FROM_USER(&vtxbuf[vb_stride * j],
  463. vtx_size);
  464. }
  465. DMA_COMMIT();
  466. } else {
  467. BEGIN_DMA(count * vtx_size + 1);
  468. DMA_DRAW_PRIMITIVE(count, prim, skip);
  469. if (vb_stride == vtx_size) {
  470. DMA_COPY_FROM_USER(&vtxbuf[vb_stride * start],
  471. vtx_size * count);
  472. } else {
  473. for (i = start; i < start + count; ++i) {
  474. DMA_COPY_FROM_USER(&vtxbuf
  475. [vb_stride * i],
  476. vtx_size);
  477. }
  478. }
  479. DMA_COMMIT();
  480. }
  481. start += count;
  482. n -= count;
  483. prim |= BCI_CMD_DRAW_CONT;
  484. }
  485. return 0;
  486. }
  487. static int savage_dispatch_dma_idx(drm_savage_private_t * dev_priv,
  488. const drm_savage_cmd_header_t * cmd_header,
  489. const uint16_t __user * usr_idx,
  490. const drm_buf_t * dmabuf)
  491. {
  492. unsigned char reorder = 0;
  493. unsigned int prim = cmd_header->idx.prim;
  494. unsigned int skip = cmd_header->idx.skip;
  495. unsigned int n = cmd_header->idx.count;
  496. unsigned int i;
  497. BCI_LOCALS;
  498. if (!dmabuf) {
  499. DRM_ERROR("called without dma buffers!\n");
  500. return DRM_ERR(EINVAL);
  501. }
  502. if (!n)
  503. return 0;
  504. switch (prim) {
  505. case SAVAGE_PRIM_TRILIST_201:
  506. reorder = 1;
  507. prim = SAVAGE_PRIM_TRILIST;
  508. case SAVAGE_PRIM_TRILIST:
  509. if (n % 3 != 0) {
  510. DRM_ERROR("wrong number of indices %u in TRILIST\n", n);
  511. return DRM_ERR(EINVAL);
  512. }
  513. break;
  514. case SAVAGE_PRIM_TRISTRIP:
  515. case SAVAGE_PRIM_TRIFAN:
  516. if (n < 3) {
  517. DRM_ERROR
  518. ("wrong number of indices %u in TRIFAN/STRIP\n", n);
  519. return DRM_ERR(EINVAL);
  520. }
  521. break;
  522. default:
  523. DRM_ERROR("invalid primitive type %u\n", prim);
  524. return DRM_ERR(EINVAL);
  525. }
  526. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  527. if (skip != 0) {
  528. DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
  529. return DRM_ERR(EINVAL);
  530. }
  531. } else {
  532. unsigned int size = 10 - (skip & 1) - (skip >> 1 & 1) -
  533. (skip >> 2 & 1) - (skip >> 3 & 1) - (skip >> 4 & 1) -
  534. (skip >> 5 & 1) - (skip >> 6 & 1) - (skip >> 7 & 1);
  535. if (skip > SAVAGE_SKIP_ALL_S4 || size != 8) {
  536. DRM_ERROR("invalid skip flags 0x%04x for DMA\n", skip);
  537. return DRM_ERR(EINVAL);
  538. }
  539. if (reorder) {
  540. DRM_ERROR("TRILIST_201 used on Savage4 hardware\n");
  541. return DRM_ERR(EINVAL);
  542. }
  543. }
  544. /* Vertex DMA doesn't work with command DMA at the same time,
  545. * so we use BCI_... to submit commands here. Flush buffered
  546. * faked DMA first. */
  547. DMA_FLUSH();
  548. if (dmabuf->bus_address != dev_priv->state.common.vbaddr) {
  549. BEGIN_BCI(2);
  550. BCI_SET_REGISTERS(SAVAGE_VERTBUFADDR, 1);
  551. BCI_WRITE(dmabuf->bus_address | dev_priv->dma_type);
  552. dev_priv->state.common.vbaddr = dmabuf->bus_address;
  553. }
  554. if (S3_SAVAGE3D_SERIES(dev_priv->chipset) && dev_priv->waiting) {
  555. /* Workaround for what looks like a hardware bug. If a
  556. * WAIT_3D_IDLE was emitted some time before the
  557. * indexed drawing command then the engine will lock
  558. * up. There are two known workarounds:
  559. * WAIT_IDLE_EMPTY or emit at least 63 NOPs. */
  560. BEGIN_BCI(63);
  561. for (i = 0; i < 63; ++i)
  562. BCI_WRITE(BCI_CMD_WAIT);
  563. dev_priv->waiting = 0;
  564. }
  565. prim <<= 25;
  566. while (n != 0) {
  567. /* Can emit up to 255 indices (85 triangles) at once. */
  568. unsigned int count = n > 255 ? 255 : n;
  569. /* Is it ok to allocate 510 bytes on the stack in an ioctl? */
  570. uint16_t idx[255];
  571. /* Copy and check indices */
  572. DRM_COPY_FROM_USER_UNCHECKED(idx, usr_idx, count * 2);
  573. for (i = 0; i < count; ++i) {
  574. if (idx[i] > dmabuf->total / 32) {
  575. DRM_ERROR("idx[%u]=%u out of range (0-%u)\n",
  576. i, idx[i], dmabuf->total / 32);
  577. return DRM_ERR(EINVAL);
  578. }
  579. }
  580. if (reorder) {
  581. /* Need to reorder indices for correct flat
  582. * shading while preserving the clock sense
  583. * for correct culling. Only on Savage3D. */
  584. int reorder[3] = { 2, -1, -1 };
  585. BEGIN_BCI((count + 1 + 1) / 2);
  586. BCI_DRAW_INDICES_S3D(count, prim, idx[2]);
  587. for (i = 1; i + 1 < count; i += 2)
  588. BCI_WRITE(idx[i + reorder[i % 3]] |
  589. (idx[i + 1 + reorder[(i + 1) % 3]] <<
  590. 16));
  591. if (i < count)
  592. BCI_WRITE(idx[i + reorder[i % 3]]);
  593. } else if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  594. BEGIN_BCI((count + 1 + 1) / 2);
  595. BCI_DRAW_INDICES_S3D(count, prim, idx[0]);
  596. for (i = 1; i + 1 < count; i += 2)
  597. BCI_WRITE(idx[i] | (idx[i + 1] << 16));
  598. if (i < count)
  599. BCI_WRITE(idx[i]);
  600. } else {
  601. BEGIN_BCI((count + 2 + 1) / 2);
  602. BCI_DRAW_INDICES_S4(count, prim, skip);
  603. for (i = 0; i + 1 < count; i += 2)
  604. BCI_WRITE(idx[i] | (idx[i + 1] << 16));
  605. if (i < count)
  606. BCI_WRITE(idx[i]);
  607. }
  608. usr_idx += count;
  609. n -= count;
  610. prim |= BCI_CMD_DRAW_CONT;
  611. }
  612. return 0;
  613. }
  614. static int savage_dispatch_vb_idx(drm_savage_private_t * dev_priv,
  615. const drm_savage_cmd_header_t * cmd_header,
  616. const uint16_t __user * usr_idx,
  617. const uint32_t __user * vtxbuf,
  618. unsigned int vb_size, unsigned int vb_stride)
  619. {
  620. unsigned char reorder = 0;
  621. unsigned int prim = cmd_header->idx.prim;
  622. unsigned int skip = cmd_header->idx.skip;
  623. unsigned int n = cmd_header->idx.count;
  624. unsigned int vtx_size;
  625. unsigned int i;
  626. DMA_LOCALS;
  627. if (!n)
  628. return 0;
  629. switch (prim) {
  630. case SAVAGE_PRIM_TRILIST_201:
  631. reorder = 1;
  632. prim = SAVAGE_PRIM_TRILIST;
  633. case SAVAGE_PRIM_TRILIST:
  634. if (n % 3 != 0) {
  635. DRM_ERROR("wrong number of indices %u in TRILIST\n", n);
  636. return DRM_ERR(EINVAL);
  637. }
  638. break;
  639. case SAVAGE_PRIM_TRISTRIP:
  640. case SAVAGE_PRIM_TRIFAN:
  641. if (n < 3) {
  642. DRM_ERROR
  643. ("wrong number of indices %u in TRIFAN/STRIP\n", n);
  644. return DRM_ERR(EINVAL);
  645. }
  646. break;
  647. default:
  648. DRM_ERROR("invalid primitive type %u\n", prim);
  649. return DRM_ERR(EINVAL);
  650. }
  651. if (S3_SAVAGE3D_SERIES(dev_priv->chipset)) {
  652. if (skip > SAVAGE_SKIP_ALL_S3D) {
  653. DRM_ERROR("invalid skip flags 0x%04x\n", skip);
  654. return DRM_ERR(EINVAL);
  655. }
  656. vtx_size = 8; /* full vertex */
  657. } else {
  658. if (skip > SAVAGE_SKIP_ALL_S4) {
  659. DRM_ERROR("invalid skip flags 0x%04x\n", skip);
  660. return DRM_ERR(EINVAL);
  661. }
  662. vtx_size = 10; /* full vertex */
  663. }
  664. vtx_size -= (skip & 1) + (skip >> 1 & 1) +
  665. (skip >> 2 & 1) + (skip >> 3 & 1) + (skip >> 4 & 1) +
  666. (skip >> 5 & 1) + (skip >> 6 & 1) + (skip >> 7 & 1);
  667. if (vtx_size > vb_stride) {
  668. DRM_ERROR("vertex size greater than vb stride (%u > %u)\n",
  669. vtx_size, vb_stride);
  670. return DRM_ERR(EINVAL);
  671. }
  672. prim <<= 25;
  673. while (n != 0) {
  674. /* Can emit up to 255 vertices (85 triangles) at once. */
  675. unsigned int count = n > 255 ? 255 : n;
  676. /* Is it ok to allocate 510 bytes on the stack in an ioctl? */
  677. uint16_t idx[255];
  678. /* Copy and check indices */
  679. DRM_COPY_FROM_USER_UNCHECKED(idx, usr_idx, count * 2);
  680. for (i = 0; i < count; ++i) {
  681. if (idx[i] > vb_size / (vb_stride * 4)) {
  682. DRM_ERROR("idx[%u]=%u out of range (0-%u)\n",
  683. i, idx[i], vb_size / (vb_stride * 4));
  684. return DRM_ERR(EINVAL);
  685. }
  686. }
  687. if (reorder) {
  688. /* Need to reorder vertices for correct flat
  689. * shading while preserving the clock sense
  690. * for correct culling. Only on Savage3D. */
  691. int reorder[3] = { 2, -1, -1 };
  692. BEGIN_DMA(count * vtx_size + 1);
  693. DMA_DRAW_PRIMITIVE(count, prim, skip);
  694. for (i = 0; i < count; ++i) {
  695. unsigned int j = idx[i + reorder[i % 3]];
  696. DMA_COPY_FROM_USER(&vtxbuf[vb_stride * j],
  697. vtx_size);
  698. }
  699. DMA_COMMIT();
  700. } else {
  701. BEGIN_DMA(count * vtx_size + 1);
  702. DMA_DRAW_PRIMITIVE(count, prim, skip);
  703. for (i = 0; i < count; ++i) {
  704. unsigned int j = idx[i];
  705. DMA_COPY_FROM_USER(&vtxbuf[vb_stride * j],
  706. vtx_size);
  707. }
  708. DMA_COMMIT();
  709. }
  710. usr_idx += count;
  711. n -= count;
  712. prim |= BCI_CMD_DRAW_CONT;
  713. }
  714. return 0;
  715. }
  716. static int savage_dispatch_clear(drm_savage_private_t * dev_priv,
  717. const drm_savage_cmd_header_t * cmd_header,
  718. const drm_savage_cmd_header_t __user * data,
  719. unsigned int nbox,
  720. const drm_clip_rect_t __user * usr_boxes)
  721. {
  722. unsigned int flags = cmd_header->clear0.flags, mask, value;
  723. unsigned int clear_cmd;
  724. unsigned int i, nbufs;
  725. DMA_LOCALS;
  726. if (nbox == 0)
  727. return 0;
  728. DRM_GET_USER_UNCHECKED(mask, &((const drm_savage_cmd_header_t *)data)
  729. ->clear1.mask);
  730. DRM_GET_USER_UNCHECKED(value, &((const drm_savage_cmd_header_t *)data)
  731. ->clear1.value);
  732. clear_cmd = BCI_CMD_RECT | BCI_CMD_RECT_XP | BCI_CMD_RECT_YP |
  733. BCI_CMD_SEND_COLOR | BCI_CMD_DEST_PBD_NEW;
  734. BCI_CMD_SET_ROP(clear_cmd, 0xCC);
  735. nbufs = ((flags & SAVAGE_FRONT) ? 1 : 0) +
  736. ((flags & SAVAGE_BACK) ? 1 : 0) + ((flags & SAVAGE_DEPTH) ? 1 : 0);
  737. if (nbufs == 0)
  738. return 0;
  739. if (mask != 0xffffffff) {
  740. /* set mask */
  741. BEGIN_DMA(2);
  742. DMA_SET_REGISTERS(SAVAGE_BITPLANEWTMASK, 1);
  743. DMA_WRITE(mask);
  744. DMA_COMMIT();
  745. }
  746. for (i = 0; i < nbox; ++i) {
  747. drm_clip_rect_t box;
  748. unsigned int x, y, w, h;
  749. unsigned int buf;
  750. DRM_COPY_FROM_USER_UNCHECKED(&box, &usr_boxes[i], sizeof(box));
  751. x = box.x1, y = box.y1;
  752. w = box.x2 - box.x1;
  753. h = box.y2 - box.y1;
  754. BEGIN_DMA(nbufs * 6);
  755. for (buf = SAVAGE_FRONT; buf <= SAVAGE_DEPTH; buf <<= 1) {
  756. if (!(flags & buf))
  757. continue;
  758. DMA_WRITE(clear_cmd);
  759. switch (buf) {
  760. case SAVAGE_FRONT:
  761. DMA_WRITE(dev_priv->front_offset);
  762. DMA_WRITE(dev_priv->front_bd);
  763. break;
  764. case SAVAGE_BACK:
  765. DMA_WRITE(dev_priv->back_offset);
  766. DMA_WRITE(dev_priv->back_bd);
  767. break;
  768. case SAVAGE_DEPTH:
  769. DMA_WRITE(dev_priv->depth_offset);
  770. DMA_WRITE(dev_priv->depth_bd);
  771. break;
  772. }
  773. DMA_WRITE(value);
  774. DMA_WRITE(BCI_X_Y(x, y));
  775. DMA_WRITE(BCI_W_H(w, h));
  776. }
  777. DMA_COMMIT();
  778. }
  779. if (mask != 0xffffffff) {
  780. /* reset mask */
  781. BEGIN_DMA(2);
  782. DMA_SET_REGISTERS(SAVAGE_BITPLANEWTMASK, 1);
  783. DMA_WRITE(0xffffffff);
  784. DMA_COMMIT();
  785. }
  786. return 0;
  787. }
  788. static int savage_dispatch_swap(drm_savage_private_t * dev_priv,
  789. unsigned int nbox,
  790. const drm_clip_rect_t __user * usr_boxes)
  791. {
  792. unsigned int swap_cmd;
  793. unsigned int i;
  794. DMA_LOCALS;
  795. if (nbox == 0)
  796. return 0;
  797. swap_cmd = BCI_CMD_RECT | BCI_CMD_RECT_XP | BCI_CMD_RECT_YP |
  798. BCI_CMD_SRC_PBD_COLOR_NEW | BCI_CMD_DEST_GBD;
  799. BCI_CMD_SET_ROP(swap_cmd, 0xCC);
  800. for (i = 0; i < nbox; ++i) {
  801. drm_clip_rect_t box;
  802. DRM_COPY_FROM_USER_UNCHECKED(&box, &usr_boxes[i], sizeof(box));
  803. BEGIN_DMA(6);
  804. DMA_WRITE(swap_cmd);
  805. DMA_WRITE(dev_priv->back_offset);
  806. DMA_WRITE(dev_priv->back_bd);
  807. DMA_WRITE(BCI_X_Y(box.x1, box.y1));
  808. DMA_WRITE(BCI_X_Y(box.x1, box.y1));
  809. DMA_WRITE(BCI_W_H(box.x2 - box.x1, box.y2 - box.y1));
  810. DMA_COMMIT();
  811. }
  812. return 0;
  813. }
  814. static int savage_dispatch_draw(drm_savage_private_t * dev_priv,
  815. const drm_savage_cmd_header_t __user * start,
  816. const drm_savage_cmd_header_t __user * end,
  817. const drm_buf_t * dmabuf,
  818. const unsigned int __user * usr_vtxbuf,
  819. unsigned int vb_size, unsigned int vb_stride,
  820. unsigned int nbox,
  821. const drm_clip_rect_t __user * usr_boxes)
  822. {
  823. unsigned int i, j;
  824. int ret;
  825. for (i = 0; i < nbox; ++i) {
  826. drm_clip_rect_t box;
  827. const drm_savage_cmd_header_t __user *usr_cmdbuf;
  828. DRM_COPY_FROM_USER_UNCHECKED(&box, &usr_boxes[i], sizeof(box));
  829. dev_priv->emit_clip_rect(dev_priv, &box);
  830. usr_cmdbuf = start;
  831. while (usr_cmdbuf < end) {
  832. drm_savage_cmd_header_t cmd_header;
  833. DRM_COPY_FROM_USER_UNCHECKED(&cmd_header, usr_cmdbuf,
  834. sizeof(cmd_header));
  835. usr_cmdbuf++;
  836. switch (cmd_header.cmd.cmd) {
  837. case SAVAGE_CMD_DMA_PRIM:
  838. ret =
  839. savage_dispatch_dma_prim(dev_priv,
  840. &cmd_header,
  841. dmabuf);
  842. break;
  843. case SAVAGE_CMD_VB_PRIM:
  844. ret =
  845. savage_dispatch_vb_prim(dev_priv,
  846. &cmd_header,
  847. (const uint32_t
  848. __user *)
  849. usr_vtxbuf, vb_size,
  850. vb_stride);
  851. break;
  852. case SAVAGE_CMD_DMA_IDX:
  853. j = (cmd_header.idx.count + 3) / 4;
  854. /* j was check in savage_bci_cmdbuf */
  855. ret =
  856. savage_dispatch_dma_idx(dev_priv,
  857. &cmd_header,
  858. (const uint16_t
  859. __user *)
  860. usr_cmdbuf, dmabuf);
  861. usr_cmdbuf += j;
  862. break;
  863. case SAVAGE_CMD_VB_IDX:
  864. j = (cmd_header.idx.count + 3) / 4;
  865. /* j was check in savage_bci_cmdbuf */
  866. ret =
  867. savage_dispatch_vb_idx(dev_priv,
  868. &cmd_header,
  869. (const uint16_t
  870. __user *)usr_cmdbuf,
  871. (const uint32_t
  872. __user *)usr_vtxbuf,
  873. vb_size, vb_stride);
  874. usr_cmdbuf += j;
  875. break;
  876. default:
  877. /* What's the best return code? EFAULT? */
  878. DRM_ERROR("IMPLEMENTATION ERROR: "
  879. "non-drawing-command %d\n",
  880. cmd_header.cmd.cmd);
  881. return DRM_ERR(EINVAL);
  882. }
  883. if (ret != 0)
  884. return ret;
  885. }
  886. }
  887. return 0;
  888. }
  889. int savage_bci_cmdbuf(DRM_IOCTL_ARGS)
  890. {
  891. DRM_DEVICE;
  892. drm_savage_private_t *dev_priv = dev->dev_private;
  893. drm_device_dma_t *dma = dev->dma;
  894. drm_buf_t *dmabuf;
  895. drm_savage_cmdbuf_t cmdbuf;
  896. drm_savage_cmd_header_t __user *usr_cmdbuf;
  897. drm_savage_cmd_header_t __user *first_draw_cmd;
  898. unsigned int __user *usr_vtxbuf;
  899. drm_clip_rect_t __user *usr_boxes;
  900. unsigned int i, j;
  901. int ret = 0;
  902. DRM_DEBUG("\n");
  903. LOCK_TEST_WITH_RETURN(dev, filp);
  904. DRM_COPY_FROM_USER_IOCTL(cmdbuf, (drm_savage_cmdbuf_t __user *) data,
  905. sizeof(cmdbuf));
  906. if (dma && dma->buflist) {
  907. if (cmdbuf.dma_idx > dma->buf_count) {
  908. DRM_ERROR
  909. ("vertex buffer index %u out of range (0-%u)\n",
  910. cmdbuf.dma_idx, dma->buf_count - 1);
  911. return DRM_ERR(EINVAL);
  912. }
  913. dmabuf = dma->buflist[cmdbuf.dma_idx];
  914. } else {
  915. dmabuf = NULL;
  916. }
  917. usr_cmdbuf = (drm_savage_cmd_header_t __user *) cmdbuf.cmd_addr;
  918. usr_vtxbuf = (unsigned int __user *)cmdbuf.vb_addr;
  919. usr_boxes = (drm_clip_rect_t __user *) cmdbuf.box_addr;
  920. if ((cmdbuf.size && DRM_VERIFYAREA_READ(usr_cmdbuf, cmdbuf.size * 8)) ||
  921. (cmdbuf.vb_size && DRM_VERIFYAREA_READ(usr_vtxbuf, cmdbuf.vb_size))
  922. || (cmdbuf.nbox
  923. && DRM_VERIFYAREA_READ(usr_boxes,
  924. cmdbuf.nbox * sizeof(drm_clip_rect_t))))
  925. return DRM_ERR(EFAULT);
  926. /* Make sure writes to DMA buffers are finished before sending
  927. * DMA commands to the graphics hardware. */
  928. DRM_MEMORYBARRIER();
  929. /* Coming from user space. Don't know if the Xserver has
  930. * emitted wait commands. Assuming the worst. */
  931. dev_priv->waiting = 1;
  932. i = 0;
  933. first_draw_cmd = NULL;
  934. while (i < cmdbuf.size) {
  935. drm_savage_cmd_header_t cmd_header;
  936. DRM_COPY_FROM_USER_UNCHECKED(&cmd_header, usr_cmdbuf,
  937. sizeof(cmd_header));
  938. usr_cmdbuf++;
  939. i++;
  940. /* Group drawing commands with same state to minimize
  941. * iterations over clip rects. */
  942. j = 0;
  943. switch (cmd_header.cmd.cmd) {
  944. case SAVAGE_CMD_DMA_IDX:
  945. case SAVAGE_CMD_VB_IDX:
  946. j = (cmd_header.idx.count + 3) / 4;
  947. if (i + j > cmdbuf.size) {
  948. DRM_ERROR("indexed drawing command extends "
  949. "beyond end of command buffer\n");
  950. DMA_FLUSH();
  951. return DRM_ERR(EINVAL);
  952. }
  953. /* fall through */
  954. case SAVAGE_CMD_DMA_PRIM:
  955. case SAVAGE_CMD_VB_PRIM:
  956. if (!first_draw_cmd)
  957. first_draw_cmd = usr_cmdbuf - 1;
  958. usr_cmdbuf += j;
  959. i += j;
  960. break;
  961. default:
  962. if (first_draw_cmd) {
  963. ret =
  964. savage_dispatch_draw(dev_priv,
  965. first_draw_cmd,
  966. usr_cmdbuf - 1, dmabuf,
  967. usr_vtxbuf,
  968. cmdbuf.vb_size,
  969. cmdbuf.vb_stride,
  970. cmdbuf.nbox,
  971. usr_boxes);
  972. if (ret != 0)
  973. return ret;
  974. first_draw_cmd = NULL;
  975. }
  976. }
  977. if (first_draw_cmd)
  978. continue;
  979. switch (cmd_header.cmd.cmd) {
  980. case SAVAGE_CMD_STATE:
  981. j = (cmd_header.state.count + 1) / 2;
  982. if (i + j > cmdbuf.size) {
  983. DRM_ERROR("command SAVAGE_CMD_STATE extends "
  984. "beyond end of command buffer\n");
  985. DMA_FLUSH();
  986. return DRM_ERR(EINVAL);
  987. }
  988. ret = savage_dispatch_state(dev_priv, &cmd_header,
  989. (uint32_t __user *)
  990. usr_cmdbuf);
  991. usr_cmdbuf += j;
  992. i += j;
  993. break;
  994. case SAVAGE_CMD_CLEAR:
  995. if (i + 1 > cmdbuf.size) {
  996. DRM_ERROR("command SAVAGE_CMD_CLEAR extends "
  997. "beyond end of command buffer\n");
  998. DMA_FLUSH();
  999. return DRM_ERR(EINVAL);
  1000. }
  1001. ret = savage_dispatch_clear(dev_priv, &cmd_header,
  1002. usr_cmdbuf,
  1003. cmdbuf.nbox, usr_boxes);
  1004. usr_cmdbuf++;
  1005. i++;
  1006. break;
  1007. case SAVAGE_CMD_SWAP:
  1008. ret = savage_dispatch_swap(dev_priv,
  1009. cmdbuf.nbox, usr_boxes);
  1010. break;
  1011. default:
  1012. DRM_ERROR("invalid command 0x%x\n", cmd_header.cmd.cmd);
  1013. DMA_FLUSH();
  1014. return DRM_ERR(EINVAL);
  1015. }
  1016. if (ret != 0) {
  1017. DMA_FLUSH();
  1018. return ret;
  1019. }
  1020. }
  1021. if (first_draw_cmd) {
  1022. ret =
  1023. savage_dispatch_draw(dev_priv, first_draw_cmd, usr_cmdbuf,
  1024. dmabuf, usr_vtxbuf, cmdbuf.vb_size,
  1025. cmdbuf.vb_stride, cmdbuf.nbox,
  1026. usr_boxes);
  1027. if (ret != 0) {
  1028. DMA_FLUSH();
  1029. return ret;
  1030. }
  1031. }
  1032. DMA_FLUSH();
  1033. if (dmabuf && cmdbuf.discard) {
  1034. drm_savage_buf_priv_t *buf_priv = dmabuf->dev_private;
  1035. uint16_t event;
  1036. event = savage_bci_emit_event(dev_priv, SAVAGE_WAIT_3D);
  1037. SET_AGE(&buf_priv->age, event, dev_priv->event_wrap);
  1038. savage_freelist_put(dev, dmabuf);
  1039. }
  1040. return 0;
  1041. }