pci.h 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. #ifndef __ASM_POWERPC_PCI_H
  2. #define __ASM_POWERPC_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/machdep.h>
  15. #include <asm/scatterlist.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/pci-bridge.h>
  19. #include <asm-generic/pci-dma-compat.h>
  20. /* Return values for ppc_md.pci_probe_mode function */
  21. #define PCI_PROBE_NONE -1 /* Don't look at this bus at all */
  22. #define PCI_PROBE_NORMAL 0 /* Do normal PCI probing */
  23. #define PCI_PROBE_DEVTREE 1 /* Instantiate from device tree */
  24. #define PCIBIOS_MIN_IO 0x1000
  25. #define PCIBIOS_MIN_MEM 0x10000000
  26. struct pci_dev;
  27. /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
  28. #define IOBASE_BRIDGE_NUMBER 0
  29. #define IOBASE_MEMORY 1
  30. #define IOBASE_IO 2
  31. #define IOBASE_ISA_IO 3
  32. #define IOBASE_ISA_MEM 4
  33. /*
  34. * Set this to 1 if you want the kernel to re-assign all PCI
  35. * bus numbers (don't do that on ppc64 yet !)
  36. */
  37. #define pcibios_assign_all_busses() \
  38. (ppc_pci_has_flag(PPC_PCI_REASSIGN_ALL_BUS))
  39. static inline void pcibios_set_master(struct pci_dev *dev)
  40. {
  41. /* No special bus mastering setup handling */
  42. }
  43. static inline void pcibios_penalize_isa_irq(int irq, int active)
  44. {
  45. /* We don't do dynamic PCI IRQ allocation */
  46. }
  47. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  48. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  49. {
  50. if (ppc_md.pci_get_legacy_ide_irq)
  51. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  52. return channel ? 15 : 14;
  53. }
  54. #ifdef CONFIG_PCI
  55. extern void set_pci_dma_ops(struct dma_map_ops *dma_ops);
  56. extern struct dma_map_ops *get_pci_dma_ops(void);
  57. #else /* CONFIG_PCI */
  58. #define set_pci_dma_ops(d)
  59. #define get_pci_dma_ops() NULL
  60. #endif
  61. #ifdef CONFIG_PPC64
  62. /*
  63. * We want to avoid touching the cacheline size or MWI bit.
  64. * pSeries firmware sets the cacheline size (which is not the cpu cacheline
  65. * size in all cases) and hardware treats MWI the same as memory write.
  66. */
  67. #define PCI_DISABLE_MWI
  68. #ifdef CONFIG_PCI
  69. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  70. enum pci_dma_burst_strategy *strat,
  71. unsigned long *strategy_parameter)
  72. {
  73. unsigned long cacheline_size;
  74. u8 byte;
  75. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  76. if (byte == 0)
  77. cacheline_size = 1024;
  78. else
  79. cacheline_size = (int) byte * 4;
  80. *strat = PCI_DMA_BURST_MULTIPLE;
  81. *strategy_parameter = cacheline_size;
  82. }
  83. #endif
  84. #else /* 32-bit */
  85. #ifdef CONFIG_PCI
  86. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  87. enum pci_dma_burst_strategy *strat,
  88. unsigned long *strategy_parameter)
  89. {
  90. *strat = PCI_DMA_BURST_INFINITY;
  91. *strategy_parameter = ~0UL;
  92. }
  93. #endif
  94. #endif /* CONFIG_PPC64 */
  95. extern int pci_domain_nr(struct pci_bus *bus);
  96. /* Decide whether to display the domain number in /proc */
  97. extern int pci_proc_domain(struct pci_bus *bus);
  98. /* MSI arch hooks */
  99. #define arch_setup_msi_irqs arch_setup_msi_irqs
  100. #define arch_teardown_msi_irqs arch_teardown_msi_irqs
  101. #define arch_msi_check_device arch_msi_check_device
  102. struct vm_area_struct;
  103. /* Map a range of PCI memory or I/O space for a device into user space */
  104. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  105. enum pci_mmap_state mmap_state, int write_combine);
  106. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  107. #define HAVE_PCI_MMAP 1
  108. extern int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val,
  109. size_t count);
  110. extern int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val,
  111. size_t count);
  112. extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
  113. struct vm_area_struct *vma,
  114. enum pci_mmap_state mmap_state);
  115. #define HAVE_PCI_LEGACY 1
  116. #ifdef CONFIG_PPC64
  117. /* The PCI address space does not equal the physical memory address
  118. * space (we have an IOMMU). The IDE and SCSI device layers use
  119. * this boolean for bounce buffer decisions.
  120. */
  121. #define PCI_DMA_BUS_IS_PHYS (0)
  122. #else /* 32-bit */
  123. /* The PCI address space does equal the physical memory
  124. * address space (no IOMMU). The IDE and SCSI device layers use
  125. * this boolean for bounce buffer decisions.
  126. */
  127. #define PCI_DMA_BUS_IS_PHYS (1)
  128. #endif /* CONFIG_PPC64 */
  129. extern void pcibios_resource_to_bus(struct pci_dev *dev,
  130. struct pci_bus_region *region,
  131. struct resource *res);
  132. extern void pcibios_bus_to_resource(struct pci_dev *dev,
  133. struct resource *res,
  134. struct pci_bus_region *region);
  135. extern void pcibios_claim_one_bus(struct pci_bus *b);
  136. extern void pcibios_finish_adding_to_bus(struct pci_bus *bus);
  137. extern void pcibios_resource_survey(void);
  138. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  139. extern int remove_phb_dynamic(struct pci_controller *phb);
  140. extern struct pci_dev *of_create_pci_dev(struct device_node *node,
  141. struct pci_bus *bus, int devfn);
  142. extern void of_scan_pci_bridge(struct device_node *node,
  143. struct pci_dev *dev);
  144. extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
  145. extern void of_rescan_bus(struct device_node *node, struct pci_bus *bus);
  146. extern int pci_read_irq_line(struct pci_dev *dev);
  147. struct file;
  148. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  149. unsigned long pfn,
  150. unsigned long size,
  151. pgprot_t prot);
  152. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  153. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  154. const struct resource *rsrc,
  155. resource_size_t *start, resource_size_t *end);
  156. extern void pcibios_setup_bus_devices(struct pci_bus *bus);
  157. extern void pcibios_setup_bus_self(struct pci_bus *bus);
  158. extern void pcibios_setup_phb_io_space(struct pci_controller *hose);
  159. extern void pcibios_scan_phb(struct pci_controller *hose);
  160. #endif /* __KERNEL__ */
  161. #endif /* __ASM_POWERPC_PCI_H */