skge.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/in.h>
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/netdevice.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/delay.h>
  38. #include <linux/crc32.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mii.h>
  41. #include <asm/irq.h>
  42. #include "skge.h"
  43. #define DRV_NAME "skge"
  44. #define DRV_VERSION "1.4"
  45. #define PFX DRV_NAME " "
  46. #define DEFAULT_TX_RING_SIZE 128
  47. #define DEFAULT_RX_RING_SIZE 512
  48. #define MAX_TX_RING_SIZE 1024
  49. #define MAX_RX_RING_SIZE 4096
  50. #define RX_COPY_THRESHOLD 128
  51. #define RX_BUF_SIZE 1536
  52. #define PHY_RETRIES 1000
  53. #define ETH_JUMBO_MTU 9000
  54. #define TX_WATCHDOG (5 * HZ)
  55. #define NAPI_WEIGHT 64
  56. #define BLINK_MS 250
  57. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  58. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  59. MODULE_LICENSE("GPL");
  60. MODULE_VERSION(DRV_VERSION);
  61. static const u32 default_msg
  62. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  63. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static const struct pci_device_id skge_id_table[] = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  73. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  75. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  76. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  77. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  78. { 0 }
  79. };
  80. MODULE_DEVICE_TABLE(pci, skge_id_table);
  81. static int skge_up(struct net_device *dev);
  82. static int skge_down(struct net_device *dev);
  83. static void skge_phy_reset(struct skge_port *skge);
  84. static void skge_tx_clean(struct skge_port *skge);
  85. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  86. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  87. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  88. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  89. static void yukon_init(struct skge_hw *hw, int port);
  90. static void genesis_mac_init(struct skge_hw *hw, int port);
  91. static void genesis_link_up(struct skge_port *skge);
  92. /* Avoid conditionals by using array */
  93. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  94. static const int rxqaddr[] = { Q_R1, Q_R2 };
  95. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  96. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  97. static int skge_get_regs_len(struct net_device *dev)
  98. {
  99. return 0x4000;
  100. }
  101. /*
  102. * Returns copy of whole control register region
  103. * Note: skip RAM address register because accessing it will
  104. * cause bus hangs!
  105. */
  106. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  107. void *p)
  108. {
  109. const struct skge_port *skge = netdev_priv(dev);
  110. const void __iomem *io = skge->hw->regs;
  111. regs->version = 1;
  112. memset(p, 0, regs->len);
  113. memcpy_fromio(p, io, B3_RAM_ADDR);
  114. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  115. regs->len - B3_RI_WTO_R1);
  116. }
  117. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  118. static int wol_supported(const struct skge_hw *hw)
  119. {
  120. return !((hw->chip_id == CHIP_ID_GENESIS ||
  121. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  122. }
  123. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  124. {
  125. struct skge_port *skge = netdev_priv(dev);
  126. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  127. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  128. }
  129. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  130. {
  131. struct skge_port *skge = netdev_priv(dev);
  132. struct skge_hw *hw = skge->hw;
  133. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  134. return -EOPNOTSUPP;
  135. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  136. return -EOPNOTSUPP;
  137. skge->wol = wol->wolopts == WAKE_MAGIC;
  138. if (skge->wol) {
  139. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  140. skge_write16(hw, WOL_CTRL_STAT,
  141. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  142. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  143. } else
  144. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  145. return 0;
  146. }
  147. /* Determine supported/advertised modes based on hardware.
  148. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  149. */
  150. static u32 skge_supported_modes(const struct skge_hw *hw)
  151. {
  152. u32 supported;
  153. if (hw->copper) {
  154. supported = SUPPORTED_10baseT_Half
  155. | SUPPORTED_10baseT_Full
  156. | SUPPORTED_100baseT_Half
  157. | SUPPORTED_100baseT_Full
  158. | SUPPORTED_1000baseT_Half
  159. | SUPPORTED_1000baseT_Full
  160. | SUPPORTED_Autoneg| SUPPORTED_TP;
  161. if (hw->chip_id == CHIP_ID_GENESIS)
  162. supported &= ~(SUPPORTED_10baseT_Half
  163. | SUPPORTED_10baseT_Full
  164. | SUPPORTED_100baseT_Half
  165. | SUPPORTED_100baseT_Full);
  166. else if (hw->chip_id == CHIP_ID_YUKON)
  167. supported &= ~SUPPORTED_1000baseT_Half;
  168. } else
  169. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  170. | SUPPORTED_Autoneg;
  171. return supported;
  172. }
  173. static int skge_get_settings(struct net_device *dev,
  174. struct ethtool_cmd *ecmd)
  175. {
  176. struct skge_port *skge = netdev_priv(dev);
  177. struct skge_hw *hw = skge->hw;
  178. ecmd->transceiver = XCVR_INTERNAL;
  179. ecmd->supported = skge_supported_modes(hw);
  180. if (hw->copper) {
  181. ecmd->port = PORT_TP;
  182. ecmd->phy_address = hw->phy_addr;
  183. } else
  184. ecmd->port = PORT_FIBRE;
  185. ecmd->advertising = skge->advertising;
  186. ecmd->autoneg = skge->autoneg;
  187. ecmd->speed = skge->speed;
  188. ecmd->duplex = skge->duplex;
  189. return 0;
  190. }
  191. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  192. {
  193. struct skge_port *skge = netdev_priv(dev);
  194. const struct skge_hw *hw = skge->hw;
  195. u32 supported = skge_supported_modes(hw);
  196. if (ecmd->autoneg == AUTONEG_ENABLE) {
  197. ecmd->advertising = supported;
  198. skge->duplex = -1;
  199. skge->speed = -1;
  200. } else {
  201. u32 setting;
  202. switch (ecmd->speed) {
  203. case SPEED_1000:
  204. if (ecmd->duplex == DUPLEX_FULL)
  205. setting = SUPPORTED_1000baseT_Full;
  206. else if (ecmd->duplex == DUPLEX_HALF)
  207. setting = SUPPORTED_1000baseT_Half;
  208. else
  209. return -EINVAL;
  210. break;
  211. case SPEED_100:
  212. if (ecmd->duplex == DUPLEX_FULL)
  213. setting = SUPPORTED_100baseT_Full;
  214. else if (ecmd->duplex == DUPLEX_HALF)
  215. setting = SUPPORTED_100baseT_Half;
  216. else
  217. return -EINVAL;
  218. break;
  219. case SPEED_10:
  220. if (ecmd->duplex == DUPLEX_FULL)
  221. setting = SUPPORTED_10baseT_Full;
  222. else if (ecmd->duplex == DUPLEX_HALF)
  223. setting = SUPPORTED_10baseT_Half;
  224. else
  225. return -EINVAL;
  226. break;
  227. default:
  228. return -EINVAL;
  229. }
  230. if ((setting & supported) == 0)
  231. return -EINVAL;
  232. skge->speed = ecmd->speed;
  233. skge->duplex = ecmd->duplex;
  234. }
  235. skge->autoneg = ecmd->autoneg;
  236. skge->advertising = ecmd->advertising;
  237. if (netif_running(dev))
  238. skge_phy_reset(skge);
  239. return (0);
  240. }
  241. static void skge_get_drvinfo(struct net_device *dev,
  242. struct ethtool_drvinfo *info)
  243. {
  244. struct skge_port *skge = netdev_priv(dev);
  245. strcpy(info->driver, DRV_NAME);
  246. strcpy(info->version, DRV_VERSION);
  247. strcpy(info->fw_version, "N/A");
  248. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  249. }
  250. static const struct skge_stat {
  251. char name[ETH_GSTRING_LEN];
  252. u16 xmac_offset;
  253. u16 gma_offset;
  254. } skge_stats[] = {
  255. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  256. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  257. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  258. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  259. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  260. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  261. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  262. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  263. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  264. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  265. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  266. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  267. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  268. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  269. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  270. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  271. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  272. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  273. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  274. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  275. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  276. };
  277. static int skge_get_stats_count(struct net_device *dev)
  278. {
  279. return ARRAY_SIZE(skge_stats);
  280. }
  281. static void skge_get_ethtool_stats(struct net_device *dev,
  282. struct ethtool_stats *stats, u64 *data)
  283. {
  284. struct skge_port *skge = netdev_priv(dev);
  285. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  286. genesis_get_stats(skge, data);
  287. else
  288. yukon_get_stats(skge, data);
  289. }
  290. /* Use hardware MIB variables for critical path statistics and
  291. * transmit feedback not reported at interrupt.
  292. * Other errors are accounted for in interrupt handler.
  293. */
  294. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  295. {
  296. struct skge_port *skge = netdev_priv(dev);
  297. u64 data[ARRAY_SIZE(skge_stats)];
  298. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  299. genesis_get_stats(skge, data);
  300. else
  301. yukon_get_stats(skge, data);
  302. skge->net_stats.tx_bytes = data[0];
  303. skge->net_stats.rx_bytes = data[1];
  304. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  305. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  306. skge->net_stats.multicast = data[5] + data[7];
  307. skge->net_stats.collisions = data[10];
  308. skge->net_stats.tx_aborted_errors = data[12];
  309. return &skge->net_stats;
  310. }
  311. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  312. {
  313. int i;
  314. switch (stringset) {
  315. case ETH_SS_STATS:
  316. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  317. memcpy(data + i * ETH_GSTRING_LEN,
  318. skge_stats[i].name, ETH_GSTRING_LEN);
  319. break;
  320. }
  321. }
  322. static void skge_get_ring_param(struct net_device *dev,
  323. struct ethtool_ringparam *p)
  324. {
  325. struct skge_port *skge = netdev_priv(dev);
  326. p->rx_max_pending = MAX_RX_RING_SIZE;
  327. p->tx_max_pending = MAX_TX_RING_SIZE;
  328. p->rx_mini_max_pending = 0;
  329. p->rx_jumbo_max_pending = 0;
  330. p->rx_pending = skge->rx_ring.count;
  331. p->tx_pending = skge->tx_ring.count;
  332. p->rx_mini_pending = 0;
  333. p->rx_jumbo_pending = 0;
  334. }
  335. static int skge_set_ring_param(struct net_device *dev,
  336. struct ethtool_ringparam *p)
  337. {
  338. struct skge_port *skge = netdev_priv(dev);
  339. int err;
  340. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  341. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  342. return -EINVAL;
  343. skge->rx_ring.count = p->rx_pending;
  344. skge->tx_ring.count = p->tx_pending;
  345. if (netif_running(dev)) {
  346. skge_down(dev);
  347. err = skge_up(dev);
  348. if (err)
  349. dev_close(dev);
  350. }
  351. return 0;
  352. }
  353. static u32 skge_get_msglevel(struct net_device *netdev)
  354. {
  355. struct skge_port *skge = netdev_priv(netdev);
  356. return skge->msg_enable;
  357. }
  358. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  359. {
  360. struct skge_port *skge = netdev_priv(netdev);
  361. skge->msg_enable = value;
  362. }
  363. static int skge_nway_reset(struct net_device *dev)
  364. {
  365. struct skge_port *skge = netdev_priv(dev);
  366. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  367. return -EINVAL;
  368. skge_phy_reset(skge);
  369. return 0;
  370. }
  371. static int skge_set_sg(struct net_device *dev, u32 data)
  372. {
  373. struct skge_port *skge = netdev_priv(dev);
  374. struct skge_hw *hw = skge->hw;
  375. if (hw->chip_id == CHIP_ID_GENESIS && data)
  376. return -EOPNOTSUPP;
  377. return ethtool_op_set_sg(dev, data);
  378. }
  379. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  380. {
  381. struct skge_port *skge = netdev_priv(dev);
  382. struct skge_hw *hw = skge->hw;
  383. if (hw->chip_id == CHIP_ID_GENESIS && data)
  384. return -EOPNOTSUPP;
  385. return ethtool_op_set_tx_csum(dev, data);
  386. }
  387. static u32 skge_get_rx_csum(struct net_device *dev)
  388. {
  389. struct skge_port *skge = netdev_priv(dev);
  390. return skge->rx_csum;
  391. }
  392. /* Only Yukon supports checksum offload. */
  393. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  394. {
  395. struct skge_port *skge = netdev_priv(dev);
  396. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  397. return -EOPNOTSUPP;
  398. skge->rx_csum = data;
  399. return 0;
  400. }
  401. static void skge_get_pauseparam(struct net_device *dev,
  402. struct ethtool_pauseparam *ecmd)
  403. {
  404. struct skge_port *skge = netdev_priv(dev);
  405. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  406. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  407. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  408. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  409. ecmd->autoneg = skge->autoneg;
  410. }
  411. static int skge_set_pauseparam(struct net_device *dev,
  412. struct ethtool_pauseparam *ecmd)
  413. {
  414. struct skge_port *skge = netdev_priv(dev);
  415. skge->autoneg = ecmd->autoneg;
  416. if (ecmd->rx_pause && ecmd->tx_pause)
  417. skge->flow_control = FLOW_MODE_SYMMETRIC;
  418. else if (ecmd->rx_pause && !ecmd->tx_pause)
  419. skge->flow_control = FLOW_MODE_REM_SEND;
  420. else if (!ecmd->rx_pause && ecmd->tx_pause)
  421. skge->flow_control = FLOW_MODE_LOC_SEND;
  422. else
  423. skge->flow_control = FLOW_MODE_NONE;
  424. if (netif_running(dev))
  425. skge_phy_reset(skge);
  426. return 0;
  427. }
  428. /* Chip internal frequency for clock calculations */
  429. static inline u32 hwkhz(const struct skge_hw *hw)
  430. {
  431. if (hw->chip_id == CHIP_ID_GENESIS)
  432. return 53215; /* or: 53.125 MHz */
  433. else
  434. return 78215; /* or: 78.125 MHz */
  435. }
  436. /* Chip HZ to microseconds */
  437. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  438. {
  439. return (ticks * 1000) / hwkhz(hw);
  440. }
  441. /* Microseconds to chip HZ */
  442. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  443. {
  444. return hwkhz(hw) * usec / 1000;
  445. }
  446. static int skge_get_coalesce(struct net_device *dev,
  447. struct ethtool_coalesce *ecmd)
  448. {
  449. struct skge_port *skge = netdev_priv(dev);
  450. struct skge_hw *hw = skge->hw;
  451. int port = skge->port;
  452. ecmd->rx_coalesce_usecs = 0;
  453. ecmd->tx_coalesce_usecs = 0;
  454. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  455. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  456. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  457. if (msk & rxirqmask[port])
  458. ecmd->rx_coalesce_usecs = delay;
  459. if (msk & txirqmask[port])
  460. ecmd->tx_coalesce_usecs = delay;
  461. }
  462. return 0;
  463. }
  464. /* Note: interrupt timer is per board, but can turn on/off per port */
  465. static int skge_set_coalesce(struct net_device *dev,
  466. struct ethtool_coalesce *ecmd)
  467. {
  468. struct skge_port *skge = netdev_priv(dev);
  469. struct skge_hw *hw = skge->hw;
  470. int port = skge->port;
  471. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  472. u32 delay = 25;
  473. if (ecmd->rx_coalesce_usecs == 0)
  474. msk &= ~rxirqmask[port];
  475. else if (ecmd->rx_coalesce_usecs < 25 ||
  476. ecmd->rx_coalesce_usecs > 33333)
  477. return -EINVAL;
  478. else {
  479. msk |= rxirqmask[port];
  480. delay = ecmd->rx_coalesce_usecs;
  481. }
  482. if (ecmd->tx_coalesce_usecs == 0)
  483. msk &= ~txirqmask[port];
  484. else if (ecmd->tx_coalesce_usecs < 25 ||
  485. ecmd->tx_coalesce_usecs > 33333)
  486. return -EINVAL;
  487. else {
  488. msk |= txirqmask[port];
  489. delay = min(delay, ecmd->rx_coalesce_usecs);
  490. }
  491. skge_write32(hw, B2_IRQM_MSK, msk);
  492. if (msk == 0)
  493. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  494. else {
  495. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  496. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  497. }
  498. return 0;
  499. }
  500. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  501. static void skge_led(struct skge_port *skge, enum led_mode mode)
  502. {
  503. struct skge_hw *hw = skge->hw;
  504. int port = skge->port;
  505. spin_lock_bh(&hw->phy_lock);
  506. if (hw->chip_id == CHIP_ID_GENESIS) {
  507. switch (mode) {
  508. case LED_MODE_OFF:
  509. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  510. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  511. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  512. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  513. break;
  514. case LED_MODE_ON:
  515. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  516. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  517. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  518. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  519. break;
  520. case LED_MODE_TST:
  521. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  522. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  523. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  524. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  525. break;
  526. }
  527. } else {
  528. switch (mode) {
  529. case LED_MODE_OFF:
  530. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  531. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  532. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  533. PHY_M_LED_MO_10(MO_LED_OFF) |
  534. PHY_M_LED_MO_100(MO_LED_OFF) |
  535. PHY_M_LED_MO_1000(MO_LED_OFF) |
  536. PHY_M_LED_MO_RX(MO_LED_OFF));
  537. break;
  538. case LED_MODE_ON:
  539. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  540. PHY_M_LED_PULS_DUR(PULS_170MS) |
  541. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  542. PHY_M_LEDC_TX_CTRL |
  543. PHY_M_LEDC_DP_CTRL);
  544. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  545. PHY_M_LED_MO_RX(MO_LED_OFF) |
  546. (skge->speed == SPEED_100 ?
  547. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  548. break;
  549. case LED_MODE_TST:
  550. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  551. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  552. PHY_M_LED_MO_DUP(MO_LED_ON) |
  553. PHY_M_LED_MO_10(MO_LED_ON) |
  554. PHY_M_LED_MO_100(MO_LED_ON) |
  555. PHY_M_LED_MO_1000(MO_LED_ON) |
  556. PHY_M_LED_MO_RX(MO_LED_ON));
  557. }
  558. }
  559. spin_unlock_bh(&hw->phy_lock);
  560. }
  561. /* blink LED's for finding board */
  562. static int skge_phys_id(struct net_device *dev, u32 data)
  563. {
  564. struct skge_port *skge = netdev_priv(dev);
  565. unsigned long ms;
  566. enum led_mode mode = LED_MODE_TST;
  567. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  568. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  569. else
  570. ms = data * 1000;
  571. while (ms > 0) {
  572. skge_led(skge, mode);
  573. mode ^= LED_MODE_TST;
  574. if (msleep_interruptible(BLINK_MS))
  575. break;
  576. ms -= BLINK_MS;
  577. }
  578. /* back to regular LED state */
  579. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  580. return 0;
  581. }
  582. static struct ethtool_ops skge_ethtool_ops = {
  583. .get_settings = skge_get_settings,
  584. .set_settings = skge_set_settings,
  585. .get_drvinfo = skge_get_drvinfo,
  586. .get_regs_len = skge_get_regs_len,
  587. .get_regs = skge_get_regs,
  588. .get_wol = skge_get_wol,
  589. .set_wol = skge_set_wol,
  590. .get_msglevel = skge_get_msglevel,
  591. .set_msglevel = skge_set_msglevel,
  592. .nway_reset = skge_nway_reset,
  593. .get_link = ethtool_op_get_link,
  594. .get_ringparam = skge_get_ring_param,
  595. .set_ringparam = skge_set_ring_param,
  596. .get_pauseparam = skge_get_pauseparam,
  597. .set_pauseparam = skge_set_pauseparam,
  598. .get_coalesce = skge_get_coalesce,
  599. .set_coalesce = skge_set_coalesce,
  600. .get_sg = ethtool_op_get_sg,
  601. .set_sg = skge_set_sg,
  602. .get_tx_csum = ethtool_op_get_tx_csum,
  603. .set_tx_csum = skge_set_tx_csum,
  604. .get_rx_csum = skge_get_rx_csum,
  605. .set_rx_csum = skge_set_rx_csum,
  606. .get_strings = skge_get_strings,
  607. .phys_id = skge_phys_id,
  608. .get_stats_count = skge_get_stats_count,
  609. .get_ethtool_stats = skge_get_ethtool_stats,
  610. .get_perm_addr = ethtool_op_get_perm_addr,
  611. };
  612. /*
  613. * Allocate ring elements and chain them together
  614. * One-to-one association of board descriptors with ring elements
  615. */
  616. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  617. {
  618. struct skge_tx_desc *d;
  619. struct skge_element *e;
  620. int i;
  621. ring->start = kcalloc(sizeof(*e), ring->count, GFP_KERNEL);
  622. if (!ring->start)
  623. return -ENOMEM;
  624. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  625. e->desc = d;
  626. if (i == ring->count - 1) {
  627. e->next = ring->start;
  628. d->next_offset = base;
  629. } else {
  630. e->next = e + 1;
  631. d->next_offset = base + (i+1) * sizeof(*d);
  632. }
  633. }
  634. ring->to_use = ring->to_clean = ring->start;
  635. return 0;
  636. }
  637. /* Allocate and setup a new buffer for receiving */
  638. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  639. struct sk_buff *skb, unsigned int bufsize)
  640. {
  641. struct skge_rx_desc *rd = e->desc;
  642. u64 map;
  643. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  644. PCI_DMA_FROMDEVICE);
  645. rd->dma_lo = map;
  646. rd->dma_hi = map >> 32;
  647. e->skb = skb;
  648. rd->csum1_start = ETH_HLEN;
  649. rd->csum2_start = ETH_HLEN;
  650. rd->csum1 = 0;
  651. rd->csum2 = 0;
  652. wmb();
  653. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  654. pci_unmap_addr_set(e, mapaddr, map);
  655. pci_unmap_len_set(e, maplen, bufsize);
  656. }
  657. /* Resume receiving using existing skb,
  658. * Note: DMA address is not changed by chip.
  659. * MTU not changed while receiver active.
  660. */
  661. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  662. {
  663. struct skge_rx_desc *rd = e->desc;
  664. rd->csum2 = 0;
  665. rd->csum2_start = ETH_HLEN;
  666. wmb();
  667. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  668. }
  669. /* Free all buffers in receive ring, assumes receiver stopped */
  670. static void skge_rx_clean(struct skge_port *skge)
  671. {
  672. struct skge_hw *hw = skge->hw;
  673. struct skge_ring *ring = &skge->rx_ring;
  674. struct skge_element *e;
  675. e = ring->start;
  676. do {
  677. struct skge_rx_desc *rd = e->desc;
  678. rd->control = 0;
  679. if (e->skb) {
  680. pci_unmap_single(hw->pdev,
  681. pci_unmap_addr(e, mapaddr),
  682. pci_unmap_len(e, maplen),
  683. PCI_DMA_FROMDEVICE);
  684. dev_kfree_skb(e->skb);
  685. e->skb = NULL;
  686. }
  687. } while ((e = e->next) != ring->start);
  688. }
  689. /* Allocate buffers for receive ring
  690. * For receive: to_clean is next received frame.
  691. */
  692. static int skge_rx_fill(struct skge_port *skge)
  693. {
  694. struct skge_ring *ring = &skge->rx_ring;
  695. struct skge_element *e;
  696. e = ring->start;
  697. do {
  698. struct sk_buff *skb;
  699. skb = alloc_skb(skge->rx_buf_size + NET_IP_ALIGN, GFP_KERNEL);
  700. if (!skb)
  701. return -ENOMEM;
  702. skb_reserve(skb, NET_IP_ALIGN);
  703. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  704. } while ( (e = e->next) != ring->start);
  705. ring->to_clean = ring->start;
  706. return 0;
  707. }
  708. static void skge_link_up(struct skge_port *skge)
  709. {
  710. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  711. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  712. netif_carrier_on(skge->netdev);
  713. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  714. netif_wake_queue(skge->netdev);
  715. if (netif_msg_link(skge))
  716. printk(KERN_INFO PFX
  717. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  718. skge->netdev->name, skge->speed,
  719. skge->duplex == DUPLEX_FULL ? "full" : "half",
  720. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  721. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  722. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  723. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  724. "unknown");
  725. }
  726. static void skge_link_down(struct skge_port *skge)
  727. {
  728. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  729. netif_carrier_off(skge->netdev);
  730. netif_stop_queue(skge->netdev);
  731. if (netif_msg_link(skge))
  732. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  733. }
  734. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  735. {
  736. int i;
  737. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  738. *val = xm_read16(hw, port, XM_PHY_DATA);
  739. for (i = 0; i < PHY_RETRIES; i++) {
  740. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  741. goto ready;
  742. udelay(1);
  743. }
  744. return -ETIMEDOUT;
  745. ready:
  746. *val = xm_read16(hw, port, XM_PHY_DATA);
  747. return 0;
  748. }
  749. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  750. {
  751. u16 v = 0;
  752. if (__xm_phy_read(hw, port, reg, &v))
  753. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  754. hw->dev[port]->name);
  755. return v;
  756. }
  757. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  758. {
  759. int i;
  760. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  761. for (i = 0; i < PHY_RETRIES; i++) {
  762. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  763. goto ready;
  764. udelay(1);
  765. }
  766. return -EIO;
  767. ready:
  768. xm_write16(hw, port, XM_PHY_DATA, val);
  769. for (i = 0; i < PHY_RETRIES; i++) {
  770. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  771. return 0;
  772. udelay(1);
  773. }
  774. return -ETIMEDOUT;
  775. }
  776. static void genesis_init(struct skge_hw *hw)
  777. {
  778. /* set blink source counter */
  779. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  780. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  781. /* configure mac arbiter */
  782. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  783. /* configure mac arbiter timeout values */
  784. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  785. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  786. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  787. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  788. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  789. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  790. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  791. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  792. /* configure packet arbiter timeout */
  793. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  794. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  795. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  796. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  797. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  798. }
  799. static void genesis_reset(struct skge_hw *hw, int port)
  800. {
  801. const u8 zero[8] = { 0 };
  802. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  803. /* reset the statistics module */
  804. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  805. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  806. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  807. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  808. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  809. /* disable Broadcom PHY IRQ */
  810. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  811. xm_outhash(hw, port, XM_HSM, zero);
  812. }
  813. /* Convert mode to MII values */
  814. static const u16 phy_pause_map[] = {
  815. [FLOW_MODE_NONE] = 0,
  816. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  817. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  818. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  819. };
  820. /* Check status of Broadcom phy link */
  821. static void bcom_check_link(struct skge_hw *hw, int port)
  822. {
  823. struct net_device *dev = hw->dev[port];
  824. struct skge_port *skge = netdev_priv(dev);
  825. u16 status;
  826. /* read twice because of latch */
  827. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  828. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  829. if ((status & PHY_ST_LSYNC) == 0) {
  830. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  831. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  832. xm_write16(hw, port, XM_MMU_CMD, cmd);
  833. /* dummy read to ensure writing */
  834. (void) xm_read16(hw, port, XM_MMU_CMD);
  835. if (netif_carrier_ok(dev))
  836. skge_link_down(skge);
  837. } else {
  838. if (skge->autoneg == AUTONEG_ENABLE &&
  839. (status & PHY_ST_AN_OVER)) {
  840. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  841. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  842. if (lpa & PHY_B_AN_RF) {
  843. printk(KERN_NOTICE PFX "%s: remote fault\n",
  844. dev->name);
  845. return;
  846. }
  847. /* Check Duplex mismatch */
  848. switch (aux & PHY_B_AS_AN_RES_MSK) {
  849. case PHY_B_RES_1000FD:
  850. skge->duplex = DUPLEX_FULL;
  851. break;
  852. case PHY_B_RES_1000HD:
  853. skge->duplex = DUPLEX_HALF;
  854. break;
  855. default:
  856. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  857. dev->name);
  858. return;
  859. }
  860. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  861. switch (aux & PHY_B_AS_PAUSE_MSK) {
  862. case PHY_B_AS_PAUSE_MSK:
  863. skge->flow_control = FLOW_MODE_SYMMETRIC;
  864. break;
  865. case PHY_B_AS_PRR:
  866. skge->flow_control = FLOW_MODE_REM_SEND;
  867. break;
  868. case PHY_B_AS_PRT:
  869. skge->flow_control = FLOW_MODE_LOC_SEND;
  870. break;
  871. default:
  872. skge->flow_control = FLOW_MODE_NONE;
  873. }
  874. skge->speed = SPEED_1000;
  875. }
  876. if (!netif_carrier_ok(dev))
  877. genesis_link_up(skge);
  878. }
  879. }
  880. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  881. * Phy on for 100 or 10Mbit operation
  882. */
  883. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  884. {
  885. struct skge_hw *hw = skge->hw;
  886. int port = skge->port;
  887. int i;
  888. u16 id1, r, ext, ctl;
  889. /* magic workaround patterns for Broadcom */
  890. static const struct {
  891. u16 reg;
  892. u16 val;
  893. } A1hack[] = {
  894. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  895. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  896. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  897. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  898. }, C0hack[] = {
  899. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  900. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  901. };
  902. /* read Id from external PHY (all have the same address) */
  903. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  904. /* Optimize MDIO transfer by suppressing preamble. */
  905. r = xm_read16(hw, port, XM_MMU_CMD);
  906. r |= XM_MMU_NO_PRE;
  907. xm_write16(hw, port, XM_MMU_CMD,r);
  908. switch (id1) {
  909. case PHY_BCOM_ID1_C0:
  910. /*
  911. * Workaround BCOM Errata for the C0 type.
  912. * Write magic patterns to reserved registers.
  913. */
  914. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  915. xm_phy_write(hw, port,
  916. C0hack[i].reg, C0hack[i].val);
  917. break;
  918. case PHY_BCOM_ID1_A1:
  919. /*
  920. * Workaround BCOM Errata for the A1 type.
  921. * Write magic patterns to reserved registers.
  922. */
  923. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  924. xm_phy_write(hw, port,
  925. A1hack[i].reg, A1hack[i].val);
  926. break;
  927. }
  928. /*
  929. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  930. * Disable Power Management after reset.
  931. */
  932. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  933. r |= PHY_B_AC_DIS_PM;
  934. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  935. /* Dummy read */
  936. xm_read16(hw, port, XM_ISRC);
  937. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  938. ctl = PHY_CT_SP1000; /* always 1000mbit */
  939. if (skge->autoneg == AUTONEG_ENABLE) {
  940. /*
  941. * Workaround BCOM Errata #1 for the C5 type.
  942. * 1000Base-T Link Acquisition Failure in Slave Mode
  943. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  944. */
  945. u16 adv = PHY_B_1000C_RD;
  946. if (skge->advertising & ADVERTISED_1000baseT_Half)
  947. adv |= PHY_B_1000C_AHD;
  948. if (skge->advertising & ADVERTISED_1000baseT_Full)
  949. adv |= PHY_B_1000C_AFD;
  950. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  951. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  952. } else {
  953. if (skge->duplex == DUPLEX_FULL)
  954. ctl |= PHY_CT_DUP_MD;
  955. /* Force to slave */
  956. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  957. }
  958. /* Set autonegotiation pause parameters */
  959. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  960. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  961. /* Handle Jumbo frames */
  962. if (jumbo) {
  963. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  964. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  965. ext |= PHY_B_PEC_HIGH_LA;
  966. }
  967. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  968. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  969. /* Use link status change interrupt */
  970. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  971. bcom_check_link(hw, port);
  972. }
  973. static void genesis_mac_init(struct skge_hw *hw, int port)
  974. {
  975. struct net_device *dev = hw->dev[port];
  976. struct skge_port *skge = netdev_priv(dev);
  977. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  978. int i;
  979. u32 r;
  980. const u8 zero[6] = { 0 };
  981. for (i = 0; i < 10; i++) {
  982. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  983. MFF_SET_MAC_RST);
  984. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  985. goto reset_ok;
  986. udelay(1);
  987. }
  988. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  989. reset_ok:
  990. /* Unreset the XMAC. */
  991. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  992. /*
  993. * Perform additional initialization for external PHYs,
  994. * namely for the 1000baseTX cards that use the XMAC's
  995. * GMII mode.
  996. */
  997. /* Take external Phy out of reset */
  998. r = skge_read32(hw, B2_GP_IO);
  999. if (port == 0)
  1000. r |= GP_DIR_0|GP_IO_0;
  1001. else
  1002. r |= GP_DIR_2|GP_IO_2;
  1003. skge_write32(hw, B2_GP_IO, r);
  1004. /* Enable GMII interface */
  1005. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1006. bcom_phy_init(skge, jumbo);
  1007. /* Set Station Address */
  1008. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1009. /* We don't use match addresses so clear */
  1010. for (i = 1; i < 16; i++)
  1011. xm_outaddr(hw, port, XM_EXM(i), zero);
  1012. /* Clear MIB counters */
  1013. xm_write16(hw, port, XM_STAT_CMD,
  1014. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1015. /* Clear two times according to Errata #3 */
  1016. xm_write16(hw, port, XM_STAT_CMD,
  1017. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1018. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1019. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1020. /* We don't need the FCS appended to the packet. */
  1021. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1022. if (jumbo)
  1023. r |= XM_RX_BIG_PK_OK;
  1024. if (skge->duplex == DUPLEX_HALF) {
  1025. /*
  1026. * If in manual half duplex mode the other side might be in
  1027. * full duplex mode, so ignore if a carrier extension is not seen
  1028. * on frames received
  1029. */
  1030. r |= XM_RX_DIS_CEXT;
  1031. }
  1032. xm_write16(hw, port, XM_RX_CMD, r);
  1033. /* We want short frames padded to 60 bytes. */
  1034. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1035. /*
  1036. * Bump up the transmit threshold. This helps hold off transmit
  1037. * underruns when we're blasting traffic from both ports at once.
  1038. */
  1039. xm_write16(hw, port, XM_TX_THR, 512);
  1040. /*
  1041. * Enable the reception of all error frames. This is is
  1042. * a necessary evil due to the design of the XMAC. The
  1043. * XMAC's receive FIFO is only 8K in size, however jumbo
  1044. * frames can be up to 9000 bytes in length. When bad
  1045. * frame filtering is enabled, the XMAC's RX FIFO operates
  1046. * in 'store and forward' mode. For this to work, the
  1047. * entire frame has to fit into the FIFO, but that means
  1048. * that jumbo frames larger than 8192 bytes will be
  1049. * truncated. Disabling all bad frame filtering causes
  1050. * the RX FIFO to operate in streaming mode, in which
  1051. * case the XMAC will start transferring frames out of the
  1052. * RX FIFO as soon as the FIFO threshold is reached.
  1053. */
  1054. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1055. /*
  1056. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1057. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1058. * and 'Octets Rx OK Hi Cnt Ov'.
  1059. */
  1060. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1061. /*
  1062. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1063. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1064. * and 'Octets Tx OK Hi Cnt Ov'.
  1065. */
  1066. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1067. /* Configure MAC arbiter */
  1068. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1069. /* configure timeout values */
  1070. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1071. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1072. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1073. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1074. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1075. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1076. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1077. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1078. /* Configure Rx MAC FIFO */
  1079. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1080. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1081. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1082. /* Configure Tx MAC FIFO */
  1083. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1084. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1085. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1086. if (jumbo) {
  1087. /* Enable frame flushing if jumbo frames used */
  1088. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1089. } else {
  1090. /* enable timeout timers if normal frames */
  1091. skge_write16(hw, B3_PA_CTRL,
  1092. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1093. }
  1094. }
  1095. static void genesis_stop(struct skge_port *skge)
  1096. {
  1097. struct skge_hw *hw = skge->hw;
  1098. int port = skge->port;
  1099. u32 reg;
  1100. genesis_reset(hw, port);
  1101. /* Clear Tx packet arbiter timeout IRQ */
  1102. skge_write16(hw, B3_PA_CTRL,
  1103. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1104. /*
  1105. * If the transfer sticks at the MAC the STOP command will not
  1106. * terminate if we don't flush the XMAC's transmit FIFO !
  1107. */
  1108. xm_write32(hw, port, XM_MODE,
  1109. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1110. /* Reset the MAC */
  1111. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1112. /* For external PHYs there must be special handling */
  1113. reg = skge_read32(hw, B2_GP_IO);
  1114. if (port == 0) {
  1115. reg |= GP_DIR_0;
  1116. reg &= ~GP_IO_0;
  1117. } else {
  1118. reg |= GP_DIR_2;
  1119. reg &= ~GP_IO_2;
  1120. }
  1121. skge_write32(hw, B2_GP_IO, reg);
  1122. skge_read32(hw, B2_GP_IO);
  1123. xm_write16(hw, port, XM_MMU_CMD,
  1124. xm_read16(hw, port, XM_MMU_CMD)
  1125. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1126. xm_read16(hw, port, XM_MMU_CMD);
  1127. }
  1128. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1129. {
  1130. struct skge_hw *hw = skge->hw;
  1131. int port = skge->port;
  1132. int i;
  1133. unsigned long timeout = jiffies + HZ;
  1134. xm_write16(hw, port,
  1135. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1136. /* wait for update to complete */
  1137. while (xm_read16(hw, port, XM_STAT_CMD)
  1138. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1139. if (time_after(jiffies, timeout))
  1140. break;
  1141. udelay(10);
  1142. }
  1143. /* special case for 64 bit octet counter */
  1144. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1145. | xm_read32(hw, port, XM_TXO_OK_LO);
  1146. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1147. | xm_read32(hw, port, XM_RXO_OK_LO);
  1148. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1149. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1150. }
  1151. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1152. {
  1153. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1154. u16 status = xm_read16(hw, port, XM_ISRC);
  1155. if (netif_msg_intr(skge))
  1156. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1157. skge->netdev->name, status);
  1158. if (status & XM_IS_TXF_UR) {
  1159. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1160. ++skge->net_stats.tx_fifo_errors;
  1161. }
  1162. if (status & XM_IS_RXF_OV) {
  1163. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1164. ++skge->net_stats.rx_fifo_errors;
  1165. }
  1166. }
  1167. static void genesis_link_up(struct skge_port *skge)
  1168. {
  1169. struct skge_hw *hw = skge->hw;
  1170. int port = skge->port;
  1171. u16 cmd;
  1172. u32 mode, msk;
  1173. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1174. /*
  1175. * enabling pause frame reception is required for 1000BT
  1176. * because the XMAC is not reset if the link is going down
  1177. */
  1178. if (skge->flow_control == FLOW_MODE_NONE ||
  1179. skge->flow_control == FLOW_MODE_LOC_SEND)
  1180. /* Disable Pause Frame Reception */
  1181. cmd |= XM_MMU_IGN_PF;
  1182. else
  1183. /* Enable Pause Frame Reception */
  1184. cmd &= ~XM_MMU_IGN_PF;
  1185. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1186. mode = xm_read32(hw, port, XM_MODE);
  1187. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1188. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1189. /*
  1190. * Configure Pause Frame Generation
  1191. * Use internal and external Pause Frame Generation.
  1192. * Sending pause frames is edge triggered.
  1193. * Send a Pause frame with the maximum pause time if
  1194. * internal oder external FIFO full condition occurs.
  1195. * Send a zero pause time frame to re-start transmission.
  1196. */
  1197. /* XM_PAUSE_DA = '010000C28001' (default) */
  1198. /* XM_MAC_PTIME = 0xffff (maximum) */
  1199. /* remember this value is defined in big endian (!) */
  1200. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1201. mode |= XM_PAUSE_MODE;
  1202. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1203. } else {
  1204. /*
  1205. * disable pause frame generation is required for 1000BT
  1206. * because the XMAC is not reset if the link is going down
  1207. */
  1208. /* Disable Pause Mode in Mode Register */
  1209. mode &= ~XM_PAUSE_MODE;
  1210. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1211. }
  1212. xm_write32(hw, port, XM_MODE, mode);
  1213. msk = XM_DEF_MSK;
  1214. /* disable GP0 interrupt bit for external Phy */
  1215. msk |= XM_IS_INP_ASS;
  1216. xm_write16(hw, port, XM_IMSK, msk);
  1217. xm_read16(hw, port, XM_ISRC);
  1218. /* get MMU Command Reg. */
  1219. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1220. if (skge->duplex == DUPLEX_FULL)
  1221. cmd |= XM_MMU_GMII_FD;
  1222. /*
  1223. * Workaround BCOM Errata (#10523) for all BCom Phys
  1224. * Enable Power Management after link up
  1225. */
  1226. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1227. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1228. & ~PHY_B_AC_DIS_PM);
  1229. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1230. /* enable Rx/Tx */
  1231. xm_write16(hw, port, XM_MMU_CMD,
  1232. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1233. skge_link_up(skge);
  1234. }
  1235. static inline void bcom_phy_intr(struct skge_port *skge)
  1236. {
  1237. struct skge_hw *hw = skge->hw;
  1238. int port = skge->port;
  1239. u16 isrc;
  1240. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1241. if (netif_msg_intr(skge))
  1242. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1243. skge->netdev->name, isrc);
  1244. if (isrc & PHY_B_IS_PSE)
  1245. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1246. hw->dev[port]->name);
  1247. /* Workaround BCom Errata:
  1248. * enable and disable loopback mode if "NO HCD" occurs.
  1249. */
  1250. if (isrc & PHY_B_IS_NO_HDCL) {
  1251. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1252. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1253. ctrl | PHY_CT_LOOP);
  1254. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1255. ctrl & ~PHY_CT_LOOP);
  1256. }
  1257. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1258. bcom_check_link(hw, port);
  1259. }
  1260. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1261. {
  1262. int i;
  1263. gma_write16(hw, port, GM_SMI_DATA, val);
  1264. gma_write16(hw, port, GM_SMI_CTRL,
  1265. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1266. for (i = 0; i < PHY_RETRIES; i++) {
  1267. udelay(1);
  1268. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1269. return 0;
  1270. }
  1271. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1272. hw->dev[port]->name);
  1273. return -EIO;
  1274. }
  1275. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1276. {
  1277. int i;
  1278. gma_write16(hw, port, GM_SMI_CTRL,
  1279. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1280. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1281. for (i = 0; i < PHY_RETRIES; i++) {
  1282. udelay(1);
  1283. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1284. goto ready;
  1285. }
  1286. return -ETIMEDOUT;
  1287. ready:
  1288. *val = gma_read16(hw, port, GM_SMI_DATA);
  1289. return 0;
  1290. }
  1291. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1292. {
  1293. u16 v = 0;
  1294. if (__gm_phy_read(hw, port, reg, &v))
  1295. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1296. hw->dev[port]->name);
  1297. return v;
  1298. }
  1299. /* Marvell Phy Initialization */
  1300. static void yukon_init(struct skge_hw *hw, int port)
  1301. {
  1302. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1303. u16 ctrl, ct1000, adv;
  1304. if (skge->autoneg == AUTONEG_ENABLE) {
  1305. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1306. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1307. PHY_M_EC_MAC_S_MSK);
  1308. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1309. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1310. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1311. }
  1312. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1313. if (skge->autoneg == AUTONEG_DISABLE)
  1314. ctrl &= ~PHY_CT_ANE;
  1315. ctrl |= PHY_CT_RESET;
  1316. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1317. ctrl = 0;
  1318. ct1000 = 0;
  1319. adv = PHY_AN_CSMA;
  1320. if (skge->autoneg == AUTONEG_ENABLE) {
  1321. if (hw->copper) {
  1322. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1323. ct1000 |= PHY_M_1000C_AFD;
  1324. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1325. ct1000 |= PHY_M_1000C_AHD;
  1326. if (skge->advertising & ADVERTISED_100baseT_Full)
  1327. adv |= PHY_M_AN_100_FD;
  1328. if (skge->advertising & ADVERTISED_100baseT_Half)
  1329. adv |= PHY_M_AN_100_HD;
  1330. if (skge->advertising & ADVERTISED_10baseT_Full)
  1331. adv |= PHY_M_AN_10_FD;
  1332. if (skge->advertising & ADVERTISED_10baseT_Half)
  1333. adv |= PHY_M_AN_10_HD;
  1334. } else /* special defines for FIBER (88E1011S only) */
  1335. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1336. /* Set Flow-control capabilities */
  1337. adv |= phy_pause_map[skge->flow_control];
  1338. /* Restart Auto-negotiation */
  1339. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1340. } else {
  1341. /* forced speed/duplex settings */
  1342. ct1000 = PHY_M_1000C_MSE;
  1343. if (skge->duplex == DUPLEX_FULL)
  1344. ctrl |= PHY_CT_DUP_MD;
  1345. switch (skge->speed) {
  1346. case SPEED_1000:
  1347. ctrl |= PHY_CT_SP1000;
  1348. break;
  1349. case SPEED_100:
  1350. ctrl |= PHY_CT_SP100;
  1351. break;
  1352. }
  1353. ctrl |= PHY_CT_RESET;
  1354. }
  1355. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1356. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1357. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1358. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1359. if (skge->autoneg == AUTONEG_ENABLE)
  1360. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1361. else
  1362. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1363. }
  1364. static void yukon_reset(struct skge_hw *hw, int port)
  1365. {
  1366. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1367. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1368. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1369. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1370. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1371. gma_write16(hw, port, GM_RX_CTRL,
  1372. gma_read16(hw, port, GM_RX_CTRL)
  1373. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1374. }
  1375. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1376. static int is_yukon_lite_a0(struct skge_hw *hw)
  1377. {
  1378. u32 reg;
  1379. int ret;
  1380. if (hw->chip_id != CHIP_ID_YUKON)
  1381. return 0;
  1382. reg = skge_read32(hw, B2_FAR);
  1383. skge_write8(hw, B2_FAR + 3, 0xff);
  1384. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1385. skge_write32(hw, B2_FAR, reg);
  1386. return ret;
  1387. }
  1388. static void yukon_mac_init(struct skge_hw *hw, int port)
  1389. {
  1390. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1391. int i;
  1392. u32 reg;
  1393. const u8 *addr = hw->dev[port]->dev_addr;
  1394. /* WA code for COMA mode -- set PHY reset */
  1395. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1396. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1397. reg = skge_read32(hw, B2_GP_IO);
  1398. reg |= GP_DIR_9 | GP_IO_9;
  1399. skge_write32(hw, B2_GP_IO, reg);
  1400. }
  1401. /* hard reset */
  1402. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1403. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1404. /* WA code for COMA mode -- clear PHY reset */
  1405. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1406. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1407. reg = skge_read32(hw, B2_GP_IO);
  1408. reg |= GP_DIR_9;
  1409. reg &= ~GP_IO_9;
  1410. skge_write32(hw, B2_GP_IO, reg);
  1411. }
  1412. /* Set hardware config mode */
  1413. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1414. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1415. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1416. /* Clear GMC reset */
  1417. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1418. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1419. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1420. if (skge->autoneg == AUTONEG_DISABLE) {
  1421. reg = GM_GPCR_AU_ALL_DIS;
  1422. gma_write16(hw, port, GM_GP_CTRL,
  1423. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1424. switch (skge->speed) {
  1425. case SPEED_1000:
  1426. reg &= ~GM_GPCR_SPEED_100;
  1427. reg |= GM_GPCR_SPEED_1000;
  1428. break;
  1429. case SPEED_100:
  1430. reg &= ~GM_GPCR_SPEED_1000;
  1431. reg |= GM_GPCR_SPEED_100;
  1432. break;
  1433. case SPEED_10:
  1434. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1435. break;
  1436. }
  1437. if (skge->duplex == DUPLEX_FULL)
  1438. reg |= GM_GPCR_DUP_FULL;
  1439. } else
  1440. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1441. switch (skge->flow_control) {
  1442. case FLOW_MODE_NONE:
  1443. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1444. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1445. break;
  1446. case FLOW_MODE_LOC_SEND:
  1447. /* disable Rx flow-control */
  1448. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1449. }
  1450. gma_write16(hw, port, GM_GP_CTRL, reg);
  1451. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1452. yukon_init(hw, port);
  1453. /* MIB clear */
  1454. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1455. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1456. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1457. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1458. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1459. /* transmit control */
  1460. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1461. /* receive control reg: unicast + multicast + no FCS */
  1462. gma_write16(hw, port, GM_RX_CTRL,
  1463. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1464. /* transmit flow control */
  1465. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1466. /* transmit parameter */
  1467. gma_write16(hw, port, GM_TX_PARAM,
  1468. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1469. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1470. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1471. /* serial mode register */
  1472. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1473. if (hw->dev[port]->mtu > 1500)
  1474. reg |= GM_SMOD_JUMBO_ENA;
  1475. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1476. /* physical address: used for pause frames */
  1477. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1478. /* virtual address for data */
  1479. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1480. /* enable interrupt mask for counter overflows */
  1481. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1482. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1483. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1484. /* Initialize Mac Fifo */
  1485. /* Configure Rx MAC FIFO */
  1486. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1487. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1488. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1489. if (is_yukon_lite_a0(hw))
  1490. reg &= ~GMF_RX_F_FL_ON;
  1491. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1492. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1493. /*
  1494. * because Pause Packet Truncation in GMAC is not working
  1495. * we have to increase the Flush Threshold to 64 bytes
  1496. * in order to flush pause packets in Rx FIFO on Yukon-1
  1497. */
  1498. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1499. /* Configure Tx MAC FIFO */
  1500. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1501. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1502. }
  1503. /* Go into power down mode */
  1504. static void yukon_suspend(struct skge_hw *hw, int port)
  1505. {
  1506. u16 ctrl;
  1507. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1508. ctrl |= PHY_M_PC_POL_R_DIS;
  1509. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1510. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1511. ctrl |= PHY_CT_RESET;
  1512. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1513. /* switch IEEE compatible power down mode on */
  1514. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1515. ctrl |= PHY_CT_PDOWN;
  1516. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1517. }
  1518. static void yukon_stop(struct skge_port *skge)
  1519. {
  1520. struct skge_hw *hw = skge->hw;
  1521. int port = skge->port;
  1522. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1523. yukon_reset(hw, port);
  1524. gma_write16(hw, port, GM_GP_CTRL,
  1525. gma_read16(hw, port, GM_GP_CTRL)
  1526. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1527. gma_read16(hw, port, GM_GP_CTRL);
  1528. yukon_suspend(hw, port);
  1529. /* set GPHY Control reset */
  1530. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1531. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1532. }
  1533. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1534. {
  1535. struct skge_hw *hw = skge->hw;
  1536. int port = skge->port;
  1537. int i;
  1538. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1539. | gma_read32(hw, port, GM_TXO_OK_LO);
  1540. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1541. | gma_read32(hw, port, GM_RXO_OK_LO);
  1542. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1543. data[i] = gma_read32(hw, port,
  1544. skge_stats[i].gma_offset);
  1545. }
  1546. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1547. {
  1548. struct net_device *dev = hw->dev[port];
  1549. struct skge_port *skge = netdev_priv(dev);
  1550. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1551. if (netif_msg_intr(skge))
  1552. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1553. dev->name, status);
  1554. if (status & GM_IS_RX_FF_OR) {
  1555. ++skge->net_stats.rx_fifo_errors;
  1556. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1557. }
  1558. if (status & GM_IS_TX_FF_UR) {
  1559. ++skge->net_stats.tx_fifo_errors;
  1560. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1561. }
  1562. }
  1563. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1564. {
  1565. switch (aux & PHY_M_PS_SPEED_MSK) {
  1566. case PHY_M_PS_SPEED_1000:
  1567. return SPEED_1000;
  1568. case PHY_M_PS_SPEED_100:
  1569. return SPEED_100;
  1570. default:
  1571. return SPEED_10;
  1572. }
  1573. }
  1574. static void yukon_link_up(struct skge_port *skge)
  1575. {
  1576. struct skge_hw *hw = skge->hw;
  1577. int port = skge->port;
  1578. u16 reg;
  1579. /* Enable Transmit FIFO Underrun */
  1580. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1581. reg = gma_read16(hw, port, GM_GP_CTRL);
  1582. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1583. reg |= GM_GPCR_DUP_FULL;
  1584. /* enable Rx/Tx */
  1585. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1586. gma_write16(hw, port, GM_GP_CTRL, reg);
  1587. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1588. skge_link_up(skge);
  1589. }
  1590. static void yukon_link_down(struct skge_port *skge)
  1591. {
  1592. struct skge_hw *hw = skge->hw;
  1593. int port = skge->port;
  1594. u16 ctrl;
  1595. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1596. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1597. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1598. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1599. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1600. /* restore Asymmetric Pause bit */
  1601. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1602. gm_phy_read(hw, port,
  1603. PHY_MARV_AUNE_ADV)
  1604. | PHY_M_AN_ASP);
  1605. }
  1606. yukon_reset(hw, port);
  1607. skge_link_down(skge);
  1608. yukon_init(hw, port);
  1609. }
  1610. static void yukon_phy_intr(struct skge_port *skge)
  1611. {
  1612. struct skge_hw *hw = skge->hw;
  1613. int port = skge->port;
  1614. const char *reason = NULL;
  1615. u16 istatus, phystat;
  1616. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1617. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1618. if (netif_msg_intr(skge))
  1619. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1620. skge->netdev->name, istatus, phystat);
  1621. if (istatus & PHY_M_IS_AN_COMPL) {
  1622. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1623. & PHY_M_AN_RF) {
  1624. reason = "remote fault";
  1625. goto failed;
  1626. }
  1627. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1628. reason = "master/slave fault";
  1629. goto failed;
  1630. }
  1631. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1632. reason = "speed/duplex";
  1633. goto failed;
  1634. }
  1635. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1636. ? DUPLEX_FULL : DUPLEX_HALF;
  1637. skge->speed = yukon_speed(hw, phystat);
  1638. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1639. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1640. case PHY_M_PS_PAUSE_MSK:
  1641. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1642. break;
  1643. case PHY_M_PS_RX_P_EN:
  1644. skge->flow_control = FLOW_MODE_REM_SEND;
  1645. break;
  1646. case PHY_M_PS_TX_P_EN:
  1647. skge->flow_control = FLOW_MODE_LOC_SEND;
  1648. break;
  1649. default:
  1650. skge->flow_control = FLOW_MODE_NONE;
  1651. }
  1652. if (skge->flow_control == FLOW_MODE_NONE ||
  1653. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1654. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1655. else
  1656. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1657. yukon_link_up(skge);
  1658. return;
  1659. }
  1660. if (istatus & PHY_M_IS_LSP_CHANGE)
  1661. skge->speed = yukon_speed(hw, phystat);
  1662. if (istatus & PHY_M_IS_DUP_CHANGE)
  1663. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1664. if (istatus & PHY_M_IS_LST_CHANGE) {
  1665. if (phystat & PHY_M_PS_LINK_UP)
  1666. yukon_link_up(skge);
  1667. else
  1668. yukon_link_down(skge);
  1669. }
  1670. return;
  1671. failed:
  1672. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1673. skge->netdev->name, reason);
  1674. /* XXX restart autonegotiation? */
  1675. }
  1676. static void skge_phy_reset(struct skge_port *skge)
  1677. {
  1678. struct skge_hw *hw = skge->hw;
  1679. int port = skge->port;
  1680. netif_stop_queue(skge->netdev);
  1681. netif_carrier_off(skge->netdev);
  1682. spin_lock_bh(&hw->phy_lock);
  1683. if (hw->chip_id == CHIP_ID_GENESIS) {
  1684. genesis_reset(hw, port);
  1685. genesis_mac_init(hw, port);
  1686. } else {
  1687. yukon_reset(hw, port);
  1688. yukon_init(hw, port);
  1689. }
  1690. spin_unlock_bh(&hw->phy_lock);
  1691. }
  1692. /* Basic MII support */
  1693. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1694. {
  1695. struct mii_ioctl_data *data = if_mii(ifr);
  1696. struct skge_port *skge = netdev_priv(dev);
  1697. struct skge_hw *hw = skge->hw;
  1698. int err = -EOPNOTSUPP;
  1699. if (!netif_running(dev))
  1700. return -ENODEV; /* Phy still in reset */
  1701. switch(cmd) {
  1702. case SIOCGMIIPHY:
  1703. data->phy_id = hw->phy_addr;
  1704. /* fallthru */
  1705. case SIOCGMIIREG: {
  1706. u16 val = 0;
  1707. spin_lock_bh(&hw->phy_lock);
  1708. if (hw->chip_id == CHIP_ID_GENESIS)
  1709. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1710. else
  1711. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1712. spin_unlock_bh(&hw->phy_lock);
  1713. data->val_out = val;
  1714. break;
  1715. }
  1716. case SIOCSMIIREG:
  1717. if (!capable(CAP_NET_ADMIN))
  1718. return -EPERM;
  1719. spin_lock_bh(&hw->phy_lock);
  1720. if (hw->chip_id == CHIP_ID_GENESIS)
  1721. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1722. data->val_in);
  1723. else
  1724. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1725. data->val_in);
  1726. spin_unlock_bh(&hw->phy_lock);
  1727. break;
  1728. }
  1729. return err;
  1730. }
  1731. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1732. {
  1733. u32 end;
  1734. start /= 8;
  1735. len /= 8;
  1736. end = start + len - 1;
  1737. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1738. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1739. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1740. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1741. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1742. if (q == Q_R1 || q == Q_R2) {
  1743. /* Set thresholds on receive queue's */
  1744. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1745. start + (2*len)/3);
  1746. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1747. start + (len/3));
  1748. } else {
  1749. /* Enable store & forward on Tx queue's because
  1750. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1751. */
  1752. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1753. }
  1754. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1755. }
  1756. /* Setup Bus Memory Interface */
  1757. static void skge_qset(struct skge_port *skge, u16 q,
  1758. const struct skge_element *e)
  1759. {
  1760. struct skge_hw *hw = skge->hw;
  1761. u32 watermark = 0x600;
  1762. u64 base = skge->dma + (e->desc - skge->mem);
  1763. /* optimization to reduce window on 32bit/33mhz */
  1764. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1765. watermark /= 2;
  1766. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1767. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1768. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1769. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1770. }
  1771. static int skge_up(struct net_device *dev)
  1772. {
  1773. struct skge_port *skge = netdev_priv(dev);
  1774. struct skge_hw *hw = skge->hw;
  1775. int port = skge->port;
  1776. u32 chunk, ram_addr;
  1777. size_t rx_size, tx_size;
  1778. int err;
  1779. if (netif_msg_ifup(skge))
  1780. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1781. if (dev->mtu > RX_BUF_SIZE)
  1782. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  1783. else
  1784. skge->rx_buf_size = RX_BUF_SIZE;
  1785. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1786. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1787. skge->mem_size = tx_size + rx_size;
  1788. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1789. if (!skge->mem)
  1790. return -ENOMEM;
  1791. BUG_ON(skge->dma & 7);
  1792. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  1793. printk(KERN_ERR PFX "pci_alloc_consistent region crosses 4G boundary\n");
  1794. err = -EINVAL;
  1795. goto free_pci_mem;
  1796. }
  1797. memset(skge->mem, 0, skge->mem_size);
  1798. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  1799. if (err)
  1800. goto free_pci_mem;
  1801. err = skge_rx_fill(skge);
  1802. if (err)
  1803. goto free_rx_ring;
  1804. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1805. skge->dma + rx_size);
  1806. if (err)
  1807. goto free_rx_ring;
  1808. skge->tx_avail = skge->tx_ring.count - 1;
  1809. /* Initialize MAC */
  1810. spin_lock_bh(&hw->phy_lock);
  1811. if (hw->chip_id == CHIP_ID_GENESIS)
  1812. genesis_mac_init(hw, port);
  1813. else
  1814. yukon_mac_init(hw, port);
  1815. spin_unlock_bh(&hw->phy_lock);
  1816. /* Configure RAMbuffers */
  1817. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1818. ram_addr = hw->ram_offset + 2 * chunk * port;
  1819. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1820. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1821. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1822. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1823. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1824. /* Start receiver BMU */
  1825. wmb();
  1826. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1827. skge_led(skge, LED_MODE_ON);
  1828. return 0;
  1829. free_rx_ring:
  1830. skge_rx_clean(skge);
  1831. kfree(skge->rx_ring.start);
  1832. free_pci_mem:
  1833. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1834. skge->mem = NULL;
  1835. return err;
  1836. }
  1837. static int skge_down(struct net_device *dev)
  1838. {
  1839. struct skge_port *skge = netdev_priv(dev);
  1840. struct skge_hw *hw = skge->hw;
  1841. int port = skge->port;
  1842. if (skge->mem == NULL)
  1843. return 0;
  1844. if (netif_msg_ifdown(skge))
  1845. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1846. netif_stop_queue(dev);
  1847. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  1848. if (hw->chip_id == CHIP_ID_GENESIS)
  1849. genesis_stop(skge);
  1850. else
  1851. yukon_stop(skge);
  1852. /* Stop transmitter */
  1853. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1854. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1855. RB_RST_SET|RB_DIS_OP_MD);
  1856. /* Disable Force Sync bit and Enable Alloc bit */
  1857. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1858. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1859. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1860. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1861. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1862. /* Reset PCI FIFO */
  1863. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1864. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1865. /* Reset the RAM Buffer async Tx queue */
  1866. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1867. /* stop receiver */
  1868. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1869. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1870. RB_RST_SET|RB_DIS_OP_MD);
  1871. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1872. if (hw->chip_id == CHIP_ID_GENESIS) {
  1873. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1874. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1875. } else {
  1876. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1877. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1878. }
  1879. skge_led(skge, LED_MODE_OFF);
  1880. skge_tx_clean(skge);
  1881. skge_rx_clean(skge);
  1882. kfree(skge->rx_ring.start);
  1883. kfree(skge->tx_ring.start);
  1884. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1885. skge->mem = NULL;
  1886. return 0;
  1887. }
  1888. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1889. {
  1890. struct skge_port *skge = netdev_priv(dev);
  1891. struct skge_hw *hw = skge->hw;
  1892. struct skge_ring *ring = &skge->tx_ring;
  1893. struct skge_element *e;
  1894. struct skge_tx_desc *td;
  1895. int i;
  1896. u32 control, len;
  1897. u64 map;
  1898. skb = skb_padto(skb, ETH_ZLEN);
  1899. if (!skb)
  1900. return NETDEV_TX_OK;
  1901. if (!spin_trylock(&skge->tx_lock)) {
  1902. /* Collision - tell upper layer to requeue */
  1903. return NETDEV_TX_LOCKED;
  1904. }
  1905. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1906. if (!netif_queue_stopped(dev)) {
  1907. netif_stop_queue(dev);
  1908. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1909. dev->name);
  1910. }
  1911. spin_unlock(&skge->tx_lock);
  1912. return NETDEV_TX_BUSY;
  1913. }
  1914. e = ring->to_use;
  1915. td = e->desc;
  1916. e->skb = skb;
  1917. len = skb_headlen(skb);
  1918. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1919. pci_unmap_addr_set(e, mapaddr, map);
  1920. pci_unmap_len_set(e, maplen, len);
  1921. td->dma_lo = map;
  1922. td->dma_hi = map >> 32;
  1923. if (skb->ip_summed == CHECKSUM_HW) {
  1924. int offset = skb->h.raw - skb->data;
  1925. /* This seems backwards, but it is what the sk98lin
  1926. * does. Looks like hardware is wrong?
  1927. */
  1928. if (skb->h.ipiph->protocol == IPPROTO_UDP
  1929. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1930. control = BMU_TCP_CHECK;
  1931. else
  1932. control = BMU_UDP_CHECK;
  1933. td->csum_offs = 0;
  1934. td->csum_start = offset;
  1935. td->csum_write = offset + skb->csum;
  1936. } else
  1937. control = BMU_CHECK;
  1938. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1939. control |= BMU_EOF| BMU_IRQ_EOF;
  1940. else {
  1941. struct skge_tx_desc *tf = td;
  1942. control |= BMU_STFWD;
  1943. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1944. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1945. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1946. frag->size, PCI_DMA_TODEVICE);
  1947. e = e->next;
  1948. e->skb = NULL;
  1949. tf = e->desc;
  1950. tf->dma_lo = map;
  1951. tf->dma_hi = (u64) map >> 32;
  1952. pci_unmap_addr_set(e, mapaddr, map);
  1953. pci_unmap_len_set(e, maplen, frag->size);
  1954. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1955. }
  1956. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1957. }
  1958. /* Make sure all the descriptors written */
  1959. wmb();
  1960. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1961. wmb();
  1962. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1963. if (netif_msg_tx_queued(skge))
  1964. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1965. dev->name, e - ring->start, skb->len);
  1966. ring->to_use = e->next;
  1967. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1968. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1969. pr_debug("%s: transmit queue full\n", dev->name);
  1970. netif_stop_queue(dev);
  1971. }
  1972. mmiowb();
  1973. spin_unlock(&skge->tx_lock);
  1974. dev->trans_start = jiffies;
  1975. return NETDEV_TX_OK;
  1976. }
  1977. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1978. {
  1979. /* This ring element can be skb or fragment */
  1980. if (e->skb) {
  1981. pci_unmap_single(hw->pdev,
  1982. pci_unmap_addr(e, mapaddr),
  1983. pci_unmap_len(e, maplen),
  1984. PCI_DMA_TODEVICE);
  1985. dev_kfree_skb(e->skb);
  1986. e->skb = NULL;
  1987. } else {
  1988. pci_unmap_page(hw->pdev,
  1989. pci_unmap_addr(e, mapaddr),
  1990. pci_unmap_len(e, maplen),
  1991. PCI_DMA_TODEVICE);
  1992. }
  1993. }
  1994. static void skge_tx_clean(struct skge_port *skge)
  1995. {
  1996. struct skge_ring *ring = &skge->tx_ring;
  1997. struct skge_element *e;
  1998. spin_lock_bh(&skge->tx_lock);
  1999. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2000. ++skge->tx_avail;
  2001. skge_tx_free(skge->hw, e);
  2002. }
  2003. ring->to_clean = e;
  2004. spin_unlock_bh(&skge->tx_lock);
  2005. }
  2006. static void skge_tx_timeout(struct net_device *dev)
  2007. {
  2008. struct skge_port *skge = netdev_priv(dev);
  2009. if (netif_msg_timer(skge))
  2010. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2011. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2012. skge_tx_clean(skge);
  2013. }
  2014. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2015. {
  2016. int err;
  2017. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2018. return -EINVAL;
  2019. if (!netif_running(dev)) {
  2020. dev->mtu = new_mtu;
  2021. return 0;
  2022. }
  2023. skge_down(dev);
  2024. dev->mtu = new_mtu;
  2025. err = skge_up(dev);
  2026. if (err)
  2027. dev_close(dev);
  2028. return err;
  2029. }
  2030. static void genesis_set_multicast(struct net_device *dev)
  2031. {
  2032. struct skge_port *skge = netdev_priv(dev);
  2033. struct skge_hw *hw = skge->hw;
  2034. int port = skge->port;
  2035. int i, count = dev->mc_count;
  2036. struct dev_mc_list *list = dev->mc_list;
  2037. u32 mode;
  2038. u8 filter[8];
  2039. mode = xm_read32(hw, port, XM_MODE);
  2040. mode |= XM_MD_ENA_HASH;
  2041. if (dev->flags & IFF_PROMISC)
  2042. mode |= XM_MD_ENA_PROM;
  2043. else
  2044. mode &= ~XM_MD_ENA_PROM;
  2045. if (dev->flags & IFF_ALLMULTI)
  2046. memset(filter, 0xff, sizeof(filter));
  2047. else {
  2048. memset(filter, 0, sizeof(filter));
  2049. for (i = 0; list && i < count; i++, list = list->next) {
  2050. u32 crc, bit;
  2051. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  2052. bit = ~crc & 0x3f;
  2053. filter[bit/8] |= 1 << (bit%8);
  2054. }
  2055. }
  2056. xm_write32(hw, port, XM_MODE, mode);
  2057. xm_outhash(hw, port, XM_HSM, filter);
  2058. }
  2059. static void yukon_set_multicast(struct net_device *dev)
  2060. {
  2061. struct skge_port *skge = netdev_priv(dev);
  2062. struct skge_hw *hw = skge->hw;
  2063. int port = skge->port;
  2064. struct dev_mc_list *list = dev->mc_list;
  2065. u16 reg;
  2066. u8 filter[8];
  2067. memset(filter, 0, sizeof(filter));
  2068. reg = gma_read16(hw, port, GM_RX_CTRL);
  2069. reg |= GM_RXCR_UCF_ENA;
  2070. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2071. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2072. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2073. memset(filter, 0xff, sizeof(filter));
  2074. else if (dev->mc_count == 0) /* no multicast */
  2075. reg &= ~GM_RXCR_MCF_ENA;
  2076. else {
  2077. int i;
  2078. reg |= GM_RXCR_MCF_ENA;
  2079. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2080. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2081. filter[bit/8] |= 1 << (bit%8);
  2082. }
  2083. }
  2084. gma_write16(hw, port, GM_MC_ADDR_H1,
  2085. (u16)filter[0] | ((u16)filter[1] << 8));
  2086. gma_write16(hw, port, GM_MC_ADDR_H2,
  2087. (u16)filter[2] | ((u16)filter[3] << 8));
  2088. gma_write16(hw, port, GM_MC_ADDR_H3,
  2089. (u16)filter[4] | ((u16)filter[5] << 8));
  2090. gma_write16(hw, port, GM_MC_ADDR_H4,
  2091. (u16)filter[6] | ((u16)filter[7] << 8));
  2092. gma_write16(hw, port, GM_RX_CTRL, reg);
  2093. }
  2094. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2095. {
  2096. if (hw->chip_id == CHIP_ID_GENESIS)
  2097. return status >> XMR_FS_LEN_SHIFT;
  2098. else
  2099. return status >> GMR_FS_LEN_SHIFT;
  2100. }
  2101. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2102. {
  2103. if (hw->chip_id == CHIP_ID_GENESIS)
  2104. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2105. else
  2106. return (status & GMR_FS_ANY_ERR) ||
  2107. (status & GMR_FS_RX_OK) == 0;
  2108. }
  2109. /* Get receive buffer from descriptor.
  2110. * Handles copy of small buffers and reallocation failures
  2111. */
  2112. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2113. struct skge_element *e,
  2114. u32 control, u32 status, u16 csum)
  2115. {
  2116. struct sk_buff *skb;
  2117. u16 len = control & BMU_BBC;
  2118. if (unlikely(netif_msg_rx_status(skge)))
  2119. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2120. skge->netdev->name, e - skge->rx_ring.start,
  2121. status, len);
  2122. if (len > skge->rx_buf_size)
  2123. goto error;
  2124. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2125. goto error;
  2126. if (bad_phy_status(skge->hw, status))
  2127. goto error;
  2128. if (phy_length(skge->hw, status) != len)
  2129. goto error;
  2130. if (len < RX_COPY_THRESHOLD) {
  2131. skb = alloc_skb(len + 2, GFP_ATOMIC);
  2132. if (!skb)
  2133. goto resubmit;
  2134. skb_reserve(skb, 2);
  2135. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2136. pci_unmap_addr(e, mapaddr),
  2137. len, PCI_DMA_FROMDEVICE);
  2138. memcpy(skb->data, e->skb->data, len);
  2139. pci_dma_sync_single_for_device(skge->hw->pdev,
  2140. pci_unmap_addr(e, mapaddr),
  2141. len, PCI_DMA_FROMDEVICE);
  2142. skge_rx_reuse(e, skge->rx_buf_size);
  2143. } else {
  2144. struct sk_buff *nskb;
  2145. nskb = alloc_skb(skge->rx_buf_size + NET_IP_ALIGN, GFP_ATOMIC);
  2146. if (!nskb)
  2147. goto resubmit;
  2148. skb_reserve(nskb, NET_IP_ALIGN);
  2149. pci_unmap_single(skge->hw->pdev,
  2150. pci_unmap_addr(e, mapaddr),
  2151. pci_unmap_len(e, maplen),
  2152. PCI_DMA_FROMDEVICE);
  2153. skb = e->skb;
  2154. prefetch(skb->data);
  2155. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2156. }
  2157. skb_put(skb, len);
  2158. skb->dev = skge->netdev;
  2159. if (skge->rx_csum) {
  2160. skb->csum = csum;
  2161. skb->ip_summed = CHECKSUM_HW;
  2162. }
  2163. skb->protocol = eth_type_trans(skb, skge->netdev);
  2164. return skb;
  2165. error:
  2166. if (netif_msg_rx_err(skge))
  2167. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2168. skge->netdev->name, e - skge->rx_ring.start,
  2169. control, status);
  2170. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2171. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2172. skge->net_stats.rx_length_errors++;
  2173. if (status & XMR_FS_FRA_ERR)
  2174. skge->net_stats.rx_frame_errors++;
  2175. if (status & XMR_FS_FCS_ERR)
  2176. skge->net_stats.rx_crc_errors++;
  2177. } else {
  2178. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2179. skge->net_stats.rx_length_errors++;
  2180. if (status & GMR_FS_FRAGMENT)
  2181. skge->net_stats.rx_frame_errors++;
  2182. if (status & GMR_FS_CRC_ERR)
  2183. skge->net_stats.rx_crc_errors++;
  2184. }
  2185. resubmit:
  2186. skge_rx_reuse(e, skge->rx_buf_size);
  2187. return NULL;
  2188. }
  2189. static void skge_tx_done(struct skge_port *skge)
  2190. {
  2191. struct skge_ring *ring = &skge->tx_ring;
  2192. struct skge_element *e;
  2193. spin_lock(&skge->tx_lock);
  2194. for (e = ring->to_clean; prefetch(e->next), e != ring->to_use; e = e->next) {
  2195. struct skge_tx_desc *td = e->desc;
  2196. u32 control;
  2197. rmb();
  2198. control = td->control;
  2199. if (control & BMU_OWN)
  2200. break;
  2201. if (unlikely(netif_msg_tx_done(skge)))
  2202. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2203. skge->netdev->name, e - ring->start, td->status);
  2204. skge_tx_free(skge->hw, e);
  2205. e->skb = NULL;
  2206. ++skge->tx_avail;
  2207. }
  2208. ring->to_clean = e;
  2209. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2210. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2211. netif_wake_queue(skge->netdev);
  2212. spin_unlock(&skge->tx_lock);
  2213. }
  2214. static int skge_poll(struct net_device *dev, int *budget)
  2215. {
  2216. struct skge_port *skge = netdev_priv(dev);
  2217. struct skge_hw *hw = skge->hw;
  2218. struct skge_ring *ring = &skge->rx_ring;
  2219. struct skge_element *e;
  2220. int to_do = min(dev->quota, *budget);
  2221. int work_done = 0;
  2222. skge_tx_done(skge);
  2223. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2224. struct skge_rx_desc *rd = e->desc;
  2225. struct sk_buff *skb;
  2226. u32 control;
  2227. rmb();
  2228. control = rd->control;
  2229. if (control & BMU_OWN)
  2230. break;
  2231. skb = skge_rx_get(skge, e, control, rd->status,
  2232. le16_to_cpu(rd->csum2));
  2233. if (likely(skb)) {
  2234. dev->last_rx = jiffies;
  2235. netif_receive_skb(skb);
  2236. ++work_done;
  2237. } else
  2238. skge_rx_reuse(e, skge->rx_buf_size);
  2239. }
  2240. ring->to_clean = e;
  2241. /* restart receiver */
  2242. wmb();
  2243. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2244. *budget -= work_done;
  2245. dev->quota -= work_done;
  2246. if (work_done >= to_do)
  2247. return 1; /* not done */
  2248. netif_rx_complete(dev);
  2249. mmiowb();
  2250. hw->intr_mask |= skge->port == 0 ? (IS_R1_F|IS_XA1_F) : (IS_R2_F|IS_XA2_F);
  2251. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2252. return 0;
  2253. }
  2254. /* Parity errors seem to happen when Genesis is connected to a switch
  2255. * with no other ports present. Heartbeat error??
  2256. */
  2257. static void skge_mac_parity(struct skge_hw *hw, int port)
  2258. {
  2259. struct net_device *dev = hw->dev[port];
  2260. if (dev) {
  2261. struct skge_port *skge = netdev_priv(dev);
  2262. ++skge->net_stats.tx_heartbeat_errors;
  2263. }
  2264. if (hw->chip_id == CHIP_ID_GENESIS)
  2265. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2266. MFF_CLR_PERR);
  2267. else
  2268. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2269. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2270. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2271. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2272. }
  2273. static void skge_mac_intr(struct skge_hw *hw, int port)
  2274. {
  2275. if (hw->chip_id == CHIP_ID_GENESIS)
  2276. genesis_mac_intr(hw, port);
  2277. else
  2278. yukon_mac_intr(hw, port);
  2279. }
  2280. /* Handle device specific framing and timeout interrupts */
  2281. static void skge_error_irq(struct skge_hw *hw)
  2282. {
  2283. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2284. if (hw->chip_id == CHIP_ID_GENESIS) {
  2285. /* clear xmac errors */
  2286. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2287. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2288. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2289. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2290. } else {
  2291. /* Timestamp (unused) overflow */
  2292. if (hwstatus & IS_IRQ_TIST_OV)
  2293. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2294. }
  2295. if (hwstatus & IS_RAM_RD_PAR) {
  2296. printk(KERN_ERR PFX "Ram read data parity error\n");
  2297. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2298. }
  2299. if (hwstatus & IS_RAM_WR_PAR) {
  2300. printk(KERN_ERR PFX "Ram write data parity error\n");
  2301. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2302. }
  2303. if (hwstatus & IS_M1_PAR_ERR)
  2304. skge_mac_parity(hw, 0);
  2305. if (hwstatus & IS_M2_PAR_ERR)
  2306. skge_mac_parity(hw, 1);
  2307. if (hwstatus & IS_R1_PAR_ERR) {
  2308. printk(KERN_ERR PFX "%s: receive queue parity error\n",
  2309. hw->dev[0]->name);
  2310. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2311. }
  2312. if (hwstatus & IS_R2_PAR_ERR) {
  2313. printk(KERN_ERR PFX "%s: receive queue parity error\n",
  2314. hw->dev[1]->name);
  2315. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2316. }
  2317. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2318. u16 pci_status, pci_cmd;
  2319. pci_read_config_word(hw->pdev, PCI_COMMAND, &pci_cmd);
  2320. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2321. printk(KERN_ERR PFX "%s: PCI error cmd=%#x status=%#x\n",
  2322. pci_name(hw->pdev), pci_cmd, pci_status);
  2323. /* Write the error bits back to clear them. */
  2324. pci_status &= PCI_STATUS_ERROR_BITS;
  2325. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2326. pci_write_config_word(hw->pdev, PCI_COMMAND,
  2327. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2328. pci_write_config_word(hw->pdev, PCI_STATUS, pci_status);
  2329. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2330. /* if error still set then just ignore it */
  2331. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2332. if (hwstatus & IS_IRQ_STAT) {
  2333. printk(KERN_INFO PFX "unable to clear error (so ignoring them)\n");
  2334. hw->intr_mask &= ~IS_HW_ERR;
  2335. }
  2336. }
  2337. }
  2338. /*
  2339. * Interrupt from PHY are handled in tasklet (soft irq)
  2340. * because accessing phy registers requires spin wait which might
  2341. * cause excess interrupt latency.
  2342. */
  2343. static void skge_extirq(unsigned long data)
  2344. {
  2345. struct skge_hw *hw = (struct skge_hw *) data;
  2346. int port;
  2347. spin_lock(&hw->phy_lock);
  2348. for (port = 0; port < hw->ports; port++) {
  2349. struct net_device *dev = hw->dev[port];
  2350. struct skge_port *skge = netdev_priv(dev);
  2351. if (netif_running(dev)) {
  2352. if (hw->chip_id != CHIP_ID_GENESIS)
  2353. yukon_phy_intr(skge);
  2354. else
  2355. bcom_phy_intr(skge);
  2356. }
  2357. }
  2358. spin_unlock(&hw->phy_lock);
  2359. hw->intr_mask |= IS_EXT_REG;
  2360. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2361. }
  2362. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2363. {
  2364. struct skge_hw *hw = dev_id;
  2365. u32 status;
  2366. /* Reading this register masks IRQ */
  2367. status = skge_read32(hw, B0_SP_ISRC);
  2368. if (status == 0)
  2369. return IRQ_NONE;
  2370. if (status & IS_EXT_REG) {
  2371. hw->intr_mask &= ~IS_EXT_REG;
  2372. tasklet_schedule(&hw->ext_tasklet);
  2373. }
  2374. if (status & (IS_R1_F|IS_XA1_F)) {
  2375. skge_write8(hw, Q_ADDR(Q_R1, Q_CSR), CSR_IRQ_CL_F);
  2376. hw->intr_mask &= ~(IS_R1_F|IS_XA1_F);
  2377. netif_rx_schedule(hw->dev[0]);
  2378. }
  2379. if (status & (IS_R2_F|IS_XA2_F)) {
  2380. skge_write8(hw, Q_ADDR(Q_R2, Q_CSR), CSR_IRQ_CL_F);
  2381. hw->intr_mask &= ~(IS_R2_F|IS_XA2_F);
  2382. netif_rx_schedule(hw->dev[1]);
  2383. }
  2384. if (likely((status & hw->intr_mask) == 0))
  2385. return IRQ_HANDLED;
  2386. if (status & IS_PA_TO_RX1) {
  2387. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2388. ++skge->net_stats.rx_over_errors;
  2389. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2390. }
  2391. if (status & IS_PA_TO_RX2) {
  2392. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2393. ++skge->net_stats.rx_over_errors;
  2394. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2395. }
  2396. if (status & IS_PA_TO_TX1)
  2397. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2398. if (status & IS_PA_TO_TX2)
  2399. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2400. if (status & IS_MAC1)
  2401. skge_mac_intr(hw, 0);
  2402. if (status & IS_MAC2)
  2403. skge_mac_intr(hw, 1);
  2404. if (status & IS_HW_ERR)
  2405. skge_error_irq(hw);
  2406. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2407. return IRQ_HANDLED;
  2408. }
  2409. #ifdef CONFIG_NET_POLL_CONTROLLER
  2410. static void skge_netpoll(struct net_device *dev)
  2411. {
  2412. struct skge_port *skge = netdev_priv(dev);
  2413. disable_irq(dev->irq);
  2414. skge_intr(dev->irq, skge->hw, NULL);
  2415. enable_irq(dev->irq);
  2416. }
  2417. #endif
  2418. static int skge_set_mac_address(struct net_device *dev, void *p)
  2419. {
  2420. struct skge_port *skge = netdev_priv(dev);
  2421. struct skge_hw *hw = skge->hw;
  2422. unsigned port = skge->port;
  2423. const struct sockaddr *addr = p;
  2424. if (!is_valid_ether_addr(addr->sa_data))
  2425. return -EADDRNOTAVAIL;
  2426. spin_lock_bh(&hw->phy_lock);
  2427. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2428. memcpy_toio(hw->regs + B2_MAC_1 + port*8,
  2429. dev->dev_addr, ETH_ALEN);
  2430. memcpy_toio(hw->regs + B2_MAC_2 + port*8,
  2431. dev->dev_addr, ETH_ALEN);
  2432. if (hw->chip_id == CHIP_ID_GENESIS)
  2433. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2434. else {
  2435. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2436. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2437. }
  2438. spin_unlock_bh(&hw->phy_lock);
  2439. return 0;
  2440. }
  2441. static const struct {
  2442. u8 id;
  2443. const char *name;
  2444. } skge_chips[] = {
  2445. { CHIP_ID_GENESIS, "Genesis" },
  2446. { CHIP_ID_YUKON, "Yukon" },
  2447. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2448. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2449. };
  2450. static const char *skge_board_name(const struct skge_hw *hw)
  2451. {
  2452. int i;
  2453. static char buf[16];
  2454. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2455. if (skge_chips[i].id == hw->chip_id)
  2456. return skge_chips[i].name;
  2457. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2458. return buf;
  2459. }
  2460. /*
  2461. * Setup the board data structure, but don't bring up
  2462. * the port(s)
  2463. */
  2464. static int skge_reset(struct skge_hw *hw)
  2465. {
  2466. u32 reg;
  2467. u16 ctst, pci_status;
  2468. u8 t8, mac_cfg, pmd_type, phy_type;
  2469. int i;
  2470. ctst = skge_read16(hw, B0_CTST);
  2471. /* do a SW reset */
  2472. skge_write8(hw, B0_CTST, CS_RST_SET);
  2473. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2474. /* clear PCI errors, if any */
  2475. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2476. skge_write8(hw, B2_TST_CTRL2, 0);
  2477. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2478. pci_write_config_word(hw->pdev, PCI_STATUS,
  2479. pci_status | PCI_STATUS_ERROR_BITS);
  2480. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2481. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2482. /* restore CLK_RUN bits (for Yukon-Lite) */
  2483. skge_write16(hw, B0_CTST,
  2484. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2485. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2486. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2487. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2488. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2489. switch (hw->chip_id) {
  2490. case CHIP_ID_GENESIS:
  2491. switch (phy_type) {
  2492. case SK_PHY_BCOM:
  2493. hw->phy_addr = PHY_ADDR_BCOM;
  2494. break;
  2495. default:
  2496. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2497. pci_name(hw->pdev), phy_type);
  2498. return -EOPNOTSUPP;
  2499. }
  2500. break;
  2501. case CHIP_ID_YUKON:
  2502. case CHIP_ID_YUKON_LITE:
  2503. case CHIP_ID_YUKON_LP:
  2504. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2505. hw->copper = 1;
  2506. hw->phy_addr = PHY_ADDR_MARV;
  2507. break;
  2508. default:
  2509. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2510. pci_name(hw->pdev), hw->chip_id);
  2511. return -EOPNOTSUPP;
  2512. }
  2513. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2514. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2515. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2516. /* read the adapters RAM size */
  2517. t8 = skge_read8(hw, B2_E_0);
  2518. if (hw->chip_id == CHIP_ID_GENESIS) {
  2519. if (t8 == 3) {
  2520. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2521. hw->ram_size = 0x100000;
  2522. hw->ram_offset = 0x80000;
  2523. } else
  2524. hw->ram_size = t8 * 512;
  2525. }
  2526. else if (t8 == 0)
  2527. hw->ram_size = 0x20000;
  2528. else
  2529. hw->ram_size = t8 * 4096;
  2530. hw->intr_mask = IS_HW_ERR | IS_EXT_REG | IS_PORT_1;
  2531. if (hw->ports > 1)
  2532. hw->intr_mask |= IS_PORT_2;
  2533. if (hw->chip_id == CHIP_ID_GENESIS)
  2534. genesis_init(hw);
  2535. else {
  2536. /* switch power to VCC (WA for VAUX problem) */
  2537. skge_write8(hw, B0_POWER_CTRL,
  2538. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2539. /* avoid boards with stuck Hardware error bits */
  2540. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2541. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2542. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2543. hw->intr_mask &= ~IS_HW_ERR;
  2544. }
  2545. /* Clear PHY COMA */
  2546. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2547. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2548. reg &= ~PCI_PHY_COMA;
  2549. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2550. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2551. for (i = 0; i < hw->ports; i++) {
  2552. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2553. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2554. }
  2555. }
  2556. /* turn off hardware timer (unused) */
  2557. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2558. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2559. skge_write8(hw, B0_LED, LED_STAT_ON);
  2560. /* enable the Tx Arbiters */
  2561. for (i = 0; i < hw->ports; i++)
  2562. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2563. /* Initialize ram interface */
  2564. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2565. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2566. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2567. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2568. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2569. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2570. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2571. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2572. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2573. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2574. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2575. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2576. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2577. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2578. /* Set interrupt moderation for Transmit only
  2579. * Receive interrupts avoided by NAPI
  2580. */
  2581. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2582. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2583. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2584. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2585. spin_lock_bh(&hw->phy_lock);
  2586. for (i = 0; i < hw->ports; i++) {
  2587. if (hw->chip_id == CHIP_ID_GENESIS)
  2588. genesis_reset(hw, i);
  2589. else
  2590. yukon_reset(hw, i);
  2591. }
  2592. spin_unlock_bh(&hw->phy_lock);
  2593. return 0;
  2594. }
  2595. /* Initialize network device */
  2596. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2597. int highmem)
  2598. {
  2599. struct skge_port *skge;
  2600. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2601. if (!dev) {
  2602. printk(KERN_ERR "skge etherdev alloc failed");
  2603. return NULL;
  2604. }
  2605. SET_MODULE_OWNER(dev);
  2606. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2607. dev->open = skge_up;
  2608. dev->stop = skge_down;
  2609. dev->do_ioctl = skge_ioctl;
  2610. dev->hard_start_xmit = skge_xmit_frame;
  2611. dev->get_stats = skge_get_stats;
  2612. if (hw->chip_id == CHIP_ID_GENESIS)
  2613. dev->set_multicast_list = genesis_set_multicast;
  2614. else
  2615. dev->set_multicast_list = yukon_set_multicast;
  2616. dev->set_mac_address = skge_set_mac_address;
  2617. dev->change_mtu = skge_change_mtu;
  2618. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2619. dev->tx_timeout = skge_tx_timeout;
  2620. dev->watchdog_timeo = TX_WATCHDOG;
  2621. dev->poll = skge_poll;
  2622. dev->weight = NAPI_WEIGHT;
  2623. #ifdef CONFIG_NET_POLL_CONTROLLER
  2624. dev->poll_controller = skge_netpoll;
  2625. #endif
  2626. dev->irq = hw->pdev->irq;
  2627. dev->features = NETIF_F_LLTX;
  2628. if (highmem)
  2629. dev->features |= NETIF_F_HIGHDMA;
  2630. skge = netdev_priv(dev);
  2631. skge->netdev = dev;
  2632. skge->hw = hw;
  2633. skge->msg_enable = netif_msg_init(debug, default_msg);
  2634. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2635. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2636. /* Auto speed and flow control */
  2637. skge->autoneg = AUTONEG_ENABLE;
  2638. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2639. skge->duplex = -1;
  2640. skge->speed = -1;
  2641. skge->advertising = skge_supported_modes(hw);
  2642. hw->dev[port] = dev;
  2643. skge->port = port;
  2644. spin_lock_init(&skge->tx_lock);
  2645. if (hw->chip_id != CHIP_ID_GENESIS) {
  2646. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2647. skge->rx_csum = 1;
  2648. }
  2649. /* read the mac address */
  2650. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2651. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2652. /* device is off until link detection */
  2653. netif_carrier_off(dev);
  2654. netif_stop_queue(dev);
  2655. return dev;
  2656. }
  2657. static void __devinit skge_show_addr(struct net_device *dev)
  2658. {
  2659. const struct skge_port *skge = netdev_priv(dev);
  2660. if (netif_msg_probe(skge))
  2661. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2662. dev->name,
  2663. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2664. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2665. }
  2666. static int __devinit skge_probe(struct pci_dev *pdev,
  2667. const struct pci_device_id *ent)
  2668. {
  2669. struct net_device *dev, *dev1;
  2670. struct skge_hw *hw;
  2671. int err, using_dac = 0;
  2672. err = pci_enable_device(pdev);
  2673. if (err) {
  2674. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2675. pci_name(pdev));
  2676. goto err_out;
  2677. }
  2678. err = pci_request_regions(pdev, DRV_NAME);
  2679. if (err) {
  2680. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2681. pci_name(pdev));
  2682. goto err_out_disable_pdev;
  2683. }
  2684. pci_set_master(pdev);
  2685. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2686. using_dac = 1;
  2687. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2688. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2689. using_dac = 0;
  2690. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2691. }
  2692. if (err) {
  2693. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2694. pci_name(pdev));
  2695. goto err_out_free_regions;
  2696. }
  2697. #ifdef __BIG_ENDIAN
  2698. /* byte swap descriptors in hardware */
  2699. {
  2700. u32 reg;
  2701. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2702. reg |= PCI_REV_DESC;
  2703. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2704. }
  2705. #endif
  2706. err = -ENOMEM;
  2707. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2708. if (!hw) {
  2709. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2710. pci_name(pdev));
  2711. goto err_out_free_regions;
  2712. }
  2713. hw->pdev = pdev;
  2714. spin_lock_init(&hw->phy_lock);
  2715. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2716. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2717. if (!hw->regs) {
  2718. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2719. pci_name(pdev));
  2720. goto err_out_free_hw;
  2721. }
  2722. err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw);
  2723. if (err) {
  2724. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2725. pci_name(pdev), pdev->irq);
  2726. goto err_out_iounmap;
  2727. }
  2728. pci_set_drvdata(pdev, hw);
  2729. err = skge_reset(hw);
  2730. if (err)
  2731. goto err_out_free_irq;
  2732. printk(KERN_INFO PFX DRV_VERSION " addr 0x%lx irq %d chip %s rev %d\n",
  2733. pci_resource_start(pdev, 0), pdev->irq,
  2734. skge_board_name(hw), hw->chip_rev);
  2735. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2736. goto err_out_led_off;
  2737. err = register_netdev(dev);
  2738. if (err) {
  2739. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2740. pci_name(pdev));
  2741. goto err_out_free_netdev;
  2742. }
  2743. skge_show_addr(dev);
  2744. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2745. if (register_netdev(dev1) == 0)
  2746. skge_show_addr(dev1);
  2747. else {
  2748. /* Failure to register second port need not be fatal */
  2749. printk(KERN_WARNING PFX "register of second port failed\n");
  2750. hw->dev[1] = NULL;
  2751. free_netdev(dev1);
  2752. }
  2753. }
  2754. return 0;
  2755. err_out_free_netdev:
  2756. free_netdev(dev);
  2757. err_out_led_off:
  2758. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2759. err_out_free_irq:
  2760. free_irq(pdev->irq, hw);
  2761. err_out_iounmap:
  2762. iounmap(hw->regs);
  2763. err_out_free_hw:
  2764. kfree(hw);
  2765. err_out_free_regions:
  2766. pci_release_regions(pdev);
  2767. err_out_disable_pdev:
  2768. pci_disable_device(pdev);
  2769. pci_set_drvdata(pdev, NULL);
  2770. err_out:
  2771. return err;
  2772. }
  2773. static void __devexit skge_remove(struct pci_dev *pdev)
  2774. {
  2775. struct skge_hw *hw = pci_get_drvdata(pdev);
  2776. struct net_device *dev0, *dev1;
  2777. if (!hw)
  2778. return;
  2779. if ((dev1 = hw->dev[1]))
  2780. unregister_netdev(dev1);
  2781. dev0 = hw->dev[0];
  2782. unregister_netdev(dev0);
  2783. skge_write32(hw, B0_IMSK, 0);
  2784. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2785. skge_write8(hw, B0_CTST, CS_RST_SET);
  2786. tasklet_kill(&hw->ext_tasklet);
  2787. free_irq(pdev->irq, hw);
  2788. pci_release_regions(pdev);
  2789. pci_disable_device(pdev);
  2790. if (dev1)
  2791. free_netdev(dev1);
  2792. free_netdev(dev0);
  2793. iounmap(hw->regs);
  2794. kfree(hw);
  2795. pci_set_drvdata(pdev, NULL);
  2796. }
  2797. #ifdef CONFIG_PM
  2798. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2799. {
  2800. struct skge_hw *hw = pci_get_drvdata(pdev);
  2801. int i, wol = 0;
  2802. for (i = 0; i < 2; i++) {
  2803. struct net_device *dev = hw->dev[i];
  2804. if (dev) {
  2805. struct skge_port *skge = netdev_priv(dev);
  2806. if (netif_running(dev)) {
  2807. netif_carrier_off(dev);
  2808. if (skge->wol)
  2809. netif_stop_queue(dev);
  2810. else
  2811. skge_down(dev);
  2812. }
  2813. netif_device_detach(dev);
  2814. wol |= skge->wol;
  2815. }
  2816. }
  2817. pci_save_state(pdev);
  2818. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2819. pci_disable_device(pdev);
  2820. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2821. return 0;
  2822. }
  2823. static int skge_resume(struct pci_dev *pdev)
  2824. {
  2825. struct skge_hw *hw = pci_get_drvdata(pdev);
  2826. int i;
  2827. pci_set_power_state(pdev, PCI_D0);
  2828. pci_restore_state(pdev);
  2829. pci_enable_wake(pdev, PCI_D0, 0);
  2830. skge_reset(hw);
  2831. for (i = 0; i < 2; i++) {
  2832. struct net_device *dev = hw->dev[i];
  2833. if (dev) {
  2834. netif_device_attach(dev);
  2835. if (netif_running(dev) && skge_up(dev))
  2836. dev_close(dev);
  2837. }
  2838. }
  2839. return 0;
  2840. }
  2841. #endif
  2842. static struct pci_driver skge_driver = {
  2843. .name = DRV_NAME,
  2844. .id_table = skge_id_table,
  2845. .probe = skge_probe,
  2846. .remove = __devexit_p(skge_remove),
  2847. #ifdef CONFIG_PM
  2848. .suspend = skge_suspend,
  2849. .resume = skge_resume,
  2850. #endif
  2851. };
  2852. static int __init skge_init_module(void)
  2853. {
  2854. return pci_module_init(&skge_driver);
  2855. }
  2856. static void __exit skge_cleanup_module(void)
  2857. {
  2858. pci_unregister_driver(&skge_driver);
  2859. }
  2860. module_init(skge_init_module);
  2861. module_exit(skge_cleanup_module);