exynos_dp_reg.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184
  1. /*
  2. * Samsung DP (Display port) register interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <video/exynos_dp.h>
  16. #include <plat/cpu.h>
  17. #include "exynos_dp_core.h"
  18. #include "exynos_dp_reg.h"
  19. #define COMMON_INT_MASK_1 (0)
  20. #define COMMON_INT_MASK_2 (0)
  21. #define COMMON_INT_MASK_3 (0)
  22. #define COMMON_INT_MASK_4 (0)
  23. #define INT_STA_MASK (0)
  24. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable)
  25. {
  26. u32 reg;
  27. if (enable) {
  28. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  29. reg |= HDCP_VIDEO_MUTE;
  30. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  31. } else {
  32. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  33. reg &= ~HDCP_VIDEO_MUTE;
  34. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  35. }
  36. }
  37. void exynos_dp_stop_video(struct exynos_dp_device *dp)
  38. {
  39. u32 reg;
  40. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  41. reg &= ~VIDEO_EN;
  42. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  43. }
  44. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable)
  45. {
  46. u32 reg;
  47. if (enable)
  48. reg = LANE3_MAP_LOGIC_LANE_0 | LANE2_MAP_LOGIC_LANE_1 |
  49. LANE1_MAP_LOGIC_LANE_2 | LANE0_MAP_LOGIC_LANE_3;
  50. else
  51. reg = LANE3_MAP_LOGIC_LANE_3 | LANE2_MAP_LOGIC_LANE_2 |
  52. LANE1_MAP_LOGIC_LANE_1 | LANE0_MAP_LOGIC_LANE_0;
  53. writel(reg, dp->reg_base + EXYNOS_DP_LANE_MAP);
  54. }
  55. void exynos_dp_init_interrupt(struct exynos_dp_device *dp)
  56. {
  57. /* Set interrupt pin assertion polarity as high */
  58. writel(INT_POL, dp->reg_base + EXYNOS_DP_INT_CTL);
  59. /* Clear pending regisers */
  60. writel(0xff, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  61. writel(0x4f, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_2);
  62. writel(0xe0, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_3);
  63. writel(0xe7, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  64. writel(0x63, dp->reg_base + EXYNOS_DP_INT_STA);
  65. /* 0:mask,1: unmask */
  66. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  67. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  68. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  69. writel(0x00, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  70. writel(0x00, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  71. }
  72. void exynos_dp_reset(struct exynos_dp_device *dp)
  73. {
  74. u32 reg;
  75. writel(RESET_DP_TX, dp->reg_base + EXYNOS_DP_TX_SW_RESET);
  76. exynos_dp_stop_video(dp);
  77. exynos_dp_enable_video_mute(dp, 0);
  78. reg = MASTER_VID_FUNC_EN_N | SLAVE_VID_FUNC_EN_N |
  79. AUD_FIFO_FUNC_EN_N | AUD_FUNC_EN_N |
  80. HDCP_FUNC_EN_N | SW_FUNC_EN_N;
  81. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  82. reg = SSC_FUNC_EN_N | AUX_FUNC_EN_N |
  83. SERDES_FIFO_FUNC_EN_N |
  84. LS_CLK_DOMAIN_FUNC_EN_N;
  85. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  86. udelay(20);
  87. exynos_dp_lane_swap(dp, 0);
  88. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  89. writel(0x40, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  90. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  91. writel(0x0, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  92. writel(0x0, dp->reg_base + EXYNOS_DP_PKT_SEND_CTL);
  93. writel(0x0, dp->reg_base + EXYNOS_DP_HDCP_CTL);
  94. writel(0x5e, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_L);
  95. writel(0x1a, dp->reg_base + EXYNOS_DP_HPD_DEGLITCH_H);
  96. writel(0x10, dp->reg_base + EXYNOS_DP_LINK_DEBUG_CTL);
  97. writel(0x0, dp->reg_base + EXYNOS_DP_PHY_TEST);
  98. writel(0x0, dp->reg_base + EXYNOS_DP_VIDEO_FIFO_THRD);
  99. writel(0x20, dp->reg_base + EXYNOS_DP_AUDIO_MARGIN);
  100. writel(0x4, dp->reg_base + EXYNOS_DP_M_VID_GEN_FILTER_TH);
  101. writel(0x2, dp->reg_base + EXYNOS_DP_M_AUD_GEN_FILTER_TH);
  102. writel(0x00000101, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  103. exynos_dp_init_interrupt(dp);
  104. }
  105. void exynos_dp_config_interrupt(struct exynos_dp_device *dp)
  106. {
  107. u32 reg;
  108. /* 0: mask, 1: unmask */
  109. reg = COMMON_INT_MASK_1;
  110. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_1);
  111. reg = COMMON_INT_MASK_2;
  112. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_2);
  113. reg = COMMON_INT_MASK_3;
  114. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_3);
  115. reg = COMMON_INT_MASK_4;
  116. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_MASK_4);
  117. reg = INT_STA_MASK;
  118. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA_MASK);
  119. }
  120. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp)
  121. {
  122. u32 reg;
  123. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  124. if (reg & PLL_LOCK)
  125. return PLL_LOCKED;
  126. else
  127. return PLL_UNLOCKED;
  128. }
  129. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable)
  130. {
  131. u32 reg;
  132. if (enable) {
  133. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  134. reg |= DP_PLL_PD;
  135. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  136. } else {
  137. reg = readl(dp->reg_base + EXYNOS_DP_PLL_CTL);
  138. reg &= ~DP_PLL_PD;
  139. writel(reg, dp->reg_base + EXYNOS_DP_PLL_CTL);
  140. }
  141. }
  142. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  143. enum analog_power_block block,
  144. bool enable)
  145. {
  146. u32 reg;
  147. switch (block) {
  148. case AUX_BLOCK:
  149. if (enable) {
  150. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  151. reg |= AUX_PD;
  152. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  153. } else {
  154. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  155. reg &= ~AUX_PD;
  156. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  157. }
  158. break;
  159. case CH0_BLOCK:
  160. if (enable) {
  161. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  162. reg |= CH0_PD;
  163. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  164. } else {
  165. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  166. reg &= ~CH0_PD;
  167. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  168. }
  169. break;
  170. case CH1_BLOCK:
  171. if (enable) {
  172. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  173. reg |= CH1_PD;
  174. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  175. } else {
  176. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  177. reg &= ~CH1_PD;
  178. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  179. }
  180. break;
  181. case CH2_BLOCK:
  182. if (enable) {
  183. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  184. reg |= CH2_PD;
  185. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  186. } else {
  187. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  188. reg &= ~CH2_PD;
  189. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  190. }
  191. break;
  192. case CH3_BLOCK:
  193. if (enable) {
  194. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  195. reg |= CH3_PD;
  196. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  197. } else {
  198. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  199. reg &= ~CH3_PD;
  200. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  201. }
  202. break;
  203. case ANALOG_TOTAL:
  204. if (enable) {
  205. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  206. reg |= DP_PHY_PD;
  207. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  208. } else {
  209. reg = readl(dp->reg_base + EXYNOS_DP_PHY_PD);
  210. reg &= ~DP_PHY_PD;
  211. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  212. }
  213. break;
  214. case POWER_ALL:
  215. if (enable) {
  216. reg = DP_PHY_PD | AUX_PD | CH3_PD | CH2_PD |
  217. CH1_PD | CH0_PD;
  218. writel(reg, dp->reg_base + EXYNOS_DP_PHY_PD);
  219. } else {
  220. writel(0x00, dp->reg_base + EXYNOS_DP_PHY_PD);
  221. }
  222. break;
  223. default:
  224. break;
  225. }
  226. }
  227. void exynos_dp_init_analog_func(struct exynos_dp_device *dp)
  228. {
  229. u32 reg;
  230. int timeout_loop = 0;
  231. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  232. reg = PLL_LOCK_CHG;
  233. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  234. reg = readl(dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  235. reg &= ~(F_PLL_LOCK | PLL_LOCK_CTRL);
  236. writel(reg, dp->reg_base + EXYNOS_DP_DEBUG_CTL);
  237. /* Power up PLL */
  238. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  239. exynos_dp_set_pll_power_down(dp, 0);
  240. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  241. timeout_loop++;
  242. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  243. dev_err(dp->dev, "failed to get pll lock status\n");
  244. return;
  245. }
  246. usleep_range(10, 20);
  247. }
  248. }
  249. /* Enable Serdes FIFO function and Link symbol clock domain module */
  250. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  251. reg &= ~(SERDES_FIFO_FUNC_EN_N | LS_CLK_DOMAIN_FUNC_EN_N
  252. | AUX_FUNC_EN_N);
  253. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  254. }
  255. void exynos_dp_init_hpd(struct exynos_dp_device *dp)
  256. {
  257. u32 reg;
  258. reg = HOTPLUG_CHG | HPD_LOST | PLUG;
  259. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_4);
  260. reg = INT_HPD;
  261. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  262. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  263. reg &= ~(F_HPD | HPD_CTRL);
  264. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  265. }
  266. void exynos_dp_reset_aux(struct exynos_dp_device *dp)
  267. {
  268. u32 reg;
  269. /* Disable AUX channel module */
  270. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  271. reg |= AUX_FUNC_EN_N;
  272. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  273. }
  274. void exynos_dp_init_aux(struct exynos_dp_device *dp)
  275. {
  276. u32 reg;
  277. /* Clear inerrupts related to AUX channel */
  278. reg = RPLY_RECEIV | AUX_ERR;
  279. writel(reg, dp->reg_base + EXYNOS_DP_INT_STA);
  280. exynos_dp_reset_aux(dp);
  281. /* Disable AUX transaction H/W retry */
  282. reg = AUX_BIT_PERIOD_EXPECTED_DELAY(3) | AUX_HW_RETRY_COUNT_SEL(0)|
  283. AUX_HW_RETRY_INTERVAL_600_MICROSECONDS;
  284. writel(reg, dp->reg_base + EXYNOS_DP_AUX_HW_RETRY_CTL) ;
  285. /* Receive AUX Channel DEFER commands equal to DEFFER_COUNT*64 */
  286. reg = DEFER_CTRL_EN | DEFER_COUNT(1);
  287. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_DEFER_CTL);
  288. /* Enable AUX channel module */
  289. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  290. reg &= ~AUX_FUNC_EN_N;
  291. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_2);
  292. }
  293. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp)
  294. {
  295. u32 reg;
  296. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  297. if (reg & HPD_STATUS)
  298. return 0;
  299. return -EINVAL;
  300. }
  301. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp)
  302. {
  303. u32 reg;
  304. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  305. reg &= ~SW_FUNC_EN_N;
  306. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  307. }
  308. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp)
  309. {
  310. int reg;
  311. int retval = 0;
  312. /* Enable AUX CH operation */
  313. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  314. reg |= AUX_EN;
  315. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  316. /* Is AUX CH command reply received? */
  317. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  318. while (!(reg & RPLY_RECEIV))
  319. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  320. /* Clear interrupt source for AUX CH command reply */
  321. writel(RPLY_RECEIV, dp->reg_base + EXYNOS_DP_INT_STA);
  322. /* Clear interrupt source for AUX CH access error */
  323. reg = readl(dp->reg_base + EXYNOS_DP_INT_STA);
  324. if (reg & AUX_ERR) {
  325. writel(AUX_ERR, dp->reg_base + EXYNOS_DP_INT_STA);
  326. return -EREMOTEIO;
  327. }
  328. /* Check AUX CH error access status */
  329. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_STA);
  330. if ((reg & AUX_STATUS_MASK) != 0) {
  331. dev_err(dp->dev, "AUX CH error happens: %d\n\n",
  332. reg & AUX_STATUS_MASK);
  333. return -EREMOTEIO;
  334. }
  335. return retval;
  336. }
  337. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  338. unsigned int reg_addr,
  339. unsigned char data)
  340. {
  341. u32 reg;
  342. int i;
  343. int retval;
  344. for (i = 0; i < 3; i++) {
  345. /* Clear AUX CH data buffer */
  346. reg = BUF_CLR;
  347. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  348. /* Select DPCD device address */
  349. reg = AUX_ADDR_7_0(reg_addr);
  350. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  351. reg = AUX_ADDR_15_8(reg_addr);
  352. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  353. reg = AUX_ADDR_19_16(reg_addr);
  354. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  355. /* Write data buffer */
  356. reg = (unsigned int)data;
  357. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  358. /*
  359. * Set DisplayPort transaction and write 1 byte
  360. * If bit 3 is 1, DisplayPort transaction.
  361. * If Bit 3 is 0, I2C transaction.
  362. */
  363. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  364. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  365. /* Start AUX transaction */
  366. retval = exynos_dp_start_aux_transaction(dp);
  367. if (retval == 0)
  368. break;
  369. else
  370. dev_err(dp->dev, "Aux Transaction fail!\n");
  371. }
  372. return retval;
  373. }
  374. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  375. unsigned int reg_addr,
  376. unsigned char *data)
  377. {
  378. u32 reg;
  379. int i;
  380. int retval;
  381. for (i = 0; i < 10; i++) {
  382. /* Clear AUX CH data buffer */
  383. reg = BUF_CLR;
  384. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  385. /* Select DPCD device address */
  386. reg = AUX_ADDR_7_0(reg_addr);
  387. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  388. reg = AUX_ADDR_15_8(reg_addr);
  389. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  390. reg = AUX_ADDR_19_16(reg_addr);
  391. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  392. /*
  393. * Set DisplayPort transaction and read 1 byte
  394. * If bit 3 is 1, DisplayPort transaction.
  395. * If Bit 3 is 0, I2C transaction.
  396. */
  397. reg = AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  398. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  399. /* Start AUX transaction */
  400. retval = exynos_dp_start_aux_transaction(dp);
  401. if (retval == 0)
  402. break;
  403. else
  404. dev_err(dp->dev, "Aux Transaction fail!\n");
  405. }
  406. /* Read data buffer */
  407. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  408. *data = (unsigned char)(reg & 0xff);
  409. return retval;
  410. }
  411. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  412. unsigned int reg_addr,
  413. unsigned int count,
  414. unsigned char data[])
  415. {
  416. u32 reg;
  417. unsigned int start_offset;
  418. unsigned int cur_data_count;
  419. unsigned int cur_data_idx;
  420. int i;
  421. int retval = 0;
  422. /* Clear AUX CH data buffer */
  423. reg = BUF_CLR;
  424. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  425. start_offset = 0;
  426. while (start_offset < count) {
  427. /* Buffer size of AUX CH is 16 * 4bytes */
  428. if ((count - start_offset) > 16)
  429. cur_data_count = 16;
  430. else
  431. cur_data_count = count - start_offset;
  432. for (i = 0; i < 10; i++) {
  433. /* Select DPCD device address */
  434. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  435. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  436. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  437. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  438. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  439. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  440. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  441. cur_data_idx++) {
  442. reg = data[start_offset + cur_data_idx];
  443. writel(reg, dp->reg_base + EXYNOS_DP_BUF_DATA_0
  444. + 4 * cur_data_idx);
  445. }
  446. /*
  447. * Set DisplayPort transaction and write
  448. * If bit 3 is 1, DisplayPort transaction.
  449. * If Bit 3 is 0, I2C transaction.
  450. */
  451. reg = AUX_LENGTH(cur_data_count) |
  452. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_WRITE;
  453. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  454. /* Start AUX transaction */
  455. retval = exynos_dp_start_aux_transaction(dp);
  456. if (retval == 0)
  457. break;
  458. else
  459. dev_err(dp->dev, "Aux Transaction fail!\n");
  460. }
  461. start_offset += cur_data_count;
  462. }
  463. return retval;
  464. }
  465. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  466. unsigned int reg_addr,
  467. unsigned int count,
  468. unsigned char data[])
  469. {
  470. u32 reg;
  471. unsigned int start_offset;
  472. unsigned int cur_data_count;
  473. unsigned int cur_data_idx;
  474. int i;
  475. int retval = 0;
  476. /* Clear AUX CH data buffer */
  477. reg = BUF_CLR;
  478. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  479. start_offset = 0;
  480. while (start_offset < count) {
  481. /* Buffer size of AUX CH is 16 * 4bytes */
  482. if ((count - start_offset) > 16)
  483. cur_data_count = 16;
  484. else
  485. cur_data_count = count - start_offset;
  486. /* AUX CH Request Transaction process */
  487. for (i = 0; i < 10; i++) {
  488. /* Select DPCD device address */
  489. reg = AUX_ADDR_7_0(reg_addr + start_offset);
  490. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  491. reg = AUX_ADDR_15_8(reg_addr + start_offset);
  492. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  493. reg = AUX_ADDR_19_16(reg_addr + start_offset);
  494. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  495. /*
  496. * Set DisplayPort transaction and read
  497. * If bit 3 is 1, DisplayPort transaction.
  498. * If Bit 3 is 0, I2C transaction.
  499. */
  500. reg = AUX_LENGTH(cur_data_count) |
  501. AUX_TX_COMM_DP_TRANSACTION | AUX_TX_COMM_READ;
  502. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  503. /* Start AUX transaction */
  504. retval = exynos_dp_start_aux_transaction(dp);
  505. if (retval == 0)
  506. break;
  507. else
  508. dev_err(dp->dev, "Aux Transaction fail!\n");
  509. }
  510. for (cur_data_idx = 0; cur_data_idx < cur_data_count;
  511. cur_data_idx++) {
  512. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  513. + 4 * cur_data_idx);
  514. data[start_offset + cur_data_idx] =
  515. (unsigned char)reg;
  516. }
  517. start_offset += cur_data_count;
  518. }
  519. return retval;
  520. }
  521. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  522. unsigned int device_addr,
  523. unsigned int reg_addr)
  524. {
  525. u32 reg;
  526. int retval;
  527. /* Set EDID device address */
  528. reg = device_addr;
  529. writel(reg, dp->reg_base + EXYNOS_DP_AUX_ADDR_7_0);
  530. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_15_8);
  531. writel(0x0, dp->reg_base + EXYNOS_DP_AUX_ADDR_19_16);
  532. /* Set offset from base address of EDID device */
  533. writel(reg_addr, dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  534. /*
  535. * Set I2C transaction and write address
  536. * If bit 3 is 1, DisplayPort transaction.
  537. * If Bit 3 is 0, I2C transaction.
  538. */
  539. reg = AUX_TX_COMM_I2C_TRANSACTION | AUX_TX_COMM_MOT |
  540. AUX_TX_COMM_WRITE;
  541. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  542. /* Start AUX transaction */
  543. retval = exynos_dp_start_aux_transaction(dp);
  544. if (retval != 0)
  545. dev_err(dp->dev, "Aux Transaction fail!\n");
  546. return retval;
  547. }
  548. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  549. unsigned int device_addr,
  550. unsigned int reg_addr,
  551. unsigned int *data)
  552. {
  553. u32 reg;
  554. int i;
  555. int retval;
  556. for (i = 0; i < 10; i++) {
  557. /* Clear AUX CH data buffer */
  558. reg = BUF_CLR;
  559. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  560. /* Select EDID device */
  561. retval = exynos_dp_select_i2c_device(dp, device_addr, reg_addr);
  562. if (retval != 0) {
  563. dev_err(dp->dev, "Select EDID device fail!\n");
  564. continue;
  565. }
  566. /*
  567. * Set I2C transaction and read data
  568. * If bit 3 is 1, DisplayPort transaction.
  569. * If Bit 3 is 0, I2C transaction.
  570. */
  571. reg = AUX_TX_COMM_I2C_TRANSACTION |
  572. AUX_TX_COMM_READ;
  573. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_1);
  574. /* Start AUX transaction */
  575. retval = exynos_dp_start_aux_transaction(dp);
  576. if (retval == 0)
  577. break;
  578. else
  579. dev_err(dp->dev, "Aux Transaction fail!\n");
  580. }
  581. /* Read data */
  582. if (retval == 0)
  583. *data = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0);
  584. return retval;
  585. }
  586. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  587. unsigned int device_addr,
  588. unsigned int reg_addr,
  589. unsigned int count,
  590. unsigned char edid[])
  591. {
  592. u32 reg;
  593. unsigned int i, j;
  594. unsigned int cur_data_idx;
  595. unsigned int defer = 0;
  596. int retval = 0;
  597. for (i = 0; i < count; i += 16) {
  598. for (j = 0; j < 100; j++) {
  599. /* Clear AUX CH data buffer */
  600. reg = BUF_CLR;
  601. writel(reg, dp->reg_base + EXYNOS_DP_BUFFER_DATA_CTL);
  602. /* Set normal AUX CH command */
  603. reg = readl(dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  604. reg &= ~ADDR_ONLY;
  605. writel(reg, dp->reg_base + EXYNOS_DP_AUX_CH_CTL_2);
  606. /*
  607. * If Rx sends defer, Tx sends only reads
  608. * request without sending addres
  609. */
  610. if (!defer)
  611. retval = exynos_dp_select_i2c_device(dp,
  612. device_addr, reg_addr + i);
  613. else
  614. defer = 0;
  615. if (retval == 0) {
  616. /*
  617. * Set I2C transaction and write data
  618. * If bit 3 is 1, DisplayPort transaction.
  619. * If Bit 3 is 0, I2C transaction.
  620. */
  621. reg = AUX_LENGTH(16) |
  622. AUX_TX_COMM_I2C_TRANSACTION |
  623. AUX_TX_COMM_READ;
  624. writel(reg, dp->reg_base +
  625. EXYNOS_DP_AUX_CH_CTL_1);
  626. /* Start AUX transaction */
  627. retval = exynos_dp_start_aux_transaction(dp);
  628. if (retval == 0)
  629. break;
  630. else
  631. dev_err(dp->dev, "Aux Transaction fail!\n");
  632. }
  633. /* Check if Rx sends defer */
  634. reg = readl(dp->reg_base + EXYNOS_DP_AUX_RX_COMM);
  635. if (reg == AUX_RX_COMM_AUX_DEFER ||
  636. reg == AUX_RX_COMM_I2C_DEFER) {
  637. dev_err(dp->dev, "Defer: %d\n\n", reg);
  638. defer = 1;
  639. }
  640. }
  641. for (cur_data_idx = 0; cur_data_idx < 16; cur_data_idx++) {
  642. reg = readl(dp->reg_base + EXYNOS_DP_BUF_DATA_0
  643. + 4 * cur_data_idx);
  644. edid[i + cur_data_idx] = (unsigned char)reg;
  645. }
  646. }
  647. return retval;
  648. }
  649. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype)
  650. {
  651. u32 reg;
  652. reg = bwtype;
  653. if ((bwtype == LINK_RATE_2_70GBPS) || (bwtype == LINK_RATE_1_62GBPS))
  654. writel(reg, dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  655. }
  656. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype)
  657. {
  658. u32 reg;
  659. reg = readl(dp->reg_base + EXYNOS_DP_LINK_BW_SET);
  660. *bwtype = reg;
  661. }
  662. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count)
  663. {
  664. u32 reg;
  665. reg = count;
  666. writel(reg, dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  667. }
  668. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count)
  669. {
  670. u32 reg;
  671. reg = readl(dp->reg_base + EXYNOS_DP_LANE_COUNT_SET);
  672. *count = reg;
  673. }
  674. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable)
  675. {
  676. u32 reg;
  677. if (enable) {
  678. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  679. reg |= ENHANCED;
  680. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  681. } else {
  682. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  683. reg &= ~ENHANCED;
  684. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  685. }
  686. }
  687. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  688. enum pattern_set pattern)
  689. {
  690. u32 reg;
  691. switch (pattern) {
  692. case PRBS7:
  693. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_PRBS7;
  694. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  695. break;
  696. case D10_2:
  697. reg = SCRAMBLING_ENABLE | LINK_QUAL_PATTERN_SET_D10_2;
  698. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  699. break;
  700. case TRAINING_PTN1:
  701. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN1;
  702. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  703. break;
  704. case TRAINING_PTN2:
  705. reg = SCRAMBLING_DISABLE | SW_TRAINING_PATTERN_SET_PTN2;
  706. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  707. break;
  708. case DP_NONE:
  709. reg = SCRAMBLING_ENABLE |
  710. LINK_QUAL_PATTERN_SET_DISABLE |
  711. SW_TRAINING_PATTERN_SET_NORMAL;
  712. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  713. break;
  714. default:
  715. break;
  716. }
  717. }
  718. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  719. {
  720. u32 reg;
  721. reg = level << PRE_EMPHASIS_SET_SHIFT;
  722. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  723. }
  724. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  725. {
  726. u32 reg;
  727. reg = level << PRE_EMPHASIS_SET_SHIFT;
  728. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  729. }
  730. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  731. {
  732. u32 reg;
  733. reg = level << PRE_EMPHASIS_SET_SHIFT;
  734. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  735. }
  736. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level)
  737. {
  738. u32 reg;
  739. reg = level << PRE_EMPHASIS_SET_SHIFT;
  740. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  741. }
  742. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  743. u32 training_lane)
  744. {
  745. u32 reg;
  746. reg = training_lane;
  747. writel(reg, dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  748. }
  749. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  750. u32 training_lane)
  751. {
  752. u32 reg;
  753. reg = training_lane;
  754. writel(reg, dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  755. }
  756. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  757. u32 training_lane)
  758. {
  759. u32 reg;
  760. reg = training_lane;
  761. writel(reg, dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  762. }
  763. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  764. u32 training_lane)
  765. {
  766. u32 reg;
  767. reg = training_lane;
  768. writel(reg, dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  769. }
  770. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp)
  771. {
  772. u32 reg;
  773. reg = readl(dp->reg_base + EXYNOS_DP_LN0_LINK_TRAINING_CTL);
  774. return reg;
  775. }
  776. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp)
  777. {
  778. u32 reg;
  779. reg = readl(dp->reg_base + EXYNOS_DP_LN1_LINK_TRAINING_CTL);
  780. return reg;
  781. }
  782. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp)
  783. {
  784. u32 reg;
  785. reg = readl(dp->reg_base + EXYNOS_DP_LN2_LINK_TRAINING_CTL);
  786. return reg;
  787. }
  788. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp)
  789. {
  790. u32 reg;
  791. reg = readl(dp->reg_base + EXYNOS_DP_LN3_LINK_TRAINING_CTL);
  792. return reg;
  793. }
  794. void exynos_dp_reset_macro(struct exynos_dp_device *dp)
  795. {
  796. u32 reg;
  797. reg = readl(dp->reg_base + EXYNOS_DP_PHY_TEST);
  798. reg |= MACRO_RST;
  799. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  800. /* 10 us is the minimum reset time. */
  801. udelay(10);
  802. reg &= ~MACRO_RST;
  803. writel(reg, dp->reg_base + EXYNOS_DP_PHY_TEST);
  804. }
  805. int exynos_dp_init_video(struct exynos_dp_device *dp)
  806. {
  807. u32 reg;
  808. reg = VSYNC_DET | VID_FORMAT_CHG | VID_CLK_CHG;
  809. writel(reg, dp->reg_base + EXYNOS_DP_COMMON_INT_STA_1);
  810. reg = 0x0;
  811. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  812. reg = CHA_CRI(4) | CHA_CTRL;
  813. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  814. reg = 0x0;
  815. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  816. reg = VID_HRES_TH(2) | VID_VRES_TH(0);
  817. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_8);
  818. return 0;
  819. }
  820. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  821. u32 color_depth,
  822. u32 color_space,
  823. u32 dynamic_range,
  824. u32 ycbcr_coeff)
  825. {
  826. u32 reg;
  827. /* Configure the input color depth, color space, dynamic range */
  828. reg = (dynamic_range << IN_D_RANGE_SHIFT) |
  829. (color_depth << IN_BPC_SHIFT) |
  830. (color_space << IN_COLOR_F_SHIFT);
  831. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_2);
  832. /* Set Input Color YCbCr Coefficients to ITU601 or ITU709 */
  833. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  834. reg &= ~IN_YC_COEFFI_MASK;
  835. if (ycbcr_coeff)
  836. reg |= IN_YC_COEFFI_ITU709;
  837. else
  838. reg |= IN_YC_COEFFI_ITU601;
  839. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_3);
  840. }
  841. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp)
  842. {
  843. u32 reg;
  844. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  845. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  846. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_1);
  847. if (!(reg & DET_STA)) {
  848. dev_dbg(dp->dev, "Input stream clock not detected.\n");
  849. return -EINVAL;
  850. }
  851. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  852. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  853. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_2);
  854. dev_dbg(dp->dev, "wait SYS_CTL_2.\n");
  855. if (reg & CHA_STA) {
  856. dev_dbg(dp->dev, "Input stream clk is changing\n");
  857. return -EINVAL;
  858. }
  859. return 0;
  860. }
  861. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  862. enum clock_recovery_m_value_type type,
  863. u32 m_value,
  864. u32 n_value)
  865. {
  866. u32 reg;
  867. if (type == REGISTER_M) {
  868. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  869. reg |= FIX_M_VID;
  870. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  871. reg = m_value & 0xff;
  872. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_0);
  873. reg = (m_value >> 8) & 0xff;
  874. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_1);
  875. reg = (m_value >> 16) & 0xff;
  876. writel(reg, dp->reg_base + EXYNOS_DP_M_VID_2);
  877. reg = n_value & 0xff;
  878. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_0);
  879. reg = (n_value >> 8) & 0xff;
  880. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_1);
  881. reg = (n_value >> 16) & 0xff;
  882. writel(reg, dp->reg_base + EXYNOS_DP_N_VID_2);
  883. } else {
  884. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  885. reg &= ~FIX_M_VID;
  886. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_4);
  887. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_0);
  888. writel(0x80, dp->reg_base + EXYNOS_DP_N_VID_1);
  889. writel(0x00, dp->reg_base + EXYNOS_DP_N_VID_2);
  890. }
  891. }
  892. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type)
  893. {
  894. u32 reg;
  895. if (type == VIDEO_TIMING_FROM_CAPTURE) {
  896. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  897. reg &= ~FORMAT_SEL;
  898. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  899. } else {
  900. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  901. reg |= FORMAT_SEL;
  902. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  903. }
  904. }
  905. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable)
  906. {
  907. u32 reg;
  908. if (enable) {
  909. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  910. reg &= ~VIDEO_MODE_MASK;
  911. reg |= VIDEO_MASTER_MODE_EN | VIDEO_MODE_MASTER_MODE;
  912. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  913. } else {
  914. reg = readl(dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  915. reg &= ~VIDEO_MODE_MASK;
  916. reg |= VIDEO_MODE_SLAVE_MODE;
  917. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  918. }
  919. }
  920. void exynos_dp_start_video(struct exynos_dp_device *dp)
  921. {
  922. u32 reg;
  923. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  924. reg |= VIDEO_EN;
  925. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_1);
  926. }
  927. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp)
  928. {
  929. u32 reg;
  930. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  931. writel(reg, dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  932. reg = readl(dp->reg_base + EXYNOS_DP_SYS_CTL_3);
  933. if (!(reg & STRM_VALID)) {
  934. dev_dbg(dp->dev, "Input video stream is not detected.\n");
  935. return -EINVAL;
  936. }
  937. return 0;
  938. }
  939. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  940. struct video_info *video_info)
  941. {
  942. u32 reg;
  943. reg = readl(dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  944. reg &= ~(MASTER_VID_FUNC_EN_N|SLAVE_VID_FUNC_EN_N);
  945. reg |= MASTER_VID_FUNC_EN_N;
  946. writel(reg, dp->reg_base + EXYNOS_DP_FUNC_EN_1);
  947. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  948. reg &= ~INTERACE_SCAN_CFG;
  949. reg |= (video_info->interlaced << 2);
  950. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  951. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  952. reg &= ~VSYNC_POLARITY_CFG;
  953. reg |= (video_info->v_sync_polarity << 1);
  954. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  955. reg = readl(dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  956. reg &= ~HSYNC_POLARITY_CFG;
  957. reg |= (video_info->h_sync_polarity << 0);
  958. writel(reg, dp->reg_base + EXYNOS_DP_VIDEO_CTL_10);
  959. reg = AUDIO_MODE_SPDIF_MODE | VIDEO_MODE_SLAVE_MODE;
  960. writel(reg, dp->reg_base + EXYNOS_DP_SOC_GENERAL_CTL);
  961. }
  962. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp)
  963. {
  964. u32 reg;
  965. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  966. reg &= ~SCRAMBLING_DISABLE;
  967. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  968. }
  969. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp)
  970. {
  971. u32 reg;
  972. reg = readl(dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  973. reg |= SCRAMBLING_DISABLE;
  974. writel(reg, dp->reg_base + EXYNOS_DP_TRAINING_PTN_SET);
  975. }