intel_i2c.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. struct gmbus_port {
  37. const char *name;
  38. int reg;
  39. };
  40. static const struct gmbus_port gmbus_ports[] = {
  41. { "ssc", GPIOB },
  42. { "vga", GPIOA },
  43. { "panel", GPIOC },
  44. { "dpc", GPIOD },
  45. { "dpb", GPIOE },
  46. { "dpd", GPIOF },
  47. };
  48. /* Intel GPIO access functions */
  49. #define I2C_RISEFALL_TIME 10
  50. static inline struct intel_gmbus *
  51. to_intel_gmbus(struct i2c_adapter *i2c)
  52. {
  53. return container_of(i2c, struct intel_gmbus, adapter);
  54. }
  55. void
  56. intel_i2c_reset(struct drm_device *dev)
  57. {
  58. struct drm_i915_private *dev_priv = dev->dev_private;
  59. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  60. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS4, 0);
  61. }
  62. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  63. {
  64. u32 val;
  65. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  66. if (!IS_PINEVIEW(dev_priv->dev))
  67. return;
  68. val = I915_READ(DSPCLK_GATE_D);
  69. if (enable)
  70. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  71. else
  72. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  73. I915_WRITE(DSPCLK_GATE_D, val);
  74. }
  75. static u32 get_reserved(struct intel_gmbus *bus)
  76. {
  77. struct drm_i915_private *dev_priv = bus->dev_priv;
  78. struct drm_device *dev = dev_priv->dev;
  79. u32 reserved = 0;
  80. /* On most chips, these bits must be preserved in software. */
  81. if (!IS_I830(dev) && !IS_845G(dev))
  82. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  83. (GPIO_DATA_PULLUP_DISABLE |
  84. GPIO_CLOCK_PULLUP_DISABLE);
  85. return reserved;
  86. }
  87. static int get_clock(void *data)
  88. {
  89. struct intel_gmbus *bus = data;
  90. struct drm_i915_private *dev_priv = bus->dev_priv;
  91. u32 reserved = get_reserved(bus);
  92. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  93. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  94. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  95. }
  96. static int get_data(void *data)
  97. {
  98. struct intel_gmbus *bus = data;
  99. struct drm_i915_private *dev_priv = bus->dev_priv;
  100. u32 reserved = get_reserved(bus);
  101. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  102. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  103. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  104. }
  105. static void set_clock(void *data, int state_high)
  106. {
  107. struct intel_gmbus *bus = data;
  108. struct drm_i915_private *dev_priv = bus->dev_priv;
  109. u32 reserved = get_reserved(bus);
  110. u32 clock_bits;
  111. if (state_high)
  112. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  113. else
  114. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  115. GPIO_CLOCK_VAL_MASK;
  116. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  117. POSTING_READ(bus->gpio_reg);
  118. }
  119. static void set_data(void *data, int state_high)
  120. {
  121. struct intel_gmbus *bus = data;
  122. struct drm_i915_private *dev_priv = bus->dev_priv;
  123. u32 reserved = get_reserved(bus);
  124. u32 data_bits;
  125. if (state_high)
  126. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  127. else
  128. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  129. GPIO_DATA_VAL_MASK;
  130. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  131. POSTING_READ(bus->gpio_reg);
  132. }
  133. static int
  134. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  135. {
  136. struct intel_gmbus *bus = container_of(adapter,
  137. struct intel_gmbus,
  138. adapter);
  139. struct drm_i915_private *dev_priv = bus->dev_priv;
  140. intel_i2c_reset(dev_priv->dev);
  141. intel_i2c_quirk_set(dev_priv, true);
  142. set_data(bus, 1);
  143. set_clock(bus, 1);
  144. udelay(I2C_RISEFALL_TIME);
  145. return 0;
  146. }
  147. static void
  148. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  149. {
  150. struct intel_gmbus *bus = container_of(adapter,
  151. struct intel_gmbus,
  152. adapter);
  153. struct drm_i915_private *dev_priv = bus->dev_priv;
  154. set_data(bus, 1);
  155. set_clock(bus, 1);
  156. intel_i2c_quirk_set(dev_priv, false);
  157. }
  158. static void
  159. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  160. {
  161. struct drm_i915_private *dev_priv = bus->dev_priv;
  162. struct i2c_algo_bit_data *algo;
  163. algo = &bus->bit_algo;
  164. /* -1 to map pin pair to gmbus index */
  165. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  166. bus->adapter.algo_data = algo;
  167. algo->setsda = set_data;
  168. algo->setscl = set_clock;
  169. algo->getsda = get_data;
  170. algo->getscl = get_clock;
  171. algo->pre_xfer = intel_gpio_pre_xfer;
  172. algo->post_xfer = intel_gpio_post_xfer;
  173. algo->udelay = I2C_RISEFALL_TIME;
  174. algo->timeout = usecs_to_jiffies(2200);
  175. algo->data = bus;
  176. }
  177. #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 4)
  178. static int
  179. gmbus_wait_hw_status(struct drm_i915_private *dev_priv,
  180. u32 gmbus2_status,
  181. u32 gmbus4_irq_en)
  182. {
  183. int i;
  184. int reg_offset = dev_priv->gpio_mmio_base;
  185. u32 gmbus2 = 0;
  186. DEFINE_WAIT(wait);
  187. /* Important: The hw handles only the first bit, so set only one! Since
  188. * we also need to check for NAKs besides the hw ready/idle signal, we
  189. * need to wake up periodically and check that ourselves. */
  190. I915_WRITE(GMBUS4 + reg_offset, gmbus4_irq_en);
  191. for (i = 0; i < msecs_to_jiffies(50) + 1; i++) {
  192. prepare_to_wait(&dev_priv->gmbus_wait_queue, &wait,
  193. TASK_UNINTERRUPTIBLE);
  194. gmbus2 = I915_READ_NOTRACE(GMBUS2 + reg_offset);
  195. if (gmbus2 & (GMBUS_SATOER | gmbus2_status))
  196. break;
  197. schedule_timeout(1);
  198. }
  199. finish_wait(&dev_priv->gmbus_wait_queue, &wait);
  200. I915_WRITE(GMBUS4 + reg_offset, 0);
  201. if (gmbus2 & GMBUS_SATOER)
  202. return -ENXIO;
  203. if (gmbus2 & gmbus2_status)
  204. return 0;
  205. return -ETIMEDOUT;
  206. }
  207. static int
  208. gmbus_wait_idle(struct drm_i915_private *dev_priv)
  209. {
  210. int ret;
  211. int reg_offset = dev_priv->gpio_mmio_base;
  212. #define C ((I915_READ_NOTRACE(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0)
  213. if (!HAS_GMBUS_IRQ(dev_priv->dev))
  214. return wait_for(C, 10);
  215. /* Important: The hw handles only the first bit, so set only one! */
  216. I915_WRITE(GMBUS4 + reg_offset, GMBUS_IDLE_EN);
  217. ret = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
  218. I915_WRITE(GMBUS4 + reg_offset, 0);
  219. if (ret)
  220. return 0;
  221. else
  222. return -ETIMEDOUT;
  223. #undef C
  224. }
  225. static int
  226. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  227. u32 gmbus1_index)
  228. {
  229. int reg_offset = dev_priv->gpio_mmio_base;
  230. u16 len = msg->len;
  231. u8 *buf = msg->buf;
  232. I915_WRITE(GMBUS1 + reg_offset,
  233. gmbus1_index |
  234. GMBUS_CYCLE_WAIT |
  235. (len << GMBUS_BYTE_COUNT_SHIFT) |
  236. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  237. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  238. while (len) {
  239. int ret;
  240. u32 val, loop = 0;
  241. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  242. GMBUS_HW_RDY_EN);
  243. if (ret)
  244. return ret;
  245. val = I915_READ(GMBUS3 + reg_offset);
  246. do {
  247. *buf++ = val & 0xff;
  248. val >>= 8;
  249. } while (--len && ++loop < 4);
  250. }
  251. return 0;
  252. }
  253. static int
  254. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  255. {
  256. int reg_offset = dev_priv->gpio_mmio_base;
  257. u16 len = msg->len;
  258. u8 *buf = msg->buf;
  259. u32 val, loop;
  260. val = loop = 0;
  261. while (len && loop < 4) {
  262. val |= *buf++ << (8 * loop++);
  263. len -= 1;
  264. }
  265. I915_WRITE(GMBUS3 + reg_offset, val);
  266. I915_WRITE(GMBUS1 + reg_offset,
  267. GMBUS_CYCLE_WAIT |
  268. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  269. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  270. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  271. while (len) {
  272. int ret;
  273. val = loop = 0;
  274. do {
  275. val |= *buf++ << (8 * loop);
  276. } while (--len && ++loop < 4);
  277. I915_WRITE(GMBUS3 + reg_offset, val);
  278. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_RDY,
  279. GMBUS_HW_RDY_EN);
  280. if (ret)
  281. return ret;
  282. }
  283. return 0;
  284. }
  285. /*
  286. * The gmbus controller can combine a 1 or 2 byte write with a read that
  287. * immediately follows it by using an "INDEX" cycle.
  288. */
  289. static bool
  290. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  291. {
  292. return (i + 1 < num &&
  293. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  294. (msgs[i + 1].flags & I2C_M_RD));
  295. }
  296. static int
  297. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  298. {
  299. int reg_offset = dev_priv->gpio_mmio_base;
  300. u32 gmbus1_index = 0;
  301. u32 gmbus5 = 0;
  302. int ret;
  303. if (msgs[0].len == 2)
  304. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  305. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  306. if (msgs[0].len == 1)
  307. gmbus1_index = GMBUS_CYCLE_INDEX |
  308. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  309. /* GMBUS5 holds 16-bit index */
  310. if (gmbus5)
  311. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  312. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  313. /* Clear GMBUS5 after each index transfer */
  314. if (gmbus5)
  315. I915_WRITE(GMBUS5 + reg_offset, 0);
  316. return ret;
  317. }
  318. static int
  319. gmbus_xfer(struct i2c_adapter *adapter,
  320. struct i2c_msg *msgs,
  321. int num)
  322. {
  323. struct intel_gmbus *bus = container_of(adapter,
  324. struct intel_gmbus,
  325. adapter);
  326. struct drm_i915_private *dev_priv = bus->dev_priv;
  327. int i, reg_offset;
  328. int ret = 0;
  329. mutex_lock(&dev_priv->gmbus_mutex);
  330. if (bus->force_bit) {
  331. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  332. goto out;
  333. }
  334. reg_offset = dev_priv->gpio_mmio_base;
  335. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  336. for (i = 0; i < num; i++) {
  337. if (gmbus_is_index_read(msgs, i, num)) {
  338. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  339. i += 1; /* set i to the index of the read xfer */
  340. } else if (msgs[i].flags & I2C_M_RD) {
  341. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  342. } else {
  343. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  344. }
  345. if (ret == -ETIMEDOUT)
  346. goto timeout;
  347. if (ret == -ENXIO)
  348. goto clear_err;
  349. ret = gmbus_wait_hw_status(dev_priv, GMBUS_HW_WAIT_PHASE,
  350. GMBUS_HW_WAIT_EN);
  351. if (ret == -ENXIO)
  352. goto clear_err;
  353. if (ret)
  354. goto timeout;
  355. }
  356. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  357. * a STOP on the very first cycle. To simplify the code we
  358. * unconditionally generate the STOP condition with an additional gmbus
  359. * cycle. */
  360. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  361. /* Mark the GMBUS interface as disabled after waiting for idle.
  362. * We will re-enable it at the start of the next xfer,
  363. * till then let it sleep.
  364. */
  365. if (gmbus_wait_idle(dev_priv)) {
  366. DRM_DEBUG_KMS("GMBUS [%s] timed out waiting for idle\n",
  367. adapter->name);
  368. ret = -ETIMEDOUT;
  369. }
  370. I915_WRITE(GMBUS0 + reg_offset, 0);
  371. ret = ret ?: i;
  372. goto out;
  373. clear_err:
  374. /*
  375. * Wait for bus to IDLE before clearing NAK.
  376. * If we clear the NAK while bus is still active, then it will stay
  377. * active and the next transaction may fail.
  378. *
  379. * If no ACK is received during the address phase of a transaction, the
  380. * adapter must report -ENXIO. It is not clear what to return if no ACK
  381. * is received at other times. But we have to be careful to not return
  382. * spurious -ENXIO because that will prevent i2c and drm edid functions
  383. * from retrying. So return -ENXIO only when gmbus properly quiescents -
  384. * timing out seems to happen when there _is_ a ddc chip present, but
  385. * it's slow responding and only answers on the 2nd retry.
  386. */
  387. ret = -ENXIO;
  388. if (gmbus_wait_idle(dev_priv)) {
  389. DRM_DEBUG_KMS("GMBUS [%s] timed out after NAK\n",
  390. adapter->name);
  391. ret = -ETIMEDOUT;
  392. }
  393. /* Toggle the Software Clear Interrupt bit. This has the effect
  394. * of resetting the GMBUS controller and so clearing the
  395. * BUS_ERROR raised by the slave's NAK.
  396. */
  397. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  398. I915_WRITE(GMBUS1 + reg_offset, 0);
  399. I915_WRITE(GMBUS0 + reg_offset, 0);
  400. DRM_DEBUG_KMS("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  401. adapter->name, msgs[i].addr,
  402. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  403. goto out;
  404. timeout:
  405. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  406. bus->adapter.name, bus->reg0 & 0xff);
  407. I915_WRITE(GMBUS0 + reg_offset, 0);
  408. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  409. bus->force_bit = 1;
  410. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  411. out:
  412. mutex_unlock(&dev_priv->gmbus_mutex);
  413. return ret;
  414. }
  415. static u32 gmbus_func(struct i2c_adapter *adapter)
  416. {
  417. return i2c_bit_algo.functionality(adapter) &
  418. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  419. /* I2C_FUNC_10BIT_ADDR | */
  420. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  421. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  422. }
  423. static const struct i2c_algorithm gmbus_algorithm = {
  424. .master_xfer = gmbus_xfer,
  425. .functionality = gmbus_func
  426. };
  427. /**
  428. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  429. * @dev: DRM device
  430. */
  431. int intel_setup_gmbus(struct drm_device *dev)
  432. {
  433. struct drm_i915_private *dev_priv = dev->dev_private;
  434. int ret, i;
  435. if (HAS_PCH_SPLIT(dev))
  436. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  437. else
  438. dev_priv->gpio_mmio_base = 0;
  439. mutex_init(&dev_priv->gmbus_mutex);
  440. init_waitqueue_head(&dev_priv->gmbus_wait_queue);
  441. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  442. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  443. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  444. bus->adapter.owner = THIS_MODULE;
  445. bus->adapter.class = I2C_CLASS_DDC;
  446. snprintf(bus->adapter.name,
  447. sizeof(bus->adapter.name),
  448. "i915 gmbus %s",
  449. gmbus_ports[i].name);
  450. bus->adapter.dev.parent = &dev->pdev->dev;
  451. bus->dev_priv = dev_priv;
  452. bus->adapter.algo = &gmbus_algorithm;
  453. /* By default use a conservative clock rate */
  454. bus->reg0 = port | GMBUS_RATE_100KHZ;
  455. /* gmbus seems to be broken on i830 */
  456. if (IS_I830(dev))
  457. bus->force_bit = 1;
  458. intel_gpio_setup(bus, port);
  459. ret = i2c_add_adapter(&bus->adapter);
  460. if (ret)
  461. goto err;
  462. }
  463. intel_i2c_reset(dev_priv->dev);
  464. return 0;
  465. err:
  466. while (--i) {
  467. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  468. i2c_del_adapter(&bus->adapter);
  469. }
  470. return ret;
  471. }
  472. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  473. unsigned port)
  474. {
  475. WARN_ON(!intel_gmbus_is_port_valid(port));
  476. /* -1 to map pin pair to gmbus index */
  477. return (intel_gmbus_is_port_valid(port)) ?
  478. &dev_priv->gmbus[port - 1].adapter : NULL;
  479. }
  480. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  481. {
  482. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  483. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  484. }
  485. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  486. {
  487. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  488. bus->force_bit += force_bit ? 1 : -1;
  489. DRM_DEBUG_KMS("%sabling bit-banging on %s. force bit now %d\n",
  490. force_bit ? "en" : "dis", adapter->name,
  491. bus->force_bit);
  492. }
  493. void intel_teardown_gmbus(struct drm_device *dev)
  494. {
  495. struct drm_i915_private *dev_priv = dev->dev_private;
  496. int i;
  497. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  498. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  499. i2c_del_adapter(&bus->adapter);
  500. }
  501. }