twl4030.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl4030.h>
  29. #include <sound/core.h>
  30. #include <sound/pcm.h>
  31. #include <sound/pcm_params.h>
  32. #include <sound/soc.h>
  33. #include <sound/soc-dapm.h>
  34. #include <sound/initval.h>
  35. #include <sound/tlv.h>
  36. #include "twl4030.h"
  37. /*
  38. * twl4030 register cache & default register settings
  39. */
  40. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  41. 0x00, /* this register not used */
  42. 0x91, /* REG_CODEC_MODE (0x1) */
  43. 0xc3, /* REG_OPTION (0x2) */
  44. 0x00, /* REG_UNKNOWN (0x3) */
  45. 0x00, /* REG_MICBIAS_CTL (0x4) */
  46. 0x20, /* REG_ANAMICL (0x5) */
  47. 0x00, /* REG_ANAMICR (0x6) */
  48. 0x00, /* REG_AVADC_CTL (0x7) */
  49. 0x00, /* REG_ADCMICSEL (0x8) */
  50. 0x00, /* REG_DIGMIXING (0x9) */
  51. 0x0c, /* REG_ATXL1PGA (0xA) */
  52. 0x0c, /* REG_ATXR1PGA (0xB) */
  53. 0x00, /* REG_AVTXL2PGA (0xC) */
  54. 0x00, /* REG_AVTXR2PGA (0xD) */
  55. 0x01, /* REG_AUDIO_IF (0xE) */
  56. 0x00, /* REG_VOICE_IF (0xF) */
  57. 0x00, /* REG_ARXR1PGA (0x10) */
  58. 0x00, /* REG_ARXL1PGA (0x11) */
  59. 0x6c, /* REG_ARXR2PGA (0x12) */
  60. 0x6c, /* REG_ARXL2PGA (0x13) */
  61. 0x00, /* REG_VRXPGA (0x14) */
  62. 0x00, /* REG_VSTPGA (0x15) */
  63. 0x00, /* REG_VRX2ARXPGA (0x16) */
  64. 0x0c, /* REG_AVDAC_CTL (0x17) */
  65. 0x00, /* REG_ARX2VTXPGA (0x18) */
  66. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  67. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  68. 0x4b, /* REG_ARXL2_APGA_CTL (0x1B) */
  69. 0x4b, /* REG_ARXR2_APGA_CTL (0x1C) */
  70. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  71. 0x00, /* REG_BT_IF (0x1E) */
  72. 0x00, /* REG_BTPGA (0x1F) */
  73. 0x00, /* REG_BTSTPGA (0x20) */
  74. 0x00, /* REG_EAR_CTL (0x21) */
  75. 0x24, /* REG_HS_SEL (0x22) */
  76. 0x0a, /* REG_HS_GAIN_SET (0x23) */
  77. 0x00, /* REG_HS_POPN_SET (0x24) */
  78. 0x00, /* REG_PREDL_CTL (0x25) */
  79. 0x00, /* REG_PREDR_CTL (0x26) */
  80. 0x00, /* REG_PRECKL_CTL (0x27) */
  81. 0x00, /* REG_PRECKR_CTL (0x28) */
  82. 0x00, /* REG_HFL_CTL (0x29) */
  83. 0x00, /* REG_HFR_CTL (0x2A) */
  84. 0x00, /* REG_ALC_CTL (0x2B) */
  85. 0x00, /* REG_ALC_SET1 (0x2C) */
  86. 0x00, /* REG_ALC_SET2 (0x2D) */
  87. 0x00, /* REG_BOOST_CTL (0x2E) */
  88. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  89. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  90. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  91. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  92. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  93. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  94. 0x00, /* REG_DTMF_TONOFF (0x35) */
  95. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  96. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  99. 0x16, /* REG_APLL_CTL (0x3A) */
  100. 0x00, /* REG_DTMF_CTL (0x3B) */
  101. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  102. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  103. 0x00, /* REG_MISC_SET_1 (0x3E) */
  104. 0x00, /* REG_PCMBTMUX (0x3F) */
  105. 0x00, /* not used (0x40) */
  106. 0x00, /* not used (0x41) */
  107. 0x00, /* not used (0x42) */
  108. 0x00, /* REG_RX_PATH_SEL (0x43) */
  109. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  110. 0x00, /* REG_VIBRA_CTL (0x45) */
  111. 0x00, /* REG_VIBRA_SET (0x46) */
  112. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  113. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  114. 0x00, /* REG_MISC_SET_2 (0x49) */
  115. };
  116. /* codec private data */
  117. struct twl4030_priv {
  118. unsigned int bypass_state;
  119. unsigned int codec_powered;
  120. unsigned int codec_muted;
  121. };
  122. /*
  123. * read twl4030 register cache
  124. */
  125. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  126. unsigned int reg)
  127. {
  128. u8 *cache = codec->reg_cache;
  129. if (reg >= TWL4030_CACHEREGNUM)
  130. return -EIO;
  131. return cache[reg];
  132. }
  133. /*
  134. * write twl4030 register cache
  135. */
  136. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  137. u8 reg, u8 value)
  138. {
  139. u8 *cache = codec->reg_cache;
  140. if (reg >= TWL4030_CACHEREGNUM)
  141. return;
  142. cache[reg] = value;
  143. }
  144. /*
  145. * write to the twl4030 register space
  146. */
  147. static int twl4030_write(struct snd_soc_codec *codec,
  148. unsigned int reg, unsigned int value)
  149. {
  150. twl4030_write_reg_cache(codec, reg, value);
  151. return twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, value, reg);
  152. }
  153. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  154. {
  155. struct twl4030_priv *twl4030 = codec->private_data;
  156. u8 mode;
  157. if (enable == twl4030->codec_powered)
  158. return;
  159. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  160. if (enable)
  161. mode |= TWL4030_CODECPDZ;
  162. else
  163. mode &= ~TWL4030_CODECPDZ;
  164. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  165. twl4030->codec_powered = enable;
  166. /* REVISIT: this delay is present in TI sample drivers */
  167. /* but there seems to be no TRM requirement for it */
  168. udelay(10);
  169. }
  170. static void twl4030_init_chip(struct snd_soc_codec *codec)
  171. {
  172. int i;
  173. /* clear CODECPDZ prior to setting register defaults */
  174. twl4030_codec_enable(codec, 0);
  175. /* set all audio section registers to reasonable defaults */
  176. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  177. twl4030_write(codec, i, twl4030_reg[i]);
  178. }
  179. static void twl4030_codec_mute(struct snd_soc_codec *codec, int mute)
  180. {
  181. struct twl4030_priv *twl4030 = codec->private_data;
  182. u8 reg_val;
  183. if (mute == twl4030->codec_muted)
  184. return;
  185. if (mute) {
  186. /* Bypass the reg_cache and mute the volumes
  187. * Headset mute is done in it's own event handler
  188. * Things to mute: Earpiece, PreDrivL/R, CarkitL/R
  189. */
  190. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_EAR_CTL);
  191. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  192. reg_val & (~TWL4030_EAR_GAIN),
  193. TWL4030_REG_EAR_CTL);
  194. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_PREDL_CTL);
  195. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  196. reg_val & (~TWL4030_PREDL_GAIN),
  197. TWL4030_REG_PREDL_CTL);
  198. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_PREDR_CTL);
  199. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  200. reg_val & (~TWL4030_PREDR_GAIN),
  201. TWL4030_REG_PREDL_CTL);
  202. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_PRECKL_CTL);
  203. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  204. reg_val & (~TWL4030_PRECKL_GAIN),
  205. TWL4030_REG_PRECKL_CTL);
  206. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_PRECKR_CTL);
  207. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  208. reg_val & (~TWL4030_PRECKL_GAIN),
  209. TWL4030_REG_PRECKR_CTL);
  210. /* Disable PLL */
  211. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_APLL_CTL);
  212. reg_val &= ~TWL4030_APLL_EN;
  213. twl4030_write(codec, TWL4030_REG_APLL_CTL, reg_val);
  214. } else {
  215. /* Restore the volumes
  216. * Headset mute is done in it's own event handler
  217. * Things to restore: Earpiece, PreDrivL/R, CarkitL/R
  218. */
  219. twl4030_write(codec, TWL4030_REG_EAR_CTL,
  220. twl4030_read_reg_cache(codec, TWL4030_REG_EAR_CTL));
  221. twl4030_write(codec, TWL4030_REG_PREDL_CTL,
  222. twl4030_read_reg_cache(codec, TWL4030_REG_PREDL_CTL));
  223. twl4030_write(codec, TWL4030_REG_PREDR_CTL,
  224. twl4030_read_reg_cache(codec, TWL4030_REG_PREDR_CTL));
  225. twl4030_write(codec, TWL4030_REG_PRECKL_CTL,
  226. twl4030_read_reg_cache(codec, TWL4030_REG_PRECKL_CTL));
  227. twl4030_write(codec, TWL4030_REG_PRECKR_CTL,
  228. twl4030_read_reg_cache(codec, TWL4030_REG_PRECKR_CTL));
  229. /* Enable PLL */
  230. reg_val = twl4030_read_reg_cache(codec, TWL4030_REG_APLL_CTL);
  231. reg_val |= TWL4030_APLL_EN;
  232. twl4030_write(codec, TWL4030_REG_APLL_CTL, reg_val);
  233. }
  234. twl4030->codec_muted = mute;
  235. }
  236. static void twl4030_power_up(struct snd_soc_codec *codec)
  237. {
  238. struct twl4030_priv *twl4030 = codec->private_data;
  239. u8 anamicl, regmisc1, byte;
  240. int i = 0;
  241. if (twl4030->codec_powered)
  242. return;
  243. /* set CODECPDZ to turn on codec */
  244. twl4030_codec_enable(codec, 1);
  245. /* initiate offset cancellation */
  246. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  247. twl4030_write(codec, TWL4030_REG_ANAMICL,
  248. anamicl | TWL4030_CNCL_OFFSET_START);
  249. /* wait for offset cancellation to complete */
  250. do {
  251. /* this takes a little while, so don't slam i2c */
  252. udelay(2000);
  253. twl4030_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  254. TWL4030_REG_ANAMICL);
  255. } while ((i++ < 100) &&
  256. ((byte & TWL4030_CNCL_OFFSET_START) ==
  257. TWL4030_CNCL_OFFSET_START));
  258. /* Make sure that the reg_cache has the same value as the HW */
  259. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  260. /* anti-pop when changing analog gain */
  261. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  262. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  263. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  264. /* toggle CODECPDZ as per TRM */
  265. twl4030_codec_enable(codec, 0);
  266. twl4030_codec_enable(codec, 1);
  267. }
  268. /*
  269. * Unconditional power down
  270. */
  271. static void twl4030_power_down(struct snd_soc_codec *codec)
  272. {
  273. /* power down */
  274. twl4030_codec_enable(codec, 0);
  275. }
  276. /* Earpiece */
  277. static const char *twl4030_earpiece_texts[] =
  278. {"Off", "DACL1", "DACL2", "DACR1"};
  279. static const unsigned int twl4030_earpiece_values[] =
  280. {0x0, 0x1, 0x2, 0x4};
  281. static const struct soc_enum twl4030_earpiece_enum =
  282. SOC_VALUE_ENUM_SINGLE(TWL4030_REG_EAR_CTL, 1, 0x7,
  283. ARRAY_SIZE(twl4030_earpiece_texts),
  284. twl4030_earpiece_texts,
  285. twl4030_earpiece_values);
  286. static const struct snd_kcontrol_new twl4030_dapm_earpiece_control =
  287. SOC_DAPM_VALUE_ENUM("Route", twl4030_earpiece_enum);
  288. /* PreDrive Left */
  289. static const char *twl4030_predrivel_texts[] =
  290. {"Off", "DACL1", "DACL2", "DACR2"};
  291. static const unsigned int twl4030_predrivel_values[] =
  292. {0x0, 0x1, 0x2, 0x4};
  293. static const struct soc_enum twl4030_predrivel_enum =
  294. SOC_VALUE_ENUM_SINGLE(TWL4030_REG_PREDL_CTL, 1, 0x7,
  295. ARRAY_SIZE(twl4030_predrivel_texts),
  296. twl4030_predrivel_texts,
  297. twl4030_predrivel_values);
  298. static const struct snd_kcontrol_new twl4030_dapm_predrivel_control =
  299. SOC_DAPM_VALUE_ENUM("Route", twl4030_predrivel_enum);
  300. /* PreDrive Right */
  301. static const char *twl4030_predriver_texts[] =
  302. {"Off", "DACR1", "DACR2", "DACL2"};
  303. static const unsigned int twl4030_predriver_values[] =
  304. {0x0, 0x1, 0x2, 0x4};
  305. static const struct soc_enum twl4030_predriver_enum =
  306. SOC_VALUE_ENUM_SINGLE(TWL4030_REG_PREDR_CTL, 1, 0x7,
  307. ARRAY_SIZE(twl4030_predriver_texts),
  308. twl4030_predriver_texts,
  309. twl4030_predriver_values);
  310. static const struct snd_kcontrol_new twl4030_dapm_predriver_control =
  311. SOC_DAPM_VALUE_ENUM("Route", twl4030_predriver_enum);
  312. /* Headset Left */
  313. static const char *twl4030_hsol_texts[] =
  314. {"Off", "DACL1", "DACL2"};
  315. static const struct soc_enum twl4030_hsol_enum =
  316. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 1,
  317. ARRAY_SIZE(twl4030_hsol_texts),
  318. twl4030_hsol_texts);
  319. static const struct snd_kcontrol_new twl4030_dapm_hsol_control =
  320. SOC_DAPM_ENUM("Route", twl4030_hsol_enum);
  321. /* Headset Right */
  322. static const char *twl4030_hsor_texts[] =
  323. {"Off", "DACR1", "DACR2"};
  324. static const struct soc_enum twl4030_hsor_enum =
  325. SOC_ENUM_SINGLE(TWL4030_REG_HS_SEL, 4,
  326. ARRAY_SIZE(twl4030_hsor_texts),
  327. twl4030_hsor_texts);
  328. static const struct snd_kcontrol_new twl4030_dapm_hsor_control =
  329. SOC_DAPM_ENUM("Route", twl4030_hsor_enum);
  330. /* Carkit Left */
  331. static const char *twl4030_carkitl_texts[] =
  332. {"Off", "DACL1", "DACL2"};
  333. static const struct soc_enum twl4030_carkitl_enum =
  334. SOC_ENUM_SINGLE(TWL4030_REG_PRECKL_CTL, 1,
  335. ARRAY_SIZE(twl4030_carkitl_texts),
  336. twl4030_carkitl_texts);
  337. static const struct snd_kcontrol_new twl4030_dapm_carkitl_control =
  338. SOC_DAPM_ENUM("Route", twl4030_carkitl_enum);
  339. /* Carkit Right */
  340. static const char *twl4030_carkitr_texts[] =
  341. {"Off", "DACR1", "DACR2"};
  342. static const struct soc_enum twl4030_carkitr_enum =
  343. SOC_ENUM_SINGLE(TWL4030_REG_PRECKR_CTL, 1,
  344. ARRAY_SIZE(twl4030_carkitr_texts),
  345. twl4030_carkitr_texts);
  346. static const struct snd_kcontrol_new twl4030_dapm_carkitr_control =
  347. SOC_DAPM_ENUM("Route", twl4030_carkitr_enum);
  348. /* Handsfree Left */
  349. static const char *twl4030_handsfreel_texts[] =
  350. {"Voice", "DACL1", "DACL2", "DACR2"};
  351. static const struct soc_enum twl4030_handsfreel_enum =
  352. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  353. ARRAY_SIZE(twl4030_handsfreel_texts),
  354. twl4030_handsfreel_texts);
  355. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  356. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  357. /* Handsfree Right */
  358. static const char *twl4030_handsfreer_texts[] =
  359. {"Voice", "DACR1", "DACR2", "DACL2"};
  360. static const struct soc_enum twl4030_handsfreer_enum =
  361. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  362. ARRAY_SIZE(twl4030_handsfreer_texts),
  363. twl4030_handsfreer_texts);
  364. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  365. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  366. /* Left analog microphone selection */
  367. static const char *twl4030_analoglmic_texts[] =
  368. {"Off", "Main mic", "Headset mic", "AUXL", "Carkit mic"};
  369. static const unsigned int twl4030_analoglmic_values[] =
  370. {0x0, 0x1, 0x2, 0x4, 0x8};
  371. static const struct soc_enum twl4030_analoglmic_enum =
  372. SOC_VALUE_ENUM_SINGLE(TWL4030_REG_ANAMICL, 0, 0xf,
  373. ARRAY_SIZE(twl4030_analoglmic_texts),
  374. twl4030_analoglmic_texts,
  375. twl4030_analoglmic_values);
  376. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_control =
  377. SOC_DAPM_VALUE_ENUM("Route", twl4030_analoglmic_enum);
  378. /* Right analog microphone selection */
  379. static const char *twl4030_analogrmic_texts[] =
  380. {"Off", "Sub mic", "AUXR"};
  381. static const unsigned int twl4030_analogrmic_values[] =
  382. {0x0, 0x1, 0x4};
  383. static const struct soc_enum twl4030_analogrmic_enum =
  384. SOC_VALUE_ENUM_SINGLE(TWL4030_REG_ANAMICR, 0, 0x5,
  385. ARRAY_SIZE(twl4030_analogrmic_texts),
  386. twl4030_analogrmic_texts,
  387. twl4030_analogrmic_values);
  388. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_control =
  389. SOC_DAPM_VALUE_ENUM("Route", twl4030_analogrmic_enum);
  390. /* TX1 L/R Analog/Digital microphone selection */
  391. static const char *twl4030_micpathtx1_texts[] =
  392. {"Analog", "Digimic0"};
  393. static const struct soc_enum twl4030_micpathtx1_enum =
  394. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  395. ARRAY_SIZE(twl4030_micpathtx1_texts),
  396. twl4030_micpathtx1_texts);
  397. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  398. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  399. /* TX2 L/R Analog/Digital microphone selection */
  400. static const char *twl4030_micpathtx2_texts[] =
  401. {"Analog", "Digimic1"};
  402. static const struct soc_enum twl4030_micpathtx2_enum =
  403. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  404. ARRAY_SIZE(twl4030_micpathtx2_texts),
  405. twl4030_micpathtx2_texts);
  406. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  407. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  408. /* Analog bypass for AudioR1 */
  409. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  410. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  411. /* Analog bypass for AudioL1 */
  412. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  413. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  414. /* Analog bypass for AudioR2 */
  415. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  416. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  417. /* Analog bypass for AudioL2 */
  418. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  419. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  420. /* Digital bypass gain, 0 mutes the bypass */
  421. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  422. TLV_DB_RANGE_HEAD(2),
  423. 0, 3, TLV_DB_SCALE_ITEM(-2400, 0, 1),
  424. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  425. };
  426. /* Digital bypass left (TX1L -> RX2L) */
  427. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  428. SOC_DAPM_SINGLE_TLV("Volume",
  429. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  430. twl4030_dapm_dbypass_tlv);
  431. /* Digital bypass right (TX1R -> RX2R) */
  432. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  433. SOC_DAPM_SINGLE_TLV("Volume",
  434. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  435. twl4030_dapm_dbypass_tlv);
  436. static int micpath_event(struct snd_soc_dapm_widget *w,
  437. struct snd_kcontrol *kcontrol, int event)
  438. {
  439. struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
  440. unsigned char adcmicsel, micbias_ctl;
  441. adcmicsel = twl4030_read_reg_cache(w->codec, TWL4030_REG_ADCMICSEL);
  442. micbias_ctl = twl4030_read_reg_cache(w->codec, TWL4030_REG_MICBIAS_CTL);
  443. /* Prepare the bits for the given TX path:
  444. * shift_l == 0: TX1 microphone path
  445. * shift_l == 2: TX2 microphone path */
  446. if (e->shift_l) {
  447. /* TX2 microphone path */
  448. if (adcmicsel & TWL4030_TX2IN_SEL)
  449. micbias_ctl |= TWL4030_MICBIAS2_CTL; /* digimic */
  450. else
  451. micbias_ctl &= ~TWL4030_MICBIAS2_CTL;
  452. } else {
  453. /* TX1 microphone path */
  454. if (adcmicsel & TWL4030_TX1IN_SEL)
  455. micbias_ctl |= TWL4030_MICBIAS1_CTL; /* digimic */
  456. else
  457. micbias_ctl &= ~TWL4030_MICBIAS1_CTL;
  458. }
  459. twl4030_write(w->codec, TWL4030_REG_MICBIAS_CTL, micbias_ctl);
  460. return 0;
  461. }
  462. static int handsfree_event(struct snd_soc_dapm_widget *w,
  463. struct snd_kcontrol *kcontrol, int event)
  464. {
  465. struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
  466. unsigned char hs_ctl;
  467. hs_ctl = twl4030_read_reg_cache(w->codec, e->reg);
  468. if (hs_ctl & TWL4030_HF_CTL_REF_EN) {
  469. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  470. twl4030_write(w->codec, e->reg, hs_ctl);
  471. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  472. twl4030_write(w->codec, e->reg, hs_ctl);
  473. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  474. twl4030_write(w->codec, e->reg, hs_ctl);
  475. } else {
  476. hs_ctl &= ~(TWL4030_HF_CTL_RAMP_EN | TWL4030_HF_CTL_LOOP_EN
  477. | TWL4030_HF_CTL_HB_EN);
  478. twl4030_write(w->codec, e->reg, hs_ctl);
  479. }
  480. return 0;
  481. }
  482. static int headsetl_event(struct snd_soc_dapm_widget *w,
  483. struct snd_kcontrol *kcontrol, int event)
  484. {
  485. unsigned char hs_gain, hs_pop;
  486. /* Save the current volume */
  487. hs_gain = twl4030_read_reg_cache(w->codec, TWL4030_REG_HS_GAIN_SET);
  488. hs_pop = twl4030_read_reg_cache(w->codec, TWL4030_REG_HS_POPN_SET);
  489. switch (event) {
  490. case SND_SOC_DAPM_POST_PMU:
  491. /* Do the anti-pop/bias ramp enable according to the TRM */
  492. hs_pop |= TWL4030_VMID_EN;
  493. twl4030_write(w->codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  494. /* Is this needed? Can we just use whatever gain here? */
  495. twl4030_write(w->codec, TWL4030_REG_HS_GAIN_SET,
  496. (hs_gain & (~0x0f)) | 0x0a);
  497. hs_pop |= TWL4030_RAMP_EN;
  498. twl4030_write(w->codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  499. /* Restore the original volume */
  500. twl4030_write(w->codec, TWL4030_REG_HS_GAIN_SET, hs_gain);
  501. break;
  502. case SND_SOC_DAPM_POST_PMD:
  503. /* Do the anti-pop/bias ramp disable according to the TRM */
  504. hs_pop &= ~TWL4030_RAMP_EN;
  505. twl4030_write(w->codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  506. /* Bypass the reg_cache to mute the headset */
  507. twl4030_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  508. hs_gain & (~0x0f),
  509. TWL4030_REG_HS_GAIN_SET);
  510. hs_pop &= ~TWL4030_VMID_EN;
  511. twl4030_write(w->codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  512. break;
  513. }
  514. return 0;
  515. }
  516. static int bypass_event(struct snd_soc_dapm_widget *w,
  517. struct snd_kcontrol *kcontrol, int event)
  518. {
  519. struct soc_mixer_control *m =
  520. (struct soc_mixer_control *)w->kcontrols->private_value;
  521. struct twl4030_priv *twl4030 = w->codec->private_data;
  522. unsigned char reg;
  523. reg = twl4030_read_reg_cache(w->codec, m->reg);
  524. if (m->reg <= TWL4030_REG_ARXR2_APGA_CTL) {
  525. /* Analog bypass */
  526. if (reg & (1 << m->shift))
  527. twl4030->bypass_state |=
  528. (1 << (m->reg - TWL4030_REG_ARXL1_APGA_CTL));
  529. else
  530. twl4030->bypass_state &=
  531. ~(1 << (m->reg - TWL4030_REG_ARXL1_APGA_CTL));
  532. } else {
  533. /* Digital bypass */
  534. if (reg & (0x7 << m->shift))
  535. twl4030->bypass_state |= (1 << (m->shift ? 5 : 4));
  536. else
  537. twl4030->bypass_state &= ~(1 << (m->shift ? 5 : 4));
  538. }
  539. if (w->codec->bias_level == SND_SOC_BIAS_STANDBY) {
  540. if (twl4030->bypass_state)
  541. twl4030_codec_mute(w->codec, 0);
  542. else
  543. twl4030_codec_mute(w->codec, 1);
  544. }
  545. return 0;
  546. }
  547. /*
  548. * Some of the gain controls in TWL (mostly those which are associated with
  549. * the outputs) are implemented in an interesting way:
  550. * 0x0 : Power down (mute)
  551. * 0x1 : 6dB
  552. * 0x2 : 0 dB
  553. * 0x3 : -6 dB
  554. * Inverting not going to help with these.
  555. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  556. */
  557. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  558. xinvert, tlv_array) \
  559. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  560. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  561. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  562. .tlv.p = (tlv_array), \
  563. .info = snd_soc_info_volsw, \
  564. .get = snd_soc_get_volsw_twl4030, \
  565. .put = snd_soc_put_volsw_twl4030, \
  566. .private_value = (unsigned long)&(struct soc_mixer_control) \
  567. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  568. .max = xmax, .invert = xinvert} }
  569. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  570. xinvert, tlv_array) \
  571. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  572. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  573. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  574. .tlv.p = (tlv_array), \
  575. .info = snd_soc_info_volsw_2r, \
  576. .get = snd_soc_get_volsw_r2_twl4030,\
  577. .put = snd_soc_put_volsw_r2_twl4030, \
  578. .private_value = (unsigned long)&(struct soc_mixer_control) \
  579. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  580. .rshift = xshift, .max = xmax, .invert = xinvert} }
  581. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  582. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  583. xinvert, tlv_array)
  584. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  585. struct snd_ctl_elem_value *ucontrol)
  586. {
  587. struct soc_mixer_control *mc =
  588. (struct soc_mixer_control *)kcontrol->private_value;
  589. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  590. unsigned int reg = mc->reg;
  591. unsigned int shift = mc->shift;
  592. unsigned int rshift = mc->rshift;
  593. int max = mc->max;
  594. int mask = (1 << fls(max)) - 1;
  595. ucontrol->value.integer.value[0] =
  596. (snd_soc_read(codec, reg) >> shift) & mask;
  597. if (ucontrol->value.integer.value[0])
  598. ucontrol->value.integer.value[0] =
  599. max + 1 - ucontrol->value.integer.value[0];
  600. if (shift != rshift) {
  601. ucontrol->value.integer.value[1] =
  602. (snd_soc_read(codec, reg) >> rshift) & mask;
  603. if (ucontrol->value.integer.value[1])
  604. ucontrol->value.integer.value[1] =
  605. max + 1 - ucontrol->value.integer.value[1];
  606. }
  607. return 0;
  608. }
  609. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  610. struct snd_ctl_elem_value *ucontrol)
  611. {
  612. struct soc_mixer_control *mc =
  613. (struct soc_mixer_control *)kcontrol->private_value;
  614. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  615. unsigned int reg = mc->reg;
  616. unsigned int shift = mc->shift;
  617. unsigned int rshift = mc->rshift;
  618. int max = mc->max;
  619. int mask = (1 << fls(max)) - 1;
  620. unsigned short val, val2, val_mask;
  621. val = (ucontrol->value.integer.value[0] & mask);
  622. val_mask = mask << shift;
  623. if (val)
  624. val = max + 1 - val;
  625. val = val << shift;
  626. if (shift != rshift) {
  627. val2 = (ucontrol->value.integer.value[1] & mask);
  628. val_mask |= mask << rshift;
  629. if (val2)
  630. val2 = max + 1 - val2;
  631. val |= val2 << rshift;
  632. }
  633. return snd_soc_update_bits(codec, reg, val_mask, val);
  634. }
  635. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  636. struct snd_ctl_elem_value *ucontrol)
  637. {
  638. struct soc_mixer_control *mc =
  639. (struct soc_mixer_control *)kcontrol->private_value;
  640. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  641. unsigned int reg = mc->reg;
  642. unsigned int reg2 = mc->rreg;
  643. unsigned int shift = mc->shift;
  644. int max = mc->max;
  645. int mask = (1<<fls(max))-1;
  646. ucontrol->value.integer.value[0] =
  647. (snd_soc_read(codec, reg) >> shift) & mask;
  648. ucontrol->value.integer.value[1] =
  649. (snd_soc_read(codec, reg2) >> shift) & mask;
  650. if (ucontrol->value.integer.value[0])
  651. ucontrol->value.integer.value[0] =
  652. max + 1 - ucontrol->value.integer.value[0];
  653. if (ucontrol->value.integer.value[1])
  654. ucontrol->value.integer.value[1] =
  655. max + 1 - ucontrol->value.integer.value[1];
  656. return 0;
  657. }
  658. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  659. struct snd_ctl_elem_value *ucontrol)
  660. {
  661. struct soc_mixer_control *mc =
  662. (struct soc_mixer_control *)kcontrol->private_value;
  663. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  664. unsigned int reg = mc->reg;
  665. unsigned int reg2 = mc->rreg;
  666. unsigned int shift = mc->shift;
  667. int max = mc->max;
  668. int mask = (1 << fls(max)) - 1;
  669. int err;
  670. unsigned short val, val2, val_mask;
  671. val_mask = mask << shift;
  672. val = (ucontrol->value.integer.value[0] & mask);
  673. val2 = (ucontrol->value.integer.value[1] & mask);
  674. if (val)
  675. val = max + 1 - val;
  676. if (val2)
  677. val2 = max + 1 - val2;
  678. val = val << shift;
  679. val2 = val2 << shift;
  680. err = snd_soc_update_bits(codec, reg, val_mask, val);
  681. if (err < 0)
  682. return err;
  683. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  684. return err;
  685. }
  686. /*
  687. * FGAIN volume control:
  688. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  689. */
  690. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  691. /*
  692. * CGAIN volume control:
  693. * 0 dB to 12 dB in 6 dB steps
  694. * value 2 and 3 means 12 dB
  695. */
  696. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  697. /*
  698. * Analog playback gain
  699. * -24 dB to 12 dB in 2 dB steps
  700. */
  701. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  702. /*
  703. * Gain controls tied to outputs
  704. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  705. */
  706. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  707. /*
  708. * Capture gain after the ADCs
  709. * from 0 dB to 31 dB in 1 dB steps
  710. */
  711. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  712. /*
  713. * Gain control for input amplifiers
  714. * 0 dB to 30 dB in 6 dB steps
  715. */
  716. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  717. static const char *twl4030_rampdelay_texts[] = {
  718. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  719. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  720. "3495/2581/1748 ms"
  721. };
  722. static const struct soc_enum twl4030_rampdelay_enum =
  723. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  724. ARRAY_SIZE(twl4030_rampdelay_texts),
  725. twl4030_rampdelay_texts);
  726. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  727. /* Common playback gain controls */
  728. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  729. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  730. 0, 0x3f, 0, digital_fine_tlv),
  731. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  732. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  733. 0, 0x3f, 0, digital_fine_tlv),
  734. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  735. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  736. 6, 0x2, 0, digital_coarse_tlv),
  737. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  738. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  739. 6, 0x2, 0, digital_coarse_tlv),
  740. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  741. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  742. 3, 0x12, 1, analog_tlv),
  743. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  744. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  745. 3, 0x12, 1, analog_tlv),
  746. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  747. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  748. 1, 1, 0),
  749. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  750. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  751. 1, 1, 0),
  752. /* Separate output gain controls */
  753. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  754. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  755. 4, 3, 0, output_tvl),
  756. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  757. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  758. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  759. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  760. 4, 3, 0, output_tvl),
  761. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  762. TWL4030_REG_EAR_CTL, 4, 3, 0, output_tvl),
  763. /* Common capture gain controls */
  764. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  765. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  766. 0, 0x1f, 0, digital_capture_tlv),
  767. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  768. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  769. 0, 0x1f, 0, digital_capture_tlv),
  770. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  771. 0, 3, 5, 0, input_gain_tlv),
  772. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  773. };
  774. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  775. /* Left channel inputs */
  776. SND_SOC_DAPM_INPUT("MAINMIC"),
  777. SND_SOC_DAPM_INPUT("HSMIC"),
  778. SND_SOC_DAPM_INPUT("AUXL"),
  779. SND_SOC_DAPM_INPUT("CARKITMIC"),
  780. /* Right channel inputs */
  781. SND_SOC_DAPM_INPUT("SUBMIC"),
  782. SND_SOC_DAPM_INPUT("AUXR"),
  783. /* Digital microphones (Stereo) */
  784. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  785. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  786. /* Outputs */
  787. SND_SOC_DAPM_OUTPUT("OUTL"),
  788. SND_SOC_DAPM_OUTPUT("OUTR"),
  789. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  790. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  791. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  792. SND_SOC_DAPM_OUTPUT("HSOL"),
  793. SND_SOC_DAPM_OUTPUT("HSOR"),
  794. SND_SOC_DAPM_OUTPUT("CARKITL"),
  795. SND_SOC_DAPM_OUTPUT("CARKITR"),
  796. SND_SOC_DAPM_OUTPUT("HFL"),
  797. SND_SOC_DAPM_OUTPUT("HFR"),
  798. /* DACs */
  799. SND_SOC_DAPM_DAC("DAC Right1", "Right Front Playback",
  800. SND_SOC_NOPM, 0, 0),
  801. SND_SOC_DAPM_DAC("DAC Left1", "Left Front Playback",
  802. SND_SOC_NOPM, 0, 0),
  803. SND_SOC_DAPM_DAC("DAC Right2", "Right Rear Playback",
  804. SND_SOC_NOPM, 0, 0),
  805. SND_SOC_DAPM_DAC("DAC Left2", "Left Rear Playback",
  806. SND_SOC_NOPM, 0, 0),
  807. /* Analog PGAs */
  808. SND_SOC_DAPM_PGA("ARXR1_APGA", TWL4030_REG_ARXR1_APGA_CTL,
  809. 0, 0, NULL, 0),
  810. SND_SOC_DAPM_PGA("ARXL1_APGA", TWL4030_REG_ARXL1_APGA_CTL,
  811. 0, 0, NULL, 0),
  812. SND_SOC_DAPM_PGA("ARXR2_APGA", TWL4030_REG_ARXR2_APGA_CTL,
  813. 0, 0, NULL, 0),
  814. SND_SOC_DAPM_PGA("ARXL2_APGA", TWL4030_REG_ARXL2_APGA_CTL,
  815. 0, 0, NULL, 0),
  816. /* Analog bypasses */
  817. SND_SOC_DAPM_SWITCH_E("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  818. &twl4030_dapm_abypassr1_control, bypass_event,
  819. SND_SOC_DAPM_POST_REG),
  820. SND_SOC_DAPM_SWITCH_E("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  821. &twl4030_dapm_abypassl1_control,
  822. bypass_event, SND_SOC_DAPM_POST_REG),
  823. SND_SOC_DAPM_SWITCH_E("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  824. &twl4030_dapm_abypassr2_control,
  825. bypass_event, SND_SOC_DAPM_POST_REG),
  826. SND_SOC_DAPM_SWITCH_E("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  827. &twl4030_dapm_abypassl2_control,
  828. bypass_event, SND_SOC_DAPM_POST_REG),
  829. /* Digital bypasses */
  830. SND_SOC_DAPM_SWITCH_E("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  831. &twl4030_dapm_dbypassl_control, bypass_event,
  832. SND_SOC_DAPM_POST_REG),
  833. SND_SOC_DAPM_SWITCH_E("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  834. &twl4030_dapm_dbypassr_control, bypass_event,
  835. SND_SOC_DAPM_POST_REG),
  836. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer", TWL4030_REG_AVDAC_CTL,
  837. 0, 0, NULL, 0),
  838. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer", TWL4030_REG_AVDAC_CTL,
  839. 1, 0, NULL, 0),
  840. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer", TWL4030_REG_AVDAC_CTL,
  841. 2, 0, NULL, 0),
  842. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer", TWL4030_REG_AVDAC_CTL,
  843. 3, 0, NULL, 0),
  844. /* Output MUX controls */
  845. /* Earpiece */
  846. SND_SOC_DAPM_VALUE_MUX("Earpiece Mux", SND_SOC_NOPM, 0, 0,
  847. &twl4030_dapm_earpiece_control),
  848. /* PreDrivL/R */
  849. SND_SOC_DAPM_VALUE_MUX("PredriveL Mux", SND_SOC_NOPM, 0, 0,
  850. &twl4030_dapm_predrivel_control),
  851. SND_SOC_DAPM_VALUE_MUX("PredriveR Mux", SND_SOC_NOPM, 0, 0,
  852. &twl4030_dapm_predriver_control),
  853. /* HeadsetL/R */
  854. SND_SOC_DAPM_MUX_E("HeadsetL Mux", SND_SOC_NOPM, 0, 0,
  855. &twl4030_dapm_hsol_control, headsetl_event,
  856. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  857. SND_SOC_DAPM_MUX("HeadsetR Mux", SND_SOC_NOPM, 0, 0,
  858. &twl4030_dapm_hsor_control),
  859. /* CarkitL/R */
  860. SND_SOC_DAPM_MUX("CarkitL Mux", SND_SOC_NOPM, 0, 0,
  861. &twl4030_dapm_carkitl_control),
  862. SND_SOC_DAPM_MUX("CarkitR Mux", SND_SOC_NOPM, 0, 0,
  863. &twl4030_dapm_carkitr_control),
  864. /* HandsfreeL/R */
  865. SND_SOC_DAPM_MUX_E("HandsfreeL Mux", TWL4030_REG_HFL_CTL, 5, 0,
  866. &twl4030_dapm_handsfreel_control, handsfree_event,
  867. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  868. SND_SOC_DAPM_MUX_E("HandsfreeR Mux", TWL4030_REG_HFR_CTL, 5, 0,
  869. &twl4030_dapm_handsfreer_control, handsfree_event,
  870. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  871. /* Introducing four virtual ADC, since TWL4030 have four channel for
  872. capture */
  873. SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
  874. SND_SOC_NOPM, 0, 0),
  875. SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
  876. SND_SOC_NOPM, 0, 0),
  877. SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
  878. SND_SOC_NOPM, 0, 0),
  879. SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
  880. SND_SOC_NOPM, 0, 0),
  881. /* Analog/Digital mic path selection.
  882. TX1 Left/Right: either analog Left/Right or Digimic0
  883. TX2 Left/Right: either analog Left/Right or Digimic1 */
  884. SND_SOC_DAPM_MUX_E("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  885. &twl4030_dapm_micpathtx1_control, micpath_event,
  886. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  887. SND_SOC_DAPM_POST_REG),
  888. SND_SOC_DAPM_MUX_E("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  889. &twl4030_dapm_micpathtx2_control, micpath_event,
  890. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  891. SND_SOC_DAPM_POST_REG),
  892. /* Analog input muxes with switch for the capture amplifiers */
  893. SND_SOC_DAPM_VALUE_MUX("Analog Left Capture Route",
  894. TWL4030_REG_ANAMICL, 4, 0, &twl4030_dapm_analoglmic_control),
  895. SND_SOC_DAPM_VALUE_MUX("Analog Right Capture Route",
  896. TWL4030_REG_ANAMICR, 4, 0, &twl4030_dapm_analogrmic_control),
  897. SND_SOC_DAPM_PGA("ADC Physical Left",
  898. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  899. SND_SOC_DAPM_PGA("ADC Physical Right",
  900. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  901. SND_SOC_DAPM_PGA("Digimic0 Enable",
  902. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0),
  903. SND_SOC_DAPM_PGA("Digimic1 Enable",
  904. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0),
  905. SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
  906. SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
  907. SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
  908. };
  909. static const struct snd_soc_dapm_route intercon[] = {
  910. {"Analog L1 Playback Mixer", NULL, "DAC Left1"},
  911. {"Analog R1 Playback Mixer", NULL, "DAC Right1"},
  912. {"Analog L2 Playback Mixer", NULL, "DAC Left2"},
  913. {"Analog R2 Playback Mixer", NULL, "DAC Right2"},
  914. {"ARXL1_APGA", NULL, "Analog L1 Playback Mixer"},
  915. {"ARXR1_APGA", NULL, "Analog R1 Playback Mixer"},
  916. {"ARXL2_APGA", NULL, "Analog L2 Playback Mixer"},
  917. {"ARXR2_APGA", NULL, "Analog R2 Playback Mixer"},
  918. /* Internal playback routings */
  919. /* Earpiece */
  920. {"Earpiece Mux", "DACL1", "ARXL1_APGA"},
  921. {"Earpiece Mux", "DACL2", "ARXL2_APGA"},
  922. {"Earpiece Mux", "DACR1", "ARXR1_APGA"},
  923. /* PreDrivL */
  924. {"PredriveL Mux", "DACL1", "ARXL1_APGA"},
  925. {"PredriveL Mux", "DACL2", "ARXL2_APGA"},
  926. {"PredriveL Mux", "DACR2", "ARXR2_APGA"},
  927. /* PreDrivR */
  928. {"PredriveR Mux", "DACR1", "ARXR1_APGA"},
  929. {"PredriveR Mux", "DACR2", "ARXR2_APGA"},
  930. {"PredriveR Mux", "DACL2", "ARXL2_APGA"},
  931. /* HeadsetL */
  932. {"HeadsetL Mux", "DACL1", "ARXL1_APGA"},
  933. {"HeadsetL Mux", "DACL2", "ARXL2_APGA"},
  934. /* HeadsetR */
  935. {"HeadsetR Mux", "DACR1", "ARXR1_APGA"},
  936. {"HeadsetR Mux", "DACR2", "ARXR2_APGA"},
  937. /* CarkitL */
  938. {"CarkitL Mux", "DACL1", "ARXL1_APGA"},
  939. {"CarkitL Mux", "DACL2", "ARXL2_APGA"},
  940. /* CarkitR */
  941. {"CarkitR Mux", "DACR1", "ARXR1_APGA"},
  942. {"CarkitR Mux", "DACR2", "ARXR2_APGA"},
  943. /* HandsfreeL */
  944. {"HandsfreeL Mux", "DACL1", "ARXL1_APGA"},
  945. {"HandsfreeL Mux", "DACL2", "ARXL2_APGA"},
  946. {"HandsfreeL Mux", "DACR2", "ARXR2_APGA"},
  947. /* HandsfreeR */
  948. {"HandsfreeR Mux", "DACR1", "ARXR1_APGA"},
  949. {"HandsfreeR Mux", "DACR2", "ARXR2_APGA"},
  950. {"HandsfreeR Mux", "DACL2", "ARXL2_APGA"},
  951. /* outputs */
  952. {"OUTL", NULL, "ARXL2_APGA"},
  953. {"OUTR", NULL, "ARXR2_APGA"},
  954. {"EARPIECE", NULL, "Earpiece Mux"},
  955. {"PREDRIVEL", NULL, "PredriveL Mux"},
  956. {"PREDRIVER", NULL, "PredriveR Mux"},
  957. {"HSOL", NULL, "HeadsetL Mux"},
  958. {"HSOR", NULL, "HeadsetR Mux"},
  959. {"CARKITL", NULL, "CarkitL Mux"},
  960. {"CARKITR", NULL, "CarkitR Mux"},
  961. {"HFL", NULL, "HandsfreeL Mux"},
  962. {"HFR", NULL, "HandsfreeR Mux"},
  963. /* Capture path */
  964. {"Analog Left Capture Route", "Main mic", "MAINMIC"},
  965. {"Analog Left Capture Route", "Headset mic", "HSMIC"},
  966. {"Analog Left Capture Route", "AUXL", "AUXL"},
  967. {"Analog Left Capture Route", "Carkit mic", "CARKITMIC"},
  968. {"Analog Right Capture Route", "Sub mic", "SUBMIC"},
  969. {"Analog Right Capture Route", "AUXR", "AUXR"},
  970. {"ADC Physical Left", NULL, "Analog Left Capture Route"},
  971. {"ADC Physical Right", NULL, "Analog Right Capture Route"},
  972. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  973. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  974. /* TX1 Left capture path */
  975. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  976. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  977. /* TX1 Right capture path */
  978. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  979. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  980. /* TX2 Left capture path */
  981. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  982. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  983. /* TX2 Right capture path */
  984. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  985. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  986. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  987. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  988. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  989. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  990. /* Analog bypass routes */
  991. {"Right1 Analog Loopback", "Switch", "Analog Right Capture Route"},
  992. {"Left1 Analog Loopback", "Switch", "Analog Left Capture Route"},
  993. {"Right2 Analog Loopback", "Switch", "Analog Right Capture Route"},
  994. {"Left2 Analog Loopback", "Switch", "Analog Left Capture Route"},
  995. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  996. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  997. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  998. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  999. /* Digital bypass routes */
  1000. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1001. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1002. {"Analog R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1003. {"Analog L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1004. };
  1005. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  1006. {
  1007. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  1008. ARRAY_SIZE(twl4030_dapm_widgets));
  1009. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  1010. snd_soc_dapm_new_widgets(codec);
  1011. return 0;
  1012. }
  1013. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1014. enum snd_soc_bias_level level)
  1015. {
  1016. struct twl4030_priv *twl4030 = codec->private_data;
  1017. switch (level) {
  1018. case SND_SOC_BIAS_ON:
  1019. twl4030_codec_mute(codec, 0);
  1020. break;
  1021. case SND_SOC_BIAS_PREPARE:
  1022. twl4030_power_up(codec);
  1023. if (twl4030->bypass_state)
  1024. twl4030_codec_mute(codec, 0);
  1025. else
  1026. twl4030_codec_mute(codec, 1);
  1027. break;
  1028. case SND_SOC_BIAS_STANDBY:
  1029. twl4030_power_up(codec);
  1030. if (twl4030->bypass_state)
  1031. twl4030_codec_mute(codec, 0);
  1032. else
  1033. twl4030_codec_mute(codec, 1);
  1034. break;
  1035. case SND_SOC_BIAS_OFF:
  1036. twl4030_power_down(codec);
  1037. break;
  1038. }
  1039. codec->bias_level = level;
  1040. return 0;
  1041. }
  1042. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1043. struct snd_pcm_hw_params *params,
  1044. struct snd_soc_dai *dai)
  1045. {
  1046. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1047. struct snd_soc_device *socdev = rtd->socdev;
  1048. struct snd_soc_codec *codec = socdev->card->codec;
  1049. u8 mode, old_mode, format, old_format;
  1050. /* bit rate */
  1051. old_mode = twl4030_read_reg_cache(codec,
  1052. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1053. mode = old_mode & ~TWL4030_APLL_RATE;
  1054. switch (params_rate(params)) {
  1055. case 8000:
  1056. mode |= TWL4030_APLL_RATE_8000;
  1057. break;
  1058. case 11025:
  1059. mode |= TWL4030_APLL_RATE_11025;
  1060. break;
  1061. case 12000:
  1062. mode |= TWL4030_APLL_RATE_12000;
  1063. break;
  1064. case 16000:
  1065. mode |= TWL4030_APLL_RATE_16000;
  1066. break;
  1067. case 22050:
  1068. mode |= TWL4030_APLL_RATE_22050;
  1069. break;
  1070. case 24000:
  1071. mode |= TWL4030_APLL_RATE_24000;
  1072. break;
  1073. case 32000:
  1074. mode |= TWL4030_APLL_RATE_32000;
  1075. break;
  1076. case 44100:
  1077. mode |= TWL4030_APLL_RATE_44100;
  1078. break;
  1079. case 48000:
  1080. mode |= TWL4030_APLL_RATE_48000;
  1081. break;
  1082. default:
  1083. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  1084. params_rate(params));
  1085. return -EINVAL;
  1086. }
  1087. if (mode != old_mode) {
  1088. /* change rate and set CODECPDZ */
  1089. twl4030_codec_enable(codec, 0);
  1090. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1091. twl4030_codec_enable(codec, 1);
  1092. }
  1093. /* sample size */
  1094. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1095. format = old_format;
  1096. format &= ~TWL4030_DATA_WIDTH;
  1097. switch (params_format(params)) {
  1098. case SNDRV_PCM_FORMAT_S16_LE:
  1099. format |= TWL4030_DATA_WIDTH_16S_16W;
  1100. break;
  1101. case SNDRV_PCM_FORMAT_S24_LE:
  1102. format |= TWL4030_DATA_WIDTH_32S_24W;
  1103. break;
  1104. default:
  1105. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  1106. params_format(params));
  1107. return -EINVAL;
  1108. }
  1109. if (format != old_format) {
  1110. /* clear CODECPDZ before changing format (codec requirement) */
  1111. twl4030_codec_enable(codec, 0);
  1112. /* change format */
  1113. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1114. /* set CODECPDZ afterwards */
  1115. twl4030_codec_enable(codec, 1);
  1116. }
  1117. return 0;
  1118. }
  1119. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1120. int clk_id, unsigned int freq, int dir)
  1121. {
  1122. struct snd_soc_codec *codec = codec_dai->codec;
  1123. u8 infreq;
  1124. switch (freq) {
  1125. case 19200000:
  1126. infreq = TWL4030_APLL_INFREQ_19200KHZ;
  1127. break;
  1128. case 26000000:
  1129. infreq = TWL4030_APLL_INFREQ_26000KHZ;
  1130. break;
  1131. case 38400000:
  1132. infreq = TWL4030_APLL_INFREQ_38400KHZ;
  1133. break;
  1134. default:
  1135. printk(KERN_ERR "TWL4030 set sysclk: unknown rate %d\n",
  1136. freq);
  1137. return -EINVAL;
  1138. }
  1139. infreq |= TWL4030_APLL_EN;
  1140. twl4030_write(codec, TWL4030_REG_APLL_CTL, infreq);
  1141. return 0;
  1142. }
  1143. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1144. unsigned int fmt)
  1145. {
  1146. struct snd_soc_codec *codec = codec_dai->codec;
  1147. u8 old_format, format;
  1148. /* get format */
  1149. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1150. format = old_format;
  1151. /* set master/slave audio interface */
  1152. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1153. case SND_SOC_DAIFMT_CBM_CFM:
  1154. format &= ~(TWL4030_AIF_SLAVE_EN);
  1155. format &= ~(TWL4030_CLK256FS_EN);
  1156. break;
  1157. case SND_SOC_DAIFMT_CBS_CFS:
  1158. format |= TWL4030_AIF_SLAVE_EN;
  1159. format |= TWL4030_CLK256FS_EN;
  1160. break;
  1161. default:
  1162. return -EINVAL;
  1163. }
  1164. /* interface format */
  1165. format &= ~TWL4030_AIF_FORMAT;
  1166. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1167. case SND_SOC_DAIFMT_I2S:
  1168. format |= TWL4030_AIF_FORMAT_CODEC;
  1169. break;
  1170. default:
  1171. return -EINVAL;
  1172. }
  1173. if (format != old_format) {
  1174. /* clear CODECPDZ before changing format (codec requirement) */
  1175. twl4030_codec_enable(codec, 0);
  1176. /* change format */
  1177. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1178. /* set CODECPDZ afterwards */
  1179. twl4030_codec_enable(codec, 1);
  1180. }
  1181. return 0;
  1182. }
  1183. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1184. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  1185. static struct snd_soc_dai_ops twl4030_dai_ops = {
  1186. .hw_params = twl4030_hw_params,
  1187. .set_sysclk = twl4030_set_dai_sysclk,
  1188. .set_fmt = twl4030_set_dai_fmt,
  1189. };
  1190. struct snd_soc_dai twl4030_dai = {
  1191. .name = "twl4030",
  1192. .playback = {
  1193. .stream_name = "Playback",
  1194. .channels_min = 2,
  1195. .channels_max = 2,
  1196. .rates = TWL4030_RATES,
  1197. .formats = TWL4030_FORMATS,},
  1198. .capture = {
  1199. .stream_name = "Capture",
  1200. .channels_min = 2,
  1201. .channels_max = 2,
  1202. .rates = TWL4030_RATES,
  1203. .formats = TWL4030_FORMATS,},
  1204. .ops = &twl4030_dai_ops,
  1205. };
  1206. EXPORT_SYMBOL_GPL(twl4030_dai);
  1207. static int twl4030_suspend(struct platform_device *pdev, pm_message_t state)
  1208. {
  1209. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1210. struct snd_soc_codec *codec = socdev->card->codec;
  1211. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1212. return 0;
  1213. }
  1214. static int twl4030_resume(struct platform_device *pdev)
  1215. {
  1216. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1217. struct snd_soc_codec *codec = socdev->card->codec;
  1218. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1219. twl4030_set_bias_level(codec, codec->suspend_bias_level);
  1220. return 0;
  1221. }
  1222. /*
  1223. * initialize the driver
  1224. * register the mixer and dsp interfaces with the kernel
  1225. */
  1226. static int twl4030_init(struct snd_soc_device *socdev)
  1227. {
  1228. struct snd_soc_codec *codec = socdev->card->codec;
  1229. int ret = 0;
  1230. printk(KERN_INFO "TWL4030 Audio Codec init \n");
  1231. codec->name = "twl4030";
  1232. codec->owner = THIS_MODULE;
  1233. codec->read = twl4030_read_reg_cache;
  1234. codec->write = twl4030_write;
  1235. codec->set_bias_level = twl4030_set_bias_level;
  1236. codec->dai = &twl4030_dai;
  1237. codec->num_dai = 1;
  1238. codec->reg_cache_size = sizeof(twl4030_reg);
  1239. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  1240. GFP_KERNEL);
  1241. if (codec->reg_cache == NULL)
  1242. return -ENOMEM;
  1243. /* register pcms */
  1244. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1245. if (ret < 0) {
  1246. printk(KERN_ERR "twl4030: failed to create pcms\n");
  1247. goto pcm_err;
  1248. }
  1249. twl4030_init_chip(codec);
  1250. /* power on device */
  1251. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1252. snd_soc_add_controls(codec, twl4030_snd_controls,
  1253. ARRAY_SIZE(twl4030_snd_controls));
  1254. twl4030_add_widgets(codec);
  1255. ret = snd_soc_init_card(socdev);
  1256. if (ret < 0) {
  1257. printk(KERN_ERR "twl4030: failed to register card\n");
  1258. goto card_err;
  1259. }
  1260. return ret;
  1261. card_err:
  1262. snd_soc_free_pcms(socdev);
  1263. snd_soc_dapm_free(socdev);
  1264. pcm_err:
  1265. kfree(codec->reg_cache);
  1266. return ret;
  1267. }
  1268. static struct snd_soc_device *twl4030_socdev;
  1269. static int twl4030_probe(struct platform_device *pdev)
  1270. {
  1271. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1272. struct snd_soc_codec *codec;
  1273. struct twl4030_priv *twl4030;
  1274. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1275. if (codec == NULL)
  1276. return -ENOMEM;
  1277. twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
  1278. if (twl4030 == NULL) {
  1279. kfree(codec);
  1280. return -ENOMEM;
  1281. }
  1282. codec->private_data = twl4030;
  1283. socdev->card->codec = codec;
  1284. mutex_init(&codec->mutex);
  1285. INIT_LIST_HEAD(&codec->dapm_widgets);
  1286. INIT_LIST_HEAD(&codec->dapm_paths);
  1287. twl4030_socdev = socdev;
  1288. twl4030_init(socdev);
  1289. return 0;
  1290. }
  1291. static int twl4030_remove(struct platform_device *pdev)
  1292. {
  1293. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1294. struct snd_soc_codec *codec = socdev->card->codec;
  1295. printk(KERN_INFO "TWL4030 Audio Codec remove\n");
  1296. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1297. snd_soc_free_pcms(socdev);
  1298. snd_soc_dapm_free(socdev);
  1299. kfree(codec->private_data);
  1300. kfree(codec);
  1301. return 0;
  1302. }
  1303. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  1304. .probe = twl4030_probe,
  1305. .remove = twl4030_remove,
  1306. .suspend = twl4030_suspend,
  1307. .resume = twl4030_resume,
  1308. };
  1309. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  1310. static int __init twl4030_modinit(void)
  1311. {
  1312. return snd_soc_register_dai(&twl4030_dai);
  1313. }
  1314. module_init(twl4030_modinit);
  1315. static void __exit twl4030_exit(void)
  1316. {
  1317. snd_soc_unregister_dai(&twl4030_dai);
  1318. }
  1319. module_exit(twl4030_exit);
  1320. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  1321. MODULE_AUTHOR("Steve Sakoman");
  1322. MODULE_LICENSE("GPL");