pinctrl-tegra.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743
  1. /*
  2. * Driver for the NVIDIA Tegra pinmux
  3. *
  4. * Copyright (c) 2011-2012, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * Derived from code:
  7. * Copyright (C) 2010 Google, Inc.
  8. * Copyright (C) 2010 NVIDIA Corporation
  9. * Copyright (C) 2009-2011 ST-Ericsson AB
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms and conditions of the GNU General Public License,
  13. * version 2, as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. */
  20. #include <linux/err.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/module.h>
  24. #include <linux/of.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/pinctrl/machine.h>
  27. #include <linux/pinctrl/pinctrl.h>
  28. #include <linux/pinctrl/pinmux.h>
  29. #include <linux/pinctrl/pinconf.h>
  30. #include <linux/slab.h>
  31. #include <mach/pinconf-tegra.h>
  32. #include "core.h"
  33. #include "pinctrl-tegra.h"
  34. struct tegra_pmx {
  35. struct device *dev;
  36. struct pinctrl_dev *pctl;
  37. const struct tegra_pinctrl_soc_data *soc;
  38. int nbanks;
  39. void __iomem **regs;
  40. };
  41. static inline u32 pmx_readl(struct tegra_pmx *pmx, u32 bank, u32 reg)
  42. {
  43. return readl(pmx->regs[bank] + reg);
  44. }
  45. static inline void pmx_writel(struct tegra_pmx *pmx, u32 val, u32 bank, u32 reg)
  46. {
  47. writel(val, pmx->regs[bank] + reg);
  48. }
  49. static int tegra_pinctrl_get_groups_count(struct pinctrl_dev *pctldev)
  50. {
  51. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  52. return pmx->soc->ngroups;
  53. }
  54. static const char *tegra_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
  55. unsigned group)
  56. {
  57. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  58. return pmx->soc->groups[group].name;
  59. }
  60. static int tegra_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
  61. unsigned group,
  62. const unsigned **pins,
  63. unsigned *num_pins)
  64. {
  65. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  66. *pins = pmx->soc->groups[group].pins;
  67. *num_pins = pmx->soc->groups[group].npins;
  68. return 0;
  69. }
  70. #ifdef CONFIG_DEBUG_FS
  71. static void tegra_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
  72. struct seq_file *s,
  73. unsigned offset)
  74. {
  75. seq_printf(s, " %s", dev_name(pctldev->dev));
  76. }
  77. #endif
  78. static int reserve_map(struct pinctrl_map **map, unsigned *reserved_maps,
  79. unsigned *num_maps, unsigned reserve)
  80. {
  81. unsigned old_num = *reserved_maps;
  82. unsigned new_num = *num_maps + reserve;
  83. struct pinctrl_map *new_map;
  84. if (old_num >= new_num)
  85. return 0;
  86. new_map = krealloc(*map, sizeof(*new_map) * new_num, GFP_KERNEL);
  87. if (!new_map)
  88. return -ENOMEM;
  89. memset(new_map + old_num, 0, (new_num - old_num) * sizeof(*new_map));
  90. *map = new_map;
  91. *reserved_maps = new_num;
  92. return 0;
  93. }
  94. static int add_map_mux(struct pinctrl_map **map, unsigned *reserved_maps,
  95. unsigned *num_maps, const char *group,
  96. const char *function)
  97. {
  98. if (*num_maps == *reserved_maps)
  99. return -ENOSPC;
  100. (*map)[*num_maps].type = PIN_MAP_TYPE_MUX_GROUP;
  101. (*map)[*num_maps].data.mux.group = group;
  102. (*map)[*num_maps].data.mux.function = function;
  103. (*num_maps)++;
  104. return 0;
  105. }
  106. static int add_map_configs(struct pinctrl_map **map, unsigned *reserved_maps,
  107. unsigned *num_maps, const char *group,
  108. unsigned long *configs, unsigned num_configs)
  109. {
  110. unsigned long *dup_configs;
  111. if (*num_maps == *reserved_maps)
  112. return -ENOSPC;
  113. dup_configs = kmemdup(configs, num_configs * sizeof(*dup_configs),
  114. GFP_KERNEL);
  115. if (!dup_configs)
  116. return -ENOMEM;
  117. (*map)[*num_maps].type = PIN_MAP_TYPE_CONFIGS_GROUP;
  118. (*map)[*num_maps].data.configs.group_or_pin = group;
  119. (*map)[*num_maps].data.configs.configs = dup_configs;
  120. (*map)[*num_maps].data.configs.num_configs = num_configs;
  121. (*num_maps)++;
  122. return 0;
  123. }
  124. static int add_config(unsigned long **configs, unsigned *num_configs,
  125. unsigned long config)
  126. {
  127. unsigned old_num = *num_configs;
  128. unsigned new_num = old_num + 1;
  129. unsigned long *new_configs;
  130. new_configs = krealloc(*configs, sizeof(*new_configs) * new_num,
  131. GFP_KERNEL);
  132. if (!new_configs)
  133. return -ENOMEM;
  134. new_configs[old_num] = config;
  135. *configs = new_configs;
  136. *num_configs = new_num;
  137. return 0;
  138. }
  139. void tegra_pinctrl_dt_free_map(struct pinctrl_dev *pctldev,
  140. struct pinctrl_map *map, unsigned num_maps)
  141. {
  142. int i;
  143. for (i = 0; i < num_maps; i++)
  144. if (map[i].type == PIN_MAP_TYPE_CONFIGS_GROUP)
  145. kfree(map[i].data.configs.configs);
  146. kfree(map);
  147. }
  148. static const struct cfg_param {
  149. const char *property;
  150. enum tegra_pinconf_param param;
  151. } cfg_params[] = {
  152. {"nvidia,pull", TEGRA_PINCONF_PARAM_PULL},
  153. {"nvidia,tristate", TEGRA_PINCONF_PARAM_TRISTATE},
  154. {"nvidia,enable-input", TEGRA_PINCONF_PARAM_ENABLE_INPUT},
  155. {"nvidia,open-drain", TEGRA_PINCONF_PARAM_OPEN_DRAIN},
  156. {"nvidia,lock", TEGRA_PINCONF_PARAM_LOCK},
  157. {"nvidia,io-reset", TEGRA_PINCONF_PARAM_IORESET},
  158. {"nvidia,high-speed-mode", TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE},
  159. {"nvidia,schmitt", TEGRA_PINCONF_PARAM_SCHMITT},
  160. {"nvidia,low-power-mode", TEGRA_PINCONF_PARAM_LOW_POWER_MODE},
  161. {"nvidia,pull-down-strength", TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH},
  162. {"nvidia,pull-up-strength", TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH},
  163. {"nvidia,slew-rate-falling", TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING},
  164. {"nvidia,slew-rate-rising", TEGRA_PINCONF_PARAM_SLEW_RATE_RISING},
  165. };
  166. int tegra_pinctrl_dt_subnode_to_map(struct device_node *np,
  167. struct pinctrl_map **map,
  168. unsigned *reserved_maps,
  169. unsigned *num_maps)
  170. {
  171. int ret, i;
  172. const char *function;
  173. u32 val;
  174. unsigned long config;
  175. unsigned long *configs = NULL;
  176. unsigned num_configs = 0;
  177. unsigned reserve;
  178. struct property *prop;
  179. const char *group;
  180. ret = of_property_read_string(np, "nvidia,function", &function);
  181. if (ret < 0)
  182. function = NULL;
  183. for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
  184. ret = of_property_read_u32(np, cfg_params[i].property, &val);
  185. if (!ret) {
  186. config = TEGRA_PINCONF_PACK(cfg_params[i].param, val);
  187. ret = add_config(&configs, &num_configs, config);
  188. if (ret < 0)
  189. goto exit;
  190. }
  191. }
  192. reserve = 0;
  193. if (function != NULL)
  194. reserve++;
  195. if (num_configs)
  196. reserve++;
  197. ret = of_property_count_strings(np, "nvidia,pins");
  198. if (ret < 0)
  199. goto exit;
  200. reserve *= ret;
  201. ret = reserve_map(map, reserved_maps, num_maps, reserve);
  202. if (ret < 0)
  203. goto exit;
  204. of_property_for_each_string(np, "nvidia,pins", prop, group) {
  205. if (function) {
  206. ret = add_map_mux(map, reserved_maps, num_maps,
  207. group, function);
  208. if (ret < 0)
  209. goto exit;
  210. }
  211. if (num_configs) {
  212. ret = add_map_configs(map, reserved_maps, num_maps,
  213. group, configs, num_configs);
  214. if (ret < 0)
  215. goto exit;
  216. }
  217. }
  218. ret = 0;
  219. exit:
  220. kfree(configs);
  221. return ret;
  222. }
  223. int tegra_pinctrl_dt_node_to_map(struct pinctrl_dev *pctldev,
  224. struct device_node *np_config,
  225. struct pinctrl_map **map, unsigned *num_maps)
  226. {
  227. unsigned reserved_maps;
  228. struct device_node *np;
  229. int ret;
  230. reserved_maps = 0;
  231. *map = NULL;
  232. *num_maps = 0;
  233. for_each_child_of_node(np_config, np) {
  234. ret = tegra_pinctrl_dt_subnode_to_map(np, map, &reserved_maps,
  235. num_maps);
  236. if (ret < 0) {
  237. tegra_pinctrl_dt_free_map(pctldev, *map, *num_maps);
  238. return ret;
  239. }
  240. }
  241. return 0;
  242. }
  243. static struct pinctrl_ops tegra_pinctrl_ops = {
  244. .get_groups_count = tegra_pinctrl_get_groups_count,
  245. .get_group_name = tegra_pinctrl_get_group_name,
  246. .get_group_pins = tegra_pinctrl_get_group_pins,
  247. #ifdef CONFIG_DEBUG_FS
  248. .pin_dbg_show = tegra_pinctrl_pin_dbg_show,
  249. #endif
  250. .dt_node_to_map = tegra_pinctrl_dt_node_to_map,
  251. .dt_free_map = tegra_pinctrl_dt_free_map,
  252. };
  253. static int tegra_pinctrl_get_funcs_count(struct pinctrl_dev *pctldev)
  254. {
  255. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  256. return pmx->soc->nfunctions;
  257. }
  258. static const char *tegra_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
  259. unsigned function)
  260. {
  261. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  262. return pmx->soc->functions[function].name;
  263. }
  264. static int tegra_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
  265. unsigned function,
  266. const char * const **groups,
  267. unsigned * const num_groups)
  268. {
  269. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  270. *groups = pmx->soc->functions[function].groups;
  271. *num_groups = pmx->soc->functions[function].ngroups;
  272. return 0;
  273. }
  274. static int tegra_pinctrl_enable(struct pinctrl_dev *pctldev, unsigned function,
  275. unsigned group)
  276. {
  277. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  278. const struct tegra_pingroup *g;
  279. int i;
  280. u32 val;
  281. g = &pmx->soc->groups[group];
  282. if (g->mux_reg < 0)
  283. return -EINVAL;
  284. for (i = 0; i < ARRAY_SIZE(g->funcs); i++) {
  285. if (g->funcs[i] == function)
  286. break;
  287. }
  288. if (i == ARRAY_SIZE(g->funcs))
  289. return -EINVAL;
  290. val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
  291. val &= ~(0x3 << g->mux_bit);
  292. val |= i << g->mux_bit;
  293. pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
  294. return 0;
  295. }
  296. static void tegra_pinctrl_disable(struct pinctrl_dev *pctldev,
  297. unsigned function, unsigned group)
  298. {
  299. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  300. const struct tegra_pingroup *g;
  301. u32 val;
  302. g = &pmx->soc->groups[group];
  303. if (g->mux_reg < 0)
  304. return;
  305. val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
  306. val &= ~(0x3 << g->mux_bit);
  307. val |= g->func_safe << g->mux_bit;
  308. pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
  309. }
  310. static struct pinmux_ops tegra_pinmux_ops = {
  311. .get_functions_count = tegra_pinctrl_get_funcs_count,
  312. .get_function_name = tegra_pinctrl_get_func_name,
  313. .get_function_groups = tegra_pinctrl_get_func_groups,
  314. .enable = tegra_pinctrl_enable,
  315. .disable = tegra_pinctrl_disable,
  316. };
  317. static int tegra_pinconf_reg(struct tegra_pmx *pmx,
  318. const struct tegra_pingroup *g,
  319. enum tegra_pinconf_param param,
  320. bool report_err,
  321. s8 *bank, s16 *reg, s8 *bit, s8 *width)
  322. {
  323. switch (param) {
  324. case TEGRA_PINCONF_PARAM_PULL:
  325. *bank = g->pupd_bank;
  326. *reg = g->pupd_reg;
  327. *bit = g->pupd_bit;
  328. *width = 2;
  329. break;
  330. case TEGRA_PINCONF_PARAM_TRISTATE:
  331. *bank = g->tri_bank;
  332. *reg = g->tri_reg;
  333. *bit = g->tri_bit;
  334. *width = 1;
  335. break;
  336. case TEGRA_PINCONF_PARAM_ENABLE_INPUT:
  337. *bank = g->einput_bank;
  338. *reg = g->einput_reg;
  339. *bit = g->einput_bit;
  340. *width = 1;
  341. break;
  342. case TEGRA_PINCONF_PARAM_OPEN_DRAIN:
  343. *bank = g->odrain_bank;
  344. *reg = g->odrain_reg;
  345. *bit = g->odrain_bit;
  346. *width = 1;
  347. break;
  348. case TEGRA_PINCONF_PARAM_LOCK:
  349. *bank = g->lock_bank;
  350. *reg = g->lock_reg;
  351. *bit = g->lock_bit;
  352. *width = 1;
  353. break;
  354. case TEGRA_PINCONF_PARAM_IORESET:
  355. *bank = g->ioreset_bank;
  356. *reg = g->ioreset_reg;
  357. *bit = g->ioreset_bit;
  358. *width = 1;
  359. break;
  360. case TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE:
  361. *bank = g->drv_bank;
  362. *reg = g->drv_reg;
  363. *bit = g->hsm_bit;
  364. *width = 1;
  365. break;
  366. case TEGRA_PINCONF_PARAM_SCHMITT:
  367. *bank = g->drv_bank;
  368. *reg = g->drv_reg;
  369. *bit = g->schmitt_bit;
  370. *width = 1;
  371. break;
  372. case TEGRA_PINCONF_PARAM_LOW_POWER_MODE:
  373. *bank = g->drv_bank;
  374. *reg = g->drv_reg;
  375. *bit = g->lpmd_bit;
  376. *width = 1;
  377. break;
  378. case TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH:
  379. *bank = g->drv_bank;
  380. *reg = g->drv_reg;
  381. *bit = g->drvdn_bit;
  382. *width = g->drvdn_width;
  383. break;
  384. case TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH:
  385. *bank = g->drv_bank;
  386. *reg = g->drv_reg;
  387. *bit = g->drvup_bit;
  388. *width = g->drvup_width;
  389. break;
  390. case TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING:
  391. *bank = g->drv_bank;
  392. *reg = g->drv_reg;
  393. *bit = g->slwf_bit;
  394. *width = g->slwf_width;
  395. break;
  396. case TEGRA_PINCONF_PARAM_SLEW_RATE_RISING:
  397. *bank = g->drv_bank;
  398. *reg = g->drv_reg;
  399. *bit = g->slwr_bit;
  400. *width = g->slwr_width;
  401. break;
  402. default:
  403. dev_err(pmx->dev, "Invalid config param %04x\n", param);
  404. return -ENOTSUPP;
  405. }
  406. if (*reg < 0) {
  407. if (report_err)
  408. dev_err(pmx->dev,
  409. "Config param %04x not supported on group %s\n",
  410. param, g->name);
  411. return -ENOTSUPP;
  412. }
  413. return 0;
  414. }
  415. static int tegra_pinconf_get(struct pinctrl_dev *pctldev,
  416. unsigned pin, unsigned long *config)
  417. {
  418. return -ENOTSUPP;
  419. }
  420. static int tegra_pinconf_set(struct pinctrl_dev *pctldev,
  421. unsigned pin, unsigned long config)
  422. {
  423. return -ENOTSUPP;
  424. }
  425. static int tegra_pinconf_group_get(struct pinctrl_dev *pctldev,
  426. unsigned group, unsigned long *config)
  427. {
  428. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  429. enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(*config);
  430. u16 arg;
  431. const struct tegra_pingroup *g;
  432. int ret;
  433. s8 bank, bit, width;
  434. s16 reg;
  435. u32 val, mask;
  436. g = &pmx->soc->groups[group];
  437. ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
  438. &width);
  439. if (ret < 0)
  440. return ret;
  441. val = pmx_readl(pmx, bank, reg);
  442. mask = (1 << width) - 1;
  443. arg = (val >> bit) & mask;
  444. *config = TEGRA_PINCONF_PACK(param, arg);
  445. return 0;
  446. }
  447. static int tegra_pinconf_group_set(struct pinctrl_dev *pctldev,
  448. unsigned group, unsigned long config)
  449. {
  450. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  451. enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
  452. u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
  453. const struct tegra_pingroup *g;
  454. int ret;
  455. s8 bank, bit, width;
  456. s16 reg;
  457. u32 val, mask;
  458. g = &pmx->soc->groups[group];
  459. ret = tegra_pinconf_reg(pmx, g, param, true, &bank, &reg, &bit,
  460. &width);
  461. if (ret < 0)
  462. return ret;
  463. val = pmx_readl(pmx, bank, reg);
  464. /* LOCK can't be cleared */
  465. if (param == TEGRA_PINCONF_PARAM_LOCK) {
  466. if ((val & BIT(bit)) && !arg)
  467. return -EINVAL;
  468. }
  469. /* Special-case Boolean values; allow any non-zero as true */
  470. if (width == 1)
  471. arg = !!arg;
  472. /* Range-check user-supplied value */
  473. mask = (1 << width) - 1;
  474. if (arg & ~mask)
  475. return -EINVAL;
  476. /* Update register */
  477. val &= ~(mask << bit);
  478. val |= arg << bit;
  479. pmx_writel(pmx, val, bank, reg);
  480. return 0;
  481. }
  482. #ifdef CONFIG_DEBUG_FS
  483. static void tegra_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  484. struct seq_file *s, unsigned offset)
  485. {
  486. }
  487. static const char *strip_prefix(const char *s)
  488. {
  489. const char *comma = strchr(s, ',');
  490. if (!comma)
  491. return s;
  492. return comma + 1;
  493. }
  494. static void tegra_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  495. struct seq_file *s, unsigned group)
  496. {
  497. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  498. const struct tegra_pingroup *g;
  499. int i, ret;
  500. s8 bank, bit, width;
  501. s16 reg;
  502. u32 val;
  503. g = &pmx->soc->groups[group];
  504. for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
  505. ret = tegra_pinconf_reg(pmx, g, cfg_params[i].param, false,
  506. &bank, &reg, &bit, &width);
  507. if (ret < 0)
  508. continue;
  509. val = pmx_readl(pmx, bank, reg);
  510. val >>= bit;
  511. val &= (1 << width) - 1;
  512. seq_printf(s, "\n\t%s=%u",
  513. strip_prefix(cfg_params[i].property), val);
  514. }
  515. }
  516. static void tegra_pinconf_config_dbg_show(struct pinctrl_dev *pctldev,
  517. struct seq_file *s,
  518. unsigned long config)
  519. {
  520. enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
  521. u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
  522. const char *pname = "unknown";
  523. int i;
  524. for (i = 0; i < ARRAY_SIZE(cfg_params); i++) {
  525. if (cfg_params[i].param == param) {
  526. pname = cfg_params[i].property;
  527. break;
  528. }
  529. }
  530. seq_printf(s, "%s=%d", strip_prefix(pname), arg);
  531. }
  532. #endif
  533. struct pinconf_ops tegra_pinconf_ops = {
  534. .pin_config_get = tegra_pinconf_get,
  535. .pin_config_set = tegra_pinconf_set,
  536. .pin_config_group_get = tegra_pinconf_group_get,
  537. .pin_config_group_set = tegra_pinconf_group_set,
  538. #ifdef CONFIG_DEBUG_FS
  539. .pin_config_dbg_show = tegra_pinconf_dbg_show,
  540. .pin_config_group_dbg_show = tegra_pinconf_group_dbg_show,
  541. .pin_config_config_dbg_show = tegra_pinconf_config_dbg_show,
  542. #endif
  543. };
  544. static struct pinctrl_gpio_range tegra_pinctrl_gpio_range = {
  545. .name = "Tegra GPIOs",
  546. .id = 0,
  547. .base = 0,
  548. };
  549. static struct pinctrl_desc tegra_pinctrl_desc = {
  550. .pctlops = &tegra_pinctrl_ops,
  551. .pmxops = &tegra_pinmux_ops,
  552. .confops = &tegra_pinconf_ops,
  553. .owner = THIS_MODULE,
  554. };
  555. int __devinit tegra_pinctrl_probe(struct platform_device *pdev,
  556. const struct tegra_pinctrl_soc_data *soc_data)
  557. {
  558. struct tegra_pmx *pmx;
  559. struct resource *res;
  560. int i;
  561. pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
  562. if (!pmx) {
  563. dev_err(&pdev->dev, "Can't alloc tegra_pmx\n");
  564. return -ENOMEM;
  565. }
  566. pmx->dev = &pdev->dev;
  567. pmx->soc = soc_data;
  568. tegra_pinctrl_gpio_range.npins = pmx->soc->ngpios;
  569. tegra_pinctrl_desc.name = dev_name(&pdev->dev);
  570. tegra_pinctrl_desc.pins = pmx->soc->pins;
  571. tegra_pinctrl_desc.npins = pmx->soc->npins;
  572. for (i = 0; ; i++) {
  573. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  574. if (!res)
  575. break;
  576. }
  577. pmx->nbanks = i;
  578. pmx->regs = devm_kzalloc(&pdev->dev, pmx->nbanks * sizeof(*pmx->regs),
  579. GFP_KERNEL);
  580. if (!pmx->regs) {
  581. dev_err(&pdev->dev, "Can't alloc regs pointer\n");
  582. return -ENODEV;
  583. }
  584. for (i = 0; i < pmx->nbanks; i++) {
  585. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  586. if (!res) {
  587. dev_err(&pdev->dev, "Missing MEM resource\n");
  588. return -ENODEV;
  589. }
  590. if (!devm_request_mem_region(&pdev->dev, res->start,
  591. resource_size(res),
  592. dev_name(&pdev->dev))) {
  593. dev_err(&pdev->dev,
  594. "Couldn't request MEM resource %d\n", i);
  595. return -ENODEV;
  596. }
  597. pmx->regs[i] = devm_ioremap(&pdev->dev, res->start,
  598. resource_size(res));
  599. if (!pmx->regs[i]) {
  600. dev_err(&pdev->dev, "Couldn't ioremap regs %d\n", i);
  601. return -ENODEV;
  602. }
  603. }
  604. pmx->pctl = pinctrl_register(&tegra_pinctrl_desc, &pdev->dev, pmx);
  605. if (IS_ERR(pmx->pctl)) {
  606. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  607. return PTR_ERR(pmx->pctl);
  608. }
  609. pinctrl_add_gpio_range(pmx->pctl, &tegra_pinctrl_gpio_range);
  610. platform_set_drvdata(pdev, pmx);
  611. dev_dbg(&pdev->dev, "Probed Tegra pinctrl driver\n");
  612. return 0;
  613. }
  614. EXPORT_SYMBOL_GPL(tegra_pinctrl_probe);
  615. int __devexit tegra_pinctrl_remove(struct platform_device *pdev)
  616. {
  617. struct tegra_pmx *pmx = platform_get_drvdata(pdev);
  618. pinctrl_remove_gpio_range(pmx->pctl, &tegra_pinctrl_gpio_range);
  619. pinctrl_unregister(pmx->pctl);
  620. return 0;
  621. }
  622. EXPORT_SYMBOL_GPL(tegra_pinctrl_remove);