sh-sci.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702
  1. /* $Id: sh-sci.h,v 1.4 2004/02/19 16:43:56 lethal Exp $
  2. *
  3. * linux/drivers/serial/sh-sci.h
  4. *
  5. * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
  6. * Copyright (C) 1999, 2000 Niibe Yutaka
  7. * Copyright (C) 2000 Greg Banks
  8. * Copyright (C) 2002, 2003 Paul Mundt
  9. * Modified to support multiple serial ports. Stuart Menefy (May 2000).
  10. * Modified to support SH7300(SH-Mobile) SCIF. Takashi Kusuda (Jun 2003).
  11. * Modified to support H8/300 Series Yoshinori Sato (Feb 2004).
  12. */
  13. #include <linux/serial_core.h>
  14. #include <asm/io.h>
  15. #if defined(__H8300H__) || defined(__H8300S__)
  16. #include <asm/gpio.h>
  17. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  18. #include <asm/regs306x.h>
  19. #endif
  20. #if defined(CONFIG_H8S2678)
  21. #include <asm/regs267x.h>
  22. #endif
  23. #endif
  24. #if defined(CONFIG_CPU_SUBTYPE_SH7708)
  25. # define SCSPTR 0xffffff7c /* 8 bit */
  26. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  27. # define SCI_ONLY
  28. #elif defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  29. defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  30. defined(CONFIG_CPU_SUBTYPE_SH7706)
  31. # define SCPCR 0xA4000116 /* 16 bit SCI and SCIF */
  32. # define SCPDR 0xA4000136 /* 8 bit SCI and SCIF */
  33. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  34. # define SCI_AND_SCIF
  35. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  36. # define SCIF0 0xA4400000
  37. # define SCIF2 0xA4410000
  38. # define SCSMR_Ir 0xA44A0000
  39. # define IRDA_SCIF SCIF0
  40. # define SCPCR 0xA4000116
  41. # define SCPDR 0xA4000136
  42. /* Set the clock source,
  43. * SCIF2 (0xA4410000) -> External clock, SCK pin used as clock input
  44. * SCIF0 (0xA4400000) -> Internal clock, SCK pin as serial clock output
  45. */
  46. # define SCSCR_INIT(port) (port->mapbase == SCIF2) ? 0xF3 : 0xF0
  47. # define SCIF_ONLY
  48. #elif defined(CONFIG_SH_RTS7751R2D)
  49. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  50. # define SCIF_ORER 0x0001 /* overrun error bit */
  51. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  52. # define SCIF_ONLY
  53. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || defined(CONFIG_CPU_SUBTYPE_SH7751)
  54. # define SCSPTR1 0xffe0001c /* 8 bit SCI */
  55. # define SCSPTR2 0xFFE80020 /* 16 bit SCIF */
  56. # define SCIF_ORER 0x0001 /* overrun error bit */
  57. # define SCSCR_INIT(port) (((port)->type == PORT_SCI) ? \
  58. 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */ : \
  59. 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */ )
  60. # define SCI_AND_SCIF
  61. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  62. # define SCSPTR0 0xfe600024 /* 16 bit SCIF */
  63. # define SCSPTR1 0xfe610024 /* 16 bit SCIF */
  64. # define SCSPTR2 0xfe620024 /* 16 bit SCIF */
  65. # define SCIF_ORER 0x0001 /* overrun error bit */
  66. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  67. # define SCIF_ONLY
  68. #elif defined(CONFIG_CPU_SUBTYPE_SH7300)
  69. # define SCPCR 0xA4050116 /* 16 bit SCIF */
  70. # define SCPDR 0xA4050136 /* 16 bit SCIF */
  71. # define SCSCR_INIT(port) 0x0030 /* TIE=0,RIE=0,TE=1,RE=1 */
  72. # define SCIF_ONLY
  73. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  74. # define SCSPTR0 0xA4400000 /* 16 bit SCIF */
  75. # define SCI_NPORTS 2
  76. # define SCIF_ORER 0x0001 /* overrun error bit */
  77. # define PACR 0xa4050100
  78. # define PBCR 0xa4050102
  79. # define SCSCR_INIT(port) 0x3B
  80. # define SCIF_ONLY
  81. #elif defined(CONFIG_CPU_SUBTYPE_SH73180)
  82. # define SCPDR 0xA4050138 /* 16 bit SCIF */
  83. # define SCSPTR2 SCPDR
  84. # define SCIF_ORER 0x0001 /* overrun error bit */
  85. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1 */
  86. # define SCIF_ONLY
  87. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  88. # define SCSPTR0 0xffe00010 /* 16 bit SCIF */
  89. # define SCSPTR1 0xffe10010 /* 16 bit SCIF */
  90. # define SCSPTR2 0xffe20010 /* 16 bit SCIF */
  91. # define SCSPTR3 0xffe30010 /* 16 bit SCIF */
  92. # define SCSCR_INIT(port) 0x32 /* TIE=0,RIE=0,TE=1,RE=1,REIE=0,CKE=1 */
  93. # define SCIF_ONLY
  94. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  95. # define SCPDR0 0xA405013E /* 16 bit SCIF0 PSDR */
  96. # define SCSPTR0 SCPDR0
  97. # define SCIF_ORER 0x0001 /* overrun error bit */
  98. # define SCSCR_INIT(port) 0x0038 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  99. # define SCIF_ONLY
  100. # define PORT_PSCR 0xA405011E
  101. #elif defined(CONFIG_CPU_SUBTYPE_SH4_202)
  102. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  103. # define SCIF_ORER 0x0001 /* overrun error bit */
  104. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  105. # define SCIF_ONLY
  106. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  107. # define SCSPTR1 0xffe00020 /* 16 bit SCIF */
  108. # define SCSPTR2 0xffe80020 /* 16 bit SCIF */
  109. # define SCIF_ORER 0x0001 /* overrun error bit */
  110. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  111. # define SCIF_ONLY
  112. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  113. # include <asm/hardware.h>
  114. # define SCIF_BASE_ADDR 0x01030000
  115. # define SCIF_ADDR_SH5 PHYS_PERIPHERAL_BLOCK+SCIF_BASE_ADDR
  116. # define SCIF_PTR2_OFFS 0x0000020
  117. # define SCIF_LSR2_OFFS 0x0000024
  118. # define SCSPTR2 ((port->mapbase)+SCIF_PTR2_OFFS) /* 16 bit SCIF */
  119. # define SCLSR2 ((port->mapbase)+SCIF_LSR2_OFFS) /* 16 bit SCIF */
  120. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,
  121. TE=1,RE=1,REIE=1 */
  122. # define SCIF_ONLY
  123. #elif defined(CONFIG_H83007) || defined(CONFIG_H83068)
  124. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  125. # define SCI_ONLY
  126. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  127. #elif defined(CONFIG_H8S2678)
  128. # define SCSCR_INIT(port) 0x30 /* TIE=0,RIE=0,TE=1,RE=1 */
  129. # define SCI_ONLY
  130. # define H8300_SCI_DR(ch) *(volatile char *)(P1DR + h8300_sci_pins[ch].port)
  131. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  132. # define SCSPTR0 0xff923020 /* 16 bit SCIF */
  133. # define SCSPTR1 0xff924020 /* 16 bit SCIF */
  134. # define SCSPTR2 0xff925020 /* 16 bit SCIF */
  135. # define SCIF_ORER 0x0001 /* overrun error bit */
  136. # define SCSCR_INIT(port) 0x3c /* TIE=0,RIE=0,TE=1,RE=1,REIE=1,cke=2 */
  137. # define SCIF_ONLY
  138. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  139. # define SCSPTR0 0xffe00024 /* 16 bit SCIF */
  140. # define SCSPTR1 0xffe10024 /* 16 bit SCIF */
  141. # define SCIF_ORER 0x0001 /* Overrun error bit */
  142. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  143. # define SCIF_ONLY
  144. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  145. # define SCSPTR0 0xffea0024 /* 16 bit SCIF */
  146. # define SCSPTR1 0xffeb0024 /* 16 bit SCIF */
  147. # define SCSPTR2 0xffec0024 /* 16 bit SCIF */
  148. # define SCSPTR3 0xffed0024 /* 16 bit SCIF */
  149. # define SCSPTR4 0xffee0024 /* 16 bit SCIF */
  150. # define SCSPTR5 0xffef0024 /* 16 bit SCIF */
  151. # define SCIF_OPER 0x0001 /* Overrun error bit */
  152. # define SCSCR_INIT(port) 0x3a /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  153. # define SCIF_ONLY
  154. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  155. # define SCSPTR0 0xfffe8020 /* 16 bit SCIF */
  156. # define SCSPTR1 0xfffe8820 /* 16 bit SCIF */
  157. # define SCSPTR2 0xfffe9020 /* 16 bit SCIF */
  158. # define SCSPTR3 0xfffe9820 /* 16 bit SCIF */
  159. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  160. # define SCIF_ONLY
  161. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  162. # define SCSPTR0 0xf8400020 /* 16 bit SCIF */
  163. # define SCSPTR1 0xf8410020 /* 16 bit SCIF */
  164. # define SCSPTR2 0xf8420020 /* 16 bit SCIF */
  165. # define SCIF_ORER 0x0001 /* overrun error bit */
  166. # define SCSCR_INIT(port) 0x38 /* TIE=0,RIE=0,TE=1,RE=1,REIE=1 */
  167. # define SCIF_ONLY
  168. #else
  169. # error CPU subtype not defined
  170. #endif
  171. /* SCSCR */
  172. #define SCI_CTRL_FLAGS_TIE 0x80 /* all */
  173. #define SCI_CTRL_FLAGS_RIE 0x40 /* all */
  174. #define SCI_CTRL_FLAGS_TE 0x20 /* all */
  175. #define SCI_CTRL_FLAGS_RE 0x10 /* all */
  176. #if defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  177. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  178. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  179. defined(CONFIG_CPU_SUBTYPE_SH7785)
  180. #define SCI_CTRL_FLAGS_REIE 0x08 /* 7750 SCIF */
  181. #else
  182. #define SCI_CTRL_FLAGS_REIE 0
  183. #endif
  184. /* SCI_CTRL_FLAGS_MPIE 0x08 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  185. /* SCI_CTRL_FLAGS_TEIE 0x04 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  186. /* SCI_CTRL_FLAGS_CKE1 0x02 * all */
  187. /* SCI_CTRL_FLAGS_CKE0 0x01 * 7707 SCI/SCIF, 7708 SCI, 7709 SCI/SCIF, 7750 SCI */
  188. /* SCxSR SCI */
  189. #define SCI_TDRE 0x80 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  190. #define SCI_RDRF 0x40 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  191. #define SCI_ORER 0x20 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  192. #define SCI_FER 0x10 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  193. #define SCI_PER 0x08 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  194. #define SCI_TEND 0x04 /* 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  195. /* SCI_MPB 0x02 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  196. /* SCI_MPBT 0x01 * 7707 SCI, 7708 SCI, 7709 SCI, 7750 SCI */
  197. #define SCI_ERRORS ( SCI_PER | SCI_FER | SCI_ORER)
  198. /* SCxSR SCIF */
  199. #define SCIF_ER 0x0080 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  200. #define SCIF_TEND 0x0040 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  201. #define SCIF_TDFE 0x0020 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  202. #define SCIF_BRK 0x0010 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  203. #define SCIF_FER 0x0008 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  204. #define SCIF_PER 0x0004 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  205. #define SCIF_RDF 0x0002 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  206. #define SCIF_DR 0x0001 /* 7705 SCIF, 7707 SCIF, 7709 SCIF, 7750 SCIF */
  207. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  208. #define SCIF_ORER 0x0200
  209. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK | SCIF_ORER)
  210. #define SCIF_RFDC_MASK 0x007f
  211. #define SCIF_TXROOM_MAX 64
  212. #else
  213. #define SCIF_ERRORS ( SCIF_PER | SCIF_FER | SCIF_ER | SCIF_BRK)
  214. #define SCIF_RFDC_MASK 0x001f
  215. #define SCIF_TXROOM_MAX 16
  216. #endif
  217. #if defined(SCI_ONLY)
  218. # define SCxSR_TEND(port) SCI_TEND
  219. # define SCxSR_ERRORS(port) SCI_ERRORS
  220. # define SCxSR_RDxF(port) SCI_RDRF
  221. # define SCxSR_TDxE(port) SCI_TDRE
  222. # define SCxSR_ORER(port) SCI_ORER
  223. # define SCxSR_FER(port) SCI_FER
  224. # define SCxSR_PER(port) SCI_PER
  225. # define SCxSR_BRK(port) 0x00
  226. # define SCxSR_RDxF_CLEAR(port) 0xbc
  227. # define SCxSR_ERROR_CLEAR(port) 0xc4
  228. # define SCxSR_TDxE_CLEAR(port) 0x78
  229. # define SCxSR_BREAK_CLEAR(port) 0xc4
  230. #elif defined(SCIF_ONLY)
  231. # define SCxSR_TEND(port) SCIF_TEND
  232. # define SCxSR_ERRORS(port) SCIF_ERRORS
  233. # define SCxSR_RDxF(port) SCIF_RDF
  234. # define SCxSR_TDxE(port) SCIF_TDFE
  235. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  236. # define SCxSR_ORER(port) SCIF_ORER
  237. #else
  238. # define SCxSR_ORER(port) 0x0000
  239. #endif
  240. # define SCxSR_FER(port) SCIF_FER
  241. # define SCxSR_PER(port) SCIF_PER
  242. # define SCxSR_BRK(port) SCIF_BRK
  243. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || defined(CONFIG_CPU_SUBTYPE_SH7705)
  244. # define SCxSR_RDxF_CLEAR(port) (sci_in(port,SCxSR)&0xfffc)
  245. # define SCxSR_ERROR_CLEAR(port) (sci_in(port,SCxSR)&0xfd73)
  246. # define SCxSR_TDxE_CLEAR(port) (sci_in(port,SCxSR)&0xffdf)
  247. # define SCxSR_BREAK_CLEAR(port) (sci_in(port,SCxSR)&0xffe3)
  248. #else
  249. /* SH7705 can also use this, clearing is same between 7705 and 7709 and 7300 */
  250. # define SCxSR_RDxF_CLEAR(port) 0x00fc
  251. # define SCxSR_ERROR_CLEAR(port) 0x0073
  252. # define SCxSR_TDxE_CLEAR(port) 0x00df
  253. # define SCxSR_BREAK_CLEAR(port) 0x00e3
  254. #endif
  255. #else
  256. # define SCxSR_TEND(port) (((port)->type == PORT_SCI) ? SCI_TEND : SCIF_TEND)
  257. # define SCxSR_ERRORS(port) (((port)->type == PORT_SCI) ? SCI_ERRORS : SCIF_ERRORS)
  258. # define SCxSR_RDxF(port) (((port)->type == PORT_SCI) ? SCI_RDRF : SCIF_RDF)
  259. # define SCxSR_TDxE(port) (((port)->type == PORT_SCI) ? SCI_TDRE : SCIF_TDFE)
  260. # define SCxSR_ORER(port) (((port)->type == PORT_SCI) ? SCI_ORER : 0x0000)
  261. # define SCxSR_FER(port) (((port)->type == PORT_SCI) ? SCI_FER : SCIF_FER)
  262. # define SCxSR_PER(port) (((port)->type == PORT_SCI) ? SCI_PER : SCIF_PER)
  263. # define SCxSR_BRK(port) (((port)->type == PORT_SCI) ? 0x00 : SCIF_BRK)
  264. # define SCxSR_RDxF_CLEAR(port) (((port)->type == PORT_SCI) ? 0xbc : 0x00fc)
  265. # define SCxSR_ERROR_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x0073)
  266. # define SCxSR_TDxE_CLEAR(port) (((port)->type == PORT_SCI) ? 0x78 : 0x00df)
  267. # define SCxSR_BREAK_CLEAR(port) (((port)->type == PORT_SCI) ? 0xc4 : 0x00e3)
  268. #endif
  269. /* SCFCR */
  270. #define SCFCR_RFRST 0x0002
  271. #define SCFCR_TFRST 0x0004
  272. #define SCFCR_TCRST 0x4000
  273. #define SCFCR_MCE 0x0008
  274. #define SCI_MAJOR 204
  275. #define SCI_MINOR_START 8
  276. /* Generic serial flags */
  277. #define SCI_RX_THROTTLE 0x0000001
  278. #define SCI_MAGIC 0xbabeface
  279. /*
  280. * Events are used to schedule things to happen at timer-interrupt
  281. * time, instead of at rs interrupt time.
  282. */
  283. #define SCI_EVENT_WRITE_WAKEUP 0
  284. #define SCI_IN(size, offset) \
  285. unsigned int addr = port->mapbase + (offset); \
  286. if ((size) == 8) { \
  287. return ctrl_inb(addr); \
  288. } else { \
  289. return ctrl_inw(addr); \
  290. }
  291. #define SCI_OUT(size, offset, value) \
  292. unsigned int addr = port->mapbase + (offset); \
  293. if ((size) == 8) { \
  294. ctrl_outb(value, addr); \
  295. } else { \
  296. ctrl_outw(value, addr); \
  297. }
  298. #define CPU_SCIx_FNS(name, sci_offset, sci_size, scif_offset, scif_size)\
  299. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  300. { \
  301. if (port->type == PORT_SCI) { \
  302. SCI_IN(sci_size, sci_offset) \
  303. } else { \
  304. SCI_IN(scif_size, scif_offset); \
  305. } \
  306. } \
  307. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  308. { \
  309. if (port->type == PORT_SCI) { \
  310. SCI_OUT(sci_size, sci_offset, value) \
  311. } else { \
  312. SCI_OUT(scif_size, scif_offset, value); \
  313. } \
  314. }
  315. #define CPU_SCIF_FNS(name, scif_offset, scif_size) \
  316. static inline unsigned int sci_##name##_in(struct uart_port *port) \
  317. { \
  318. SCI_IN(scif_size, scif_offset); \
  319. } \
  320. static inline void sci_##name##_out(struct uart_port *port, unsigned int value) \
  321. { \
  322. SCI_OUT(scif_size, scif_offset, value); \
  323. }
  324. #define CPU_SCI_FNS(name, sci_offset, sci_size) \
  325. static inline unsigned int sci_##name##_in(struct uart_port* port) \
  326. { \
  327. SCI_IN(sci_size, sci_offset); \
  328. } \
  329. static inline void sci_##name##_out(struct uart_port* port, unsigned int value) \
  330. { \
  331. SCI_OUT(sci_size, sci_offset, value); \
  332. }
  333. #ifdef CONFIG_CPU_SH3
  334. #if defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  335. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  336. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  337. h8_sci_offset, h8_sci_size) \
  338. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  339. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  340. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  341. #elif defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  342. defined(CONFIG_CPU_SUBTYPE_SH7705)
  343. #define SCIF_FNS(name, scif_offset, scif_size) \
  344. CPU_SCIF_FNS(name, scif_offset, scif_size)
  345. #else
  346. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  347. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  348. h8_sci_offset, h8_sci_size) \
  349. CPU_SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh3_scif_offset, sh3_scif_size)
  350. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  351. CPU_SCIF_FNS(name, sh3_scif_offset, sh3_scif_size)
  352. #endif
  353. #elif defined(__H8300H__) || defined(__H8300S__)
  354. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  355. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  356. h8_sci_offset, h8_sci_size) \
  357. CPU_SCI_FNS(name, h8_sci_offset, h8_sci_size)
  358. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size)
  359. #else
  360. #define SCIx_FNS(name, sh3_sci_offset, sh3_sci_size, sh4_sci_offset, sh4_sci_size, \
  361. sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size, \
  362. h8_sci_offset, h8_sci_size) \
  363. CPU_SCIx_FNS(name, sh4_sci_offset, sh4_sci_size, sh4_scif_offset, sh4_scif_size)
  364. #define SCIF_FNS(name, sh3_scif_offset, sh3_scif_size, sh4_scif_offset, sh4_scif_size) \
  365. CPU_SCIF_FNS(name, sh4_scif_offset, sh4_scif_size)
  366. #endif
  367. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  368. defined(CONFIG_CPU_SUBTYPE_SH7705)
  369. SCIF_FNS(SCSMR, 0x00, 16)
  370. SCIF_FNS(SCBRR, 0x04, 8)
  371. SCIF_FNS(SCSCR, 0x08, 16)
  372. SCIF_FNS(SCTDSR, 0x0c, 8)
  373. SCIF_FNS(SCFER, 0x10, 16)
  374. SCIF_FNS(SCxSR, 0x14, 16)
  375. SCIF_FNS(SCFCR, 0x18, 16)
  376. SCIF_FNS(SCFDR, 0x1c, 16)
  377. SCIF_FNS(SCxTDR, 0x20, 8)
  378. SCIF_FNS(SCxRDR, 0x24, 8)
  379. SCIF_FNS(SCLSR, 0x24, 16)
  380. #else
  381. /* reg SCI/SH3 SCI/SH4 SCIF/SH3 SCIF/SH4 SCI/H8*/
  382. /* name off sz off sz off sz off sz off sz*/
  383. SCIx_FNS(SCSMR, 0x00, 8, 0x00, 8, 0x00, 8, 0x00, 16, 0x00, 8)
  384. SCIx_FNS(SCBRR, 0x02, 8, 0x04, 8, 0x02, 8, 0x04, 8, 0x01, 8)
  385. SCIx_FNS(SCSCR, 0x04, 8, 0x08, 8, 0x04, 8, 0x08, 16, 0x02, 8)
  386. SCIx_FNS(SCxTDR, 0x06, 8, 0x0c, 8, 0x06, 8, 0x0C, 8, 0x03, 8)
  387. SCIx_FNS(SCxSR, 0x08, 8, 0x10, 8, 0x08, 16, 0x10, 16, 0x04, 8)
  388. SCIx_FNS(SCxRDR, 0x0a, 8, 0x14, 8, 0x0A, 8, 0x14, 8, 0x05, 8)
  389. SCIF_FNS(SCFCR, 0x0c, 8, 0x18, 16)
  390. #if defined(CONFIG_CPU_SUBTYPE_SH7760) || \
  391. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  392. defined(CONFIG_CPU_SUBTYPE_SH7785)
  393. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  394. SCIF_FNS(SCTFDR, 0x0e, 16, 0x1C, 16)
  395. SCIF_FNS(SCRFDR, 0x0e, 16, 0x20, 16)
  396. SCIF_FNS(SCSPTR, 0, 0, 0x24, 16)
  397. SCIF_FNS(SCLSR, 0, 0, 0x28, 16)
  398. #else
  399. SCIF_FNS(SCFDR, 0x0e, 16, 0x1C, 16)
  400. SCIF_FNS(SCSPTR, 0, 0, 0x20, 16)
  401. SCIF_FNS(SCLSR, 0, 0, 0x24, 16)
  402. #endif
  403. #endif
  404. #define sci_in(port, reg) sci_##reg##_in(port)
  405. #define sci_out(port, reg, value) sci_##reg##_out(port, value)
  406. /* H8/300 series SCI pins assignment */
  407. #if defined(__H8300H__) || defined(__H8300S__)
  408. static const struct __attribute__((packed)) {
  409. int port; /* GPIO port no */
  410. unsigned short rx,tx; /* GPIO bit no */
  411. } h8300_sci_pins[] = {
  412. #if defined(CONFIG_H83007) || defined(CONFIG_H83068)
  413. { /* SCI0 */
  414. .port = H8300_GPIO_P9,
  415. .rx = H8300_GPIO_B2,
  416. .tx = H8300_GPIO_B0,
  417. },
  418. { /* SCI1 */
  419. .port = H8300_GPIO_P9,
  420. .rx = H8300_GPIO_B3,
  421. .tx = H8300_GPIO_B1,
  422. },
  423. { /* SCI2 */
  424. .port = H8300_GPIO_PB,
  425. .rx = H8300_GPIO_B7,
  426. .tx = H8300_GPIO_B6,
  427. }
  428. #elif defined(CONFIG_H8S2678)
  429. { /* SCI0 */
  430. .port = H8300_GPIO_P3,
  431. .rx = H8300_GPIO_B2,
  432. .tx = H8300_GPIO_B0,
  433. },
  434. { /* SCI1 */
  435. .port = H8300_GPIO_P3,
  436. .rx = H8300_GPIO_B3,
  437. .tx = H8300_GPIO_B1,
  438. },
  439. { /* SCI2 */
  440. .port = H8300_GPIO_P5,
  441. .rx = H8300_GPIO_B1,
  442. .tx = H8300_GPIO_B0,
  443. }
  444. #endif
  445. };
  446. #endif
  447. #if defined(CONFIG_CPU_SUBTYPE_SH7708)
  448. static inline int sci_rxd_in(struct uart_port *port)
  449. {
  450. if (port->mapbase == 0xfffffe80)
  451. return ctrl_inb(SCSPTR)&0x01 ? 1 : 0; /* SCI */
  452. return 1;
  453. }
  454. #elif defined(CONFIG_CPU_SUBTYPE_SH7707) || \
  455. defined(CONFIG_CPU_SUBTYPE_SH7709) || \
  456. defined(CONFIG_CPU_SUBTYPE_SH7706)
  457. static inline int sci_rxd_in(struct uart_port *port)
  458. {
  459. if (port->mapbase == 0xfffffe80)
  460. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCI */
  461. if (port->mapbase == 0xa4000150)
  462. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  463. if (port->mapbase == 0xa4000140)
  464. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  465. return 1;
  466. }
  467. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  468. static inline int sci_rxd_in(struct uart_port *port)
  469. {
  470. if (port->mapbase == SCIF0)
  471. return ctrl_inb(SCPDR)&0x04 ? 1 : 0; /* IRDA */
  472. if (port->mapbase == SCIF2)
  473. return ctrl_inb(SCPDR)&0x10 ? 1 : 0; /* SCIF */
  474. return 1;
  475. }
  476. #elif defined(CONFIG_CPU_SUBTYPE_SH7710) || defined(CONFIG_CPU_SUBTYPE_SH7712)
  477. static inline int sci_rxd_in(struct uart_port *port)
  478. {
  479. return sci_in(port,SCxSR)&0x0010 ? 1 : 0;
  480. }
  481. static inline void set_sh771x_scif_pfc(struct uart_port *port)
  482. {
  483. if (port->mapbase == 0xA4400000){
  484. ctrl_outw(ctrl_inw(PACR)&0xffc0,PACR);
  485. ctrl_outw(ctrl_inw(PBCR)&0x0fff,PBCR);
  486. return;
  487. }
  488. if (port->mapbase == 0xA4410000){
  489. ctrl_outw(ctrl_inw(PBCR)&0xf003,PBCR);
  490. return;
  491. }
  492. }
  493. #elif defined(CONFIG_CPU_SUBTYPE_SH7750) || \
  494. defined(CONFIG_CPU_SUBTYPE_SH7751) || \
  495. defined(CONFIG_CPU_SUBTYPE_SH4_202)
  496. static inline int sci_rxd_in(struct uart_port *port)
  497. {
  498. #ifndef SCIF_ONLY
  499. if (port->mapbase == 0xffe00000)
  500. return ctrl_inb(SCSPTR1)&0x01 ? 1 : 0; /* SCI */
  501. #endif
  502. #ifndef SCI_ONLY
  503. if (port->mapbase == 0xffe80000)
  504. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  505. #endif
  506. return 1;
  507. }
  508. #elif defined(CONFIG_CPU_SUBTYPE_SH7760)
  509. static inline int sci_rxd_in(struct uart_port *port)
  510. {
  511. if (port->mapbase == 0xfe600000)
  512. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  513. if (port->mapbase == 0xfe610000)
  514. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  515. if (port->mapbase == 0xfe620000)
  516. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  517. return 1;
  518. }
  519. #elif defined(CONFIG_CPU_SUBTYPE_SH7300)
  520. static inline int sci_rxd_in(struct uart_port *port)
  521. {
  522. if (port->mapbase == 0xa4430000)
  523. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCIF0 */
  524. return 1;
  525. }
  526. #elif defined(CONFIG_CPU_SUBTYPE_SH73180)
  527. static inline int sci_rxd_in(struct uart_port *port)
  528. {
  529. return ctrl_inb(SCPDR)&0x01 ? 1 : 0; /* SCIF0 */
  530. }
  531. #elif defined(CONFIG_CPU_SUBTYPE_SH7343)
  532. static inline int sci_rxd_in(struct uart_port *port)
  533. {
  534. if (port->mapbase == 0xffe00000)
  535. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  536. if (port->mapbase == 0xffe10000)
  537. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  538. if (port->mapbase == 0xffe20000)
  539. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  540. if (port->mapbase == 0xffe30000)
  541. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  542. return 1;
  543. }
  544. #elif defined(CONFIG_CPU_SUBTYPE_SH7722)
  545. static inline int sci_rxd_in(struct uart_port *port)
  546. {
  547. if (port->mapbase == 0xffe00000)
  548. return ctrl_inb(SCPDR0) & 0x0001 ? 1 : 0; /* SCIF0 */
  549. return 1;
  550. }
  551. #elif defined(CONFIG_CPU_SUBTYPE_ST40STB1)
  552. static inline int sci_rxd_in(struct uart_port *port)
  553. {
  554. if (port->mapbase == 0xffe00000)
  555. return ctrl_inw(SCSPTR1)&0x0001 ? 1 : 0; /* SCIF */
  556. else
  557. return ctrl_inw(SCSPTR2)&0x0001 ? 1 : 0; /* SCIF */
  558. }
  559. #elif defined(CONFIG_CPU_SUBTYPE_SH5_101) || defined(CONFIG_CPU_SUBTYPE_SH5_103)
  560. static inline int sci_rxd_in(struct uart_port *port)
  561. {
  562. return sci_in(port, SCSPTR)&0x0001 ? 1 : 0; /* SCIF */
  563. }
  564. #elif defined(__H8300H__) || defined(__H8300S__)
  565. static inline int sci_rxd_in(struct uart_port *port)
  566. {
  567. int ch = (port->mapbase - SMR0) >> 3;
  568. return (H8300_SCI_DR(ch) & h8300_sci_pins[ch].rx) ? 1 : 0;
  569. }
  570. #elif defined(CONFIG_CPU_SUBTYPE_SH7770)
  571. static inline int sci_rxd_in(struct uart_port *port)
  572. {
  573. if (port->mapbase == 0xff923000)
  574. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  575. if (port->mapbase == 0xff924000)
  576. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  577. if (port->mapbase == 0xff925000)
  578. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  579. return 1;
  580. }
  581. #elif defined(CONFIG_CPU_SUBTYPE_SH7780)
  582. static inline int sci_rxd_in(struct uart_port *port)
  583. {
  584. if (port->mapbase == 0xffe00000)
  585. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  586. if (port->mapbase == 0xffe10000)
  587. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  588. return 1;
  589. }
  590. #elif defined(CONFIG_CPU_SUBTYPE_SH7785)
  591. static inline int sci_rxd_in(struct uart_port *port)
  592. {
  593. if (port->mapbase == 0xffea0000)
  594. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  595. if (port->mapbase == 0xffeb0000)
  596. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  597. if (port->mapbase == 0xffec0000)
  598. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  599. if (port->mapbase == 0xffed0000)
  600. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  601. if (port->mapbase == 0xffee0000)
  602. return ctrl_inw(SCSPTR4) & 0x0001 ? 1 : 0; /* SCIF */
  603. if (port->mapbase == 0xffef0000)
  604. return ctrl_inw(SCSPTR5) & 0x0001 ? 1 : 0; /* SCIF */
  605. return 1;
  606. }
  607. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  608. static inline int sci_rxd_in(struct uart_port *port)
  609. {
  610. if (port->mapbase == 0xfffe8000)
  611. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  612. if (port->mapbase == 0xfffe8800)
  613. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  614. if (port->mapbase == 0xfffe9000)
  615. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  616. if (port->mapbase == 0xfffe9800)
  617. return ctrl_inw(SCSPTR3) & 0x0001 ? 1 : 0; /* SCIF */
  618. return 1;
  619. }
  620. #elif defined(CONFIG_CPU_SUBTYPE_SH7619)
  621. static inline int sci_rxd_in(struct uart_port *port)
  622. {
  623. if (port->mapbase == 0xf8400000)
  624. return ctrl_inw(SCSPTR0) & 0x0001 ? 1 : 0; /* SCIF */
  625. if (port->mapbase == 0xf8410000)
  626. return ctrl_inw(SCSPTR1) & 0x0001 ? 1 : 0; /* SCIF */
  627. if (port->mapbase == 0xf8420000)
  628. return ctrl_inw(SCSPTR2) & 0x0001 ? 1 : 0; /* SCIF */
  629. return 1;
  630. }
  631. #endif
  632. /*
  633. * Values for the BitRate Register (SCBRR)
  634. *
  635. * The values are actually divisors for a frequency which can
  636. * be internal to the SH3 (14.7456MHz) or derived from an external
  637. * clock source. This driver assumes the internal clock is used;
  638. * to support using an external clock source, config options or
  639. * possibly command-line options would need to be added.
  640. *
  641. * Also, to support speeds below 2400 (why?) the lower 2 bits of
  642. * the SCSMR register would also need to be set to non-zero values.
  643. *
  644. * -- Greg Banks 27Feb2000
  645. *
  646. * Answer: The SCBRR register is only eight bits, and the value in
  647. * it gets larger with lower baud rates. At around 2400 (depending on
  648. * the peripherial module clock) you run out of bits. However the
  649. * lower two bits of SCSMR allow the module clock to be divided down,
  650. * scaling the value which is needed in SCBRR.
  651. *
  652. * -- Stuart Menefy - 23 May 2000
  653. *
  654. * I meant, why would anyone bother with bitrates below 2400.
  655. *
  656. * -- Greg Banks - 7Jul2000
  657. *
  658. * You "speedist"! How will I use my 110bps ASR-33 teletype with paper
  659. * tape reader as a console!
  660. *
  661. * -- Mitch Davis - 15 Jul 2000
  662. */
  663. #if defined(CONFIG_CPU_SUBTYPE_SH7300) || \
  664. defined(CONFIG_CPU_SUBTYPE_SH7780) || \
  665. defined(CONFIG_CPU_SUBTYPE_SH7785)
  666. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(16*bps)-1)
  667. #elif defined(CONFIG_CPU_SUBTYPE_SH7705)
  668. #define SCBRR_VALUE(bps, clk) (((clk*2)+16*bps)/(32*bps)-1)
  669. #elif defined(__H8300H__) || defined(__H8300S__)
  670. #define SCBRR_VALUE(bps) (((CONFIG_CPU_CLOCK*1000/32)/bps)-1)
  671. #elif defined(CONFIG_SUPERH64)
  672. #define SCBRR_VALUE(bps) ((current_cpu_data.module_clock+16*bps)/(32*bps)-1)
  673. #else /* Generic SH */
  674. #define SCBRR_VALUE(bps, clk) ((clk+16*bps)/(32*bps)-1)
  675. #endif