blackfin.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * MUSB OTG controller driver for Blackfin Processors
  3. *
  4. * Copyright 2006-2008 Analog Devices Inc.
  5. *
  6. * Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/sched.h>
  13. #include <linux/slab.h>
  14. #include <linux/init.h>
  15. #include <linux/list.h>
  16. #include <linux/gpio.h>
  17. #include <linux/io.h>
  18. #include <asm/cacheflush.h>
  19. #include "musb_core.h"
  20. #include "blackfin.h"
  21. /*
  22. * Load an endpoint's FIFO
  23. */
  24. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  25. {
  26. void __iomem *fifo = hw_ep->fifo;
  27. void __iomem *epio = hw_ep->regs;
  28. prefetch((u8 *)src);
  29. musb_writew(epio, MUSB_TXCOUNT, len);
  30. DBG(4, "TX ep%d fifo %p count %d buf %p, epio %p\n",
  31. hw_ep->epnum, fifo, len, src, epio);
  32. dump_fifo_data(src, len);
  33. if (unlikely((unsigned long)src & 0x01))
  34. outsw_8((unsigned long)fifo, src,
  35. len & 0x01 ? (len >> 1) + 1 : len >> 1);
  36. else
  37. outsw((unsigned long)fifo, src,
  38. len & 0x01 ? (len >> 1) + 1 : len >> 1);
  39. }
  40. /*
  41. * Unload an endpoint's FIFO
  42. */
  43. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  44. {
  45. void __iomem *fifo = hw_ep->fifo;
  46. u8 epnum = hw_ep->epnum;
  47. u16 dma_reg = 0;
  48. DBG(4, "%cX ep%d fifo %p count %d buf %p\n",
  49. 'R', hw_ep->epnum, fifo, len, dst);
  50. #ifdef CONFIG_BF52x
  51. invalidate_dcache_range((unsigned int)dst,
  52. (unsigned int)(dst + len));
  53. /* Setup DMA address register */
  54. dma_reg = (u16) ((u32) dst & 0xFFFF);
  55. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_LOW), dma_reg);
  56. SSYNC();
  57. dma_reg = (u16) (((u32) dst >> 16) & 0xFFFF);
  58. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_ADDR_HIGH), dma_reg);
  59. SSYNC();
  60. /* Setup DMA count register */
  61. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_LOW), len);
  62. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_COUNT_HIGH), 0);
  63. SSYNC();
  64. /* Enable the DMA */
  65. dma_reg = (epnum << 4) | DMA_ENA | INT_ENA;
  66. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), dma_reg);
  67. SSYNC();
  68. /* Wait for compelete */
  69. while (!(bfin_read_USB_DMA_INTERRUPT() & (1 << epnum)))
  70. cpu_relax();
  71. /* acknowledge dma interrupt */
  72. bfin_write_USB_DMA_INTERRUPT(1 << epnum);
  73. SSYNC();
  74. /* Reset DMA */
  75. bfin_write16(USB_DMA_REG(epnum, USB_DMAx_CTRL), 0);
  76. SSYNC();
  77. #else
  78. if (unlikely((unsigned long)dst & 0x01))
  79. insw_8((unsigned long)fifo, dst,
  80. len & 0x01 ? (len >> 1) + 1 : len >> 1);
  81. else
  82. insw((unsigned long)fifo, dst,
  83. len & 0x01 ? (len >> 1) + 1 : len >> 1);
  84. #endif
  85. dump_fifo_data(dst, len);
  86. }
  87. static irqreturn_t blackfin_interrupt(int irq, void *__hci)
  88. {
  89. unsigned long flags;
  90. irqreturn_t retval = IRQ_NONE;
  91. struct musb *musb = __hci;
  92. spin_lock_irqsave(&musb->lock, flags);
  93. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  94. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  95. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  96. if (musb->int_usb || musb->int_tx || musb->int_rx) {
  97. musb_writeb(musb->mregs, MUSB_INTRUSB, musb->int_usb);
  98. musb_writew(musb->mregs, MUSB_INTRTX, musb->int_tx);
  99. musb_writew(musb->mregs, MUSB_INTRRX, musb->int_rx);
  100. retval = musb_interrupt(musb);
  101. }
  102. spin_unlock_irqrestore(&musb->lock, flags);
  103. /* REVISIT we sometimes get spurious IRQs on g_ep0
  104. * not clear why... fall in BF54x too.
  105. */
  106. if (retval != IRQ_HANDLED)
  107. DBG(5, "spurious?\n");
  108. return IRQ_HANDLED;
  109. }
  110. static void musb_conn_timer_handler(unsigned long _musb)
  111. {
  112. struct musb *musb = (void *)_musb;
  113. unsigned long flags;
  114. u16 val;
  115. spin_lock_irqsave(&musb->lock, flags);
  116. switch (musb->xceiv->state) {
  117. case OTG_STATE_A_IDLE:
  118. case OTG_STATE_A_WAIT_BCON:
  119. /* Start a new session */
  120. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  121. val |= MUSB_DEVCTL_SESSION;
  122. musb_writew(musb->mregs, MUSB_DEVCTL, val);
  123. val = musb_readw(musb->mregs, MUSB_DEVCTL);
  124. if (!(val & MUSB_DEVCTL_BDEVICE)) {
  125. gpio_set_value(musb->config->gpio_vrsel, 1);
  126. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  127. } else {
  128. gpio_set_value(musb->config->gpio_vrsel, 0);
  129. /* Ignore VBUSERROR and SUSPEND IRQ */
  130. val = musb_readb(musb->mregs, MUSB_INTRUSBE);
  131. val &= ~MUSB_INTR_VBUSERROR;
  132. musb_writeb(musb->mregs, MUSB_INTRUSBE, val);
  133. val = MUSB_INTR_SUSPEND | MUSB_INTR_VBUSERROR;
  134. musb_writeb(musb->mregs, MUSB_INTRUSB, val);
  135. val = MUSB_POWER_HSENAB;
  136. musb_writeb(musb->mregs, MUSB_POWER, val);
  137. }
  138. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  139. break;
  140. default:
  141. DBG(1, "%s state not handled\n", otg_state_string(musb));
  142. break;
  143. }
  144. spin_unlock_irqrestore(&musb->lock, flags);
  145. DBG(4, "state is %s\n", otg_state_string(musb));
  146. }
  147. void musb_platform_enable(struct musb *musb)
  148. {
  149. if (is_host_enabled(musb)) {
  150. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  151. musb->a_wait_bcon = TIMER_DELAY;
  152. }
  153. }
  154. void musb_platform_disable(struct musb *musb)
  155. {
  156. }
  157. static void bfin_vbus_power(struct musb *musb, int is_on, int sleeping)
  158. {
  159. }
  160. static void bfin_set_vbus(struct musb *musb, int is_on)
  161. {
  162. if (is_on)
  163. gpio_set_value(musb->config->gpio_vrsel, 1);
  164. else
  165. gpio_set_value(musb->config->gpio_vrsel, 0);
  166. DBG(1, "VBUS %s, devctl %02x "
  167. /* otg %3x conf %08x prcm %08x */ "\n",
  168. otg_state_string(musb),
  169. musb_readb(musb->mregs, MUSB_DEVCTL));
  170. }
  171. static int bfin_set_power(struct otg_transceiver *x, unsigned mA)
  172. {
  173. return 0;
  174. }
  175. void musb_platform_try_idle(struct musb *musb, unsigned long timeout)
  176. {
  177. if (is_host_enabled(musb))
  178. mod_timer(&musb_conn_timer, jiffies + TIMER_DELAY);
  179. }
  180. int musb_platform_get_vbus_status(struct musb *musb)
  181. {
  182. return 0;
  183. }
  184. void musb_platform_set_mode(struct musb *musb, u8 musb_mode)
  185. {
  186. }
  187. int __init musb_platform_init(struct musb *musb)
  188. {
  189. /*
  190. * Rev 1.0 BF549 EZ-KITs require PE7 to be high for both DEVICE
  191. * and OTG HOST modes, while rev 1.1 and greater require PE7 to
  192. * be low for DEVICE mode and high for HOST mode. We set it high
  193. * here because we are in host mode
  194. */
  195. if (gpio_request(musb->config->gpio_vrsel, "USB_VRSEL")) {
  196. printk(KERN_ERR "Failed ro request USB_VRSEL GPIO_%d \n",
  197. musb->config->gpio_vrsel);
  198. return -ENODEV;
  199. }
  200. gpio_direction_output(musb->config->gpio_vrsel, 0);
  201. usb_nop_xceiv_register();
  202. musb->xceiv = otg_get_transceiver();
  203. if (!musb->xceiv)
  204. return -ENODEV;
  205. if (ANOMALY_05000346) {
  206. bfin_write_USB_APHY_CALIB(ANOMALY_05000346_value);
  207. SSYNC();
  208. }
  209. if (ANOMALY_05000347) {
  210. bfin_write_USB_APHY_CNTRL(0x0);
  211. SSYNC();
  212. }
  213. /* TODO
  214. * Set SIC-IVG register
  215. */
  216. /* Configure PLL oscillator register */
  217. bfin_write_USB_PLLOSC_CTRL(0x30a8);
  218. SSYNC();
  219. bfin_write_USB_SRP_CLKDIV((get_sclk()/1000) / 32 - 1);
  220. SSYNC();
  221. bfin_write_USB_EP_NI0_RXMAXP(64);
  222. SSYNC();
  223. bfin_write_USB_EP_NI0_TXMAXP(64);
  224. SSYNC();
  225. /* Route INTRUSB/INTR_RX/INTR_TX to USB_INT0*/
  226. bfin_write_USB_GLOBINTR(0x7);
  227. SSYNC();
  228. bfin_write_USB_GLOBAL_CTL(GLOBAL_ENA | EP1_TX_ENA | EP2_TX_ENA |
  229. EP3_TX_ENA | EP4_TX_ENA | EP5_TX_ENA |
  230. EP6_TX_ENA | EP7_TX_ENA | EP1_RX_ENA |
  231. EP2_RX_ENA | EP3_RX_ENA | EP4_RX_ENA |
  232. EP5_RX_ENA | EP6_RX_ENA | EP7_RX_ENA);
  233. SSYNC();
  234. if (is_host_enabled(musb)) {
  235. musb->board_set_vbus = bfin_set_vbus;
  236. setup_timer(&musb_conn_timer,
  237. musb_conn_timer_handler, (unsigned long) musb);
  238. }
  239. if (is_peripheral_enabled(musb))
  240. musb->xceiv->set_power = bfin_set_power;
  241. musb->isr = blackfin_interrupt;
  242. return 0;
  243. }
  244. int musb_platform_suspend(struct musb *musb)
  245. {
  246. return 0;
  247. }
  248. int musb_platform_resume(struct musb *musb)
  249. {
  250. return 0;
  251. }
  252. int musb_platform_exit(struct musb *musb)
  253. {
  254. bfin_vbus_power(musb, 0 /*off*/, 1);
  255. gpio_free(musb->config->gpio_vrsel);
  256. musb_platform_suspend(musb);
  257. return 0;
  258. }