rt2400pci.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677
  1. /*
  2. Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. #define WAIT_FOR_BBP(__dev, __reg) \
  46. rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
  47. #define WAIT_FOR_RF(__dev, __reg) \
  48. rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
  49. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  50. const unsigned int word, const u8 value)
  51. {
  52. u32 reg;
  53. mutex_lock(&rt2x00dev->csr_mutex);
  54. /*
  55. * Wait until the BBP becomes available, afterwards we
  56. * can safely write the new data into the register.
  57. */
  58. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  59. reg = 0;
  60. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  61. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  62. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  63. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  64. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  65. }
  66. mutex_unlock(&rt2x00dev->csr_mutex);
  67. }
  68. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  69. const unsigned int word, u8 *value)
  70. {
  71. u32 reg;
  72. mutex_lock(&rt2x00dev->csr_mutex);
  73. /*
  74. * Wait until the BBP becomes available, afterwards we
  75. * can safely write the read request into the register.
  76. * After the data has been written, we wait until hardware
  77. * returns the correct value, if at any time the register
  78. * doesn't become available in time, reg will be 0xffffffff
  79. * which means we return 0xff to the caller.
  80. */
  81. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  82. reg = 0;
  83. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  84. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  85. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  86. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  87. WAIT_FOR_BBP(rt2x00dev, &reg);
  88. }
  89. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  90. mutex_unlock(&rt2x00dev->csr_mutex);
  91. }
  92. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  93. const unsigned int word, const u32 value)
  94. {
  95. u32 reg;
  96. mutex_lock(&rt2x00dev->csr_mutex);
  97. /*
  98. * Wait until the RF becomes available, afterwards we
  99. * can safely write the new data into the register.
  100. */
  101. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  102. reg = 0;
  103. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  104. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  105. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  106. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  107. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  108. rt2x00_rf_write(rt2x00dev, word, value);
  109. }
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  113. {
  114. struct rt2x00_dev *rt2x00dev = eeprom->data;
  115. u32 reg;
  116. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  117. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  118. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  119. eeprom->reg_data_clock =
  120. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  121. eeprom->reg_chip_select =
  122. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  123. }
  124. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  125. {
  126. struct rt2x00_dev *rt2x00dev = eeprom->data;
  127. u32 reg = 0;
  128. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  129. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  130. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  131. !!eeprom->reg_data_clock);
  132. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  133. !!eeprom->reg_chip_select);
  134. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  135. }
  136. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  137. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  138. .owner = THIS_MODULE,
  139. .csr = {
  140. .read = rt2x00pci_register_read,
  141. .write = rt2x00pci_register_write,
  142. .flags = RT2X00DEBUGFS_OFFSET,
  143. .word_base = CSR_REG_BASE,
  144. .word_size = sizeof(u32),
  145. .word_count = CSR_REG_SIZE / sizeof(u32),
  146. },
  147. .eeprom = {
  148. .read = rt2x00_eeprom_read,
  149. .write = rt2x00_eeprom_write,
  150. .word_base = EEPROM_BASE,
  151. .word_size = sizeof(u16),
  152. .word_count = EEPROM_SIZE / sizeof(u16),
  153. },
  154. .bbp = {
  155. .read = rt2400pci_bbp_read,
  156. .write = rt2400pci_bbp_write,
  157. .word_base = BBP_BASE,
  158. .word_size = sizeof(u8),
  159. .word_count = BBP_SIZE / sizeof(u8),
  160. },
  161. .rf = {
  162. .read = rt2x00_rf_read,
  163. .write = rt2400pci_rf_write,
  164. .word_base = RF_BASE,
  165. .word_size = sizeof(u32),
  166. .word_count = RF_SIZE / sizeof(u32),
  167. },
  168. };
  169. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  170. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  171. {
  172. u32 reg;
  173. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  174. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  175. }
  176. #ifdef CONFIG_RT2X00_LIB_LEDS
  177. static void rt2400pci_brightness_set(struct led_classdev *led_cdev,
  178. enum led_brightness brightness)
  179. {
  180. struct rt2x00_led *led =
  181. container_of(led_cdev, struct rt2x00_led, led_dev);
  182. unsigned int enabled = brightness != LED_OFF;
  183. u32 reg;
  184. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  185. if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
  186. rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
  187. else if (led->type == LED_TYPE_ACTIVITY)
  188. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
  189. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  190. }
  191. static int rt2400pci_blink_set(struct led_classdev *led_cdev,
  192. unsigned long *delay_on,
  193. unsigned long *delay_off)
  194. {
  195. struct rt2x00_led *led =
  196. container_of(led_cdev, struct rt2x00_led, led_dev);
  197. u32 reg;
  198. rt2x00pci_register_read(led->rt2x00dev, LEDCSR, &reg);
  199. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
  200. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
  201. rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg);
  202. return 0;
  203. }
  204. static void rt2400pci_init_led(struct rt2x00_dev *rt2x00dev,
  205. struct rt2x00_led *led,
  206. enum led_type type)
  207. {
  208. led->rt2x00dev = rt2x00dev;
  209. led->type = type;
  210. led->led_dev.brightness_set = rt2400pci_brightness_set;
  211. led->led_dev.blink_set = rt2400pci_blink_set;
  212. led->flags = LED_INITIALIZED;
  213. }
  214. #endif /* CONFIG_RT2X00_LIB_LEDS */
  215. /*
  216. * Configuration handlers.
  217. */
  218. static void rt2400pci_config_filter(struct rt2x00_dev *rt2x00dev,
  219. const unsigned int filter_flags)
  220. {
  221. u32 reg;
  222. /*
  223. * Start configuration steps.
  224. * Note that the version error will always be dropped
  225. * since there is no filter for it at this time.
  226. */
  227. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  228. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  229. !(filter_flags & FIF_FCSFAIL));
  230. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  231. !(filter_flags & FIF_PLCPFAIL));
  232. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  233. !(filter_flags & FIF_CONTROL));
  234. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  235. !(filter_flags & FIF_PROMISC_IN_BSS));
  236. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  237. !(filter_flags & FIF_PROMISC_IN_BSS) &&
  238. !rt2x00dev->intf_ap_count);
  239. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  240. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  241. }
  242. static void rt2400pci_config_intf(struct rt2x00_dev *rt2x00dev,
  243. struct rt2x00_intf *intf,
  244. struct rt2x00intf_conf *conf,
  245. const unsigned int flags)
  246. {
  247. unsigned int bcn_preload;
  248. u32 reg;
  249. if (flags & CONFIG_UPDATE_TYPE) {
  250. /*
  251. * Enable beacon config
  252. */
  253. bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
  254. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  255. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
  256. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  257. /*
  258. * Enable synchronisation.
  259. */
  260. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  261. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  262. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
  263. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  264. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  265. }
  266. if (flags & CONFIG_UPDATE_MAC)
  267. rt2x00pci_register_multiwrite(rt2x00dev, CSR3,
  268. conf->mac, sizeof(conf->mac));
  269. if (flags & CONFIG_UPDATE_BSSID)
  270. rt2x00pci_register_multiwrite(rt2x00dev, CSR5,
  271. conf->bssid, sizeof(conf->bssid));
  272. }
  273. static void rt2400pci_config_erp(struct rt2x00_dev *rt2x00dev,
  274. struct rt2x00lib_erp *erp)
  275. {
  276. int preamble_mask;
  277. u32 reg;
  278. /*
  279. * When short preamble is enabled, we should set bit 0x08
  280. */
  281. preamble_mask = erp->short_preamble << 3;
  282. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  283. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x1ff);
  284. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0x13a);
  285. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  286. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  287. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  288. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  289. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
  290. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  291. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10));
  292. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  293. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  294. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  295. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  296. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20));
  297. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  298. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  299. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  300. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  301. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55));
  302. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  303. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  304. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  305. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  306. rt2x00_set_field32(&reg, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110));
  307. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  308. rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
  309. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  310. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
  311. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  312. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  313. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL, erp->beacon_int * 16);
  314. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16);
  315. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  316. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  317. rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
  318. rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
  319. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  320. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  321. rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
  322. rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
  323. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  324. }
  325. static void rt2400pci_config_ant(struct rt2x00_dev *rt2x00dev,
  326. struct antenna_setup *ant)
  327. {
  328. u8 r1;
  329. u8 r4;
  330. /*
  331. * We should never come here because rt2x00lib is supposed
  332. * to catch this and send us the correct antenna explicitely.
  333. */
  334. BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
  335. ant->tx == ANTENNA_SW_DIVERSITY);
  336. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  337. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  338. /*
  339. * Configure the TX antenna.
  340. */
  341. switch (ant->tx) {
  342. case ANTENNA_HW_DIVERSITY:
  343. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  344. break;
  345. case ANTENNA_A:
  346. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  347. break;
  348. case ANTENNA_B:
  349. default:
  350. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  351. break;
  352. }
  353. /*
  354. * Configure the RX antenna.
  355. */
  356. switch (ant->rx) {
  357. case ANTENNA_HW_DIVERSITY:
  358. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  359. break;
  360. case ANTENNA_A:
  361. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  362. break;
  363. case ANTENNA_B:
  364. default:
  365. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  366. break;
  367. }
  368. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  369. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  370. }
  371. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  372. struct rf_channel *rf)
  373. {
  374. /*
  375. * Switch on tuning bits.
  376. */
  377. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  378. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  379. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  380. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  381. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  382. /*
  383. * RF2420 chipset don't need any additional actions.
  384. */
  385. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  386. return;
  387. /*
  388. * For the RT2421 chipsets we need to write an invalid
  389. * reference clock rate to activate auto_tune.
  390. * After that we set the value back to the correct channel.
  391. */
  392. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  393. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  394. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  395. msleep(1);
  396. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  397. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  398. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  399. msleep(1);
  400. /*
  401. * Switch off tuning bits.
  402. */
  403. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  404. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  405. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  406. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  407. /*
  408. * Clear false CRC during channel switch.
  409. */
  410. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  411. }
  412. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  413. {
  414. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  415. }
  416. static void rt2400pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  417. struct rt2x00lib_conf *libconf)
  418. {
  419. u32 reg;
  420. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  421. rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
  422. libconf->conf->long_frame_max_tx_count);
  423. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
  424. libconf->conf->short_frame_max_tx_count);
  425. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  426. }
  427. static void rt2400pci_config_ps(struct rt2x00_dev *rt2x00dev,
  428. struct rt2x00lib_conf *libconf)
  429. {
  430. enum dev_state state =
  431. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  432. STATE_SLEEP : STATE_AWAKE;
  433. u32 reg;
  434. if (state == STATE_SLEEP) {
  435. rt2x00pci_register_read(rt2x00dev, CSR20, &reg);
  436. rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
  437. (rt2x00dev->beacon_int - 20) * 16);
  438. rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
  439. libconf->conf->listen_interval - 1);
  440. /* We must first disable autowake before it can be enabled */
  441. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
  442. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  443. rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
  444. rt2x00pci_register_write(rt2x00dev, CSR20, reg);
  445. }
  446. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  447. }
  448. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  449. struct rt2x00lib_conf *libconf,
  450. const unsigned int flags)
  451. {
  452. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  453. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  454. if (flags & IEEE80211_CONF_CHANGE_POWER)
  455. rt2400pci_config_txpower(rt2x00dev,
  456. libconf->conf->power_level);
  457. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  458. rt2400pci_config_retry_limit(rt2x00dev, libconf);
  459. if (flags & IEEE80211_CONF_CHANGE_PS)
  460. rt2400pci_config_ps(rt2x00dev, libconf);
  461. }
  462. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  463. const int cw_min, const int cw_max)
  464. {
  465. u32 reg;
  466. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  467. rt2x00_set_field32(&reg, CSR11_CWMIN, cw_min);
  468. rt2x00_set_field32(&reg, CSR11_CWMAX, cw_max);
  469. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  470. }
  471. /*
  472. * Link tuning
  473. */
  474. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  475. struct link_qual *qual)
  476. {
  477. u32 reg;
  478. u8 bbp;
  479. /*
  480. * Update FCS error count from register.
  481. */
  482. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  483. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  484. /*
  485. * Update False CCA count from register.
  486. */
  487. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  488. qual->false_cca = bbp;
  489. }
  490. static inline void rt2400pci_set_vgc(struct rt2x00_dev *rt2x00dev,
  491. struct link_qual *qual, u8 vgc_level)
  492. {
  493. rt2400pci_bbp_write(rt2x00dev, 13, vgc_level);
  494. qual->vgc_level = vgc_level;
  495. qual->vgc_level_reg = vgc_level;
  496. }
  497. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
  498. struct link_qual *qual)
  499. {
  500. rt2400pci_set_vgc(rt2x00dev, qual, 0x08);
  501. }
  502. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev,
  503. struct link_qual *qual, const u32 count)
  504. {
  505. /*
  506. * The link tuner should not run longer then 60 seconds,
  507. * and should run once every 2 seconds.
  508. */
  509. if (count > 60 || !(count & 1))
  510. return;
  511. /*
  512. * Base r13 link tuning on the false cca count.
  513. */
  514. if ((qual->false_cca > 512) && (qual->vgc_level < 0x20))
  515. rt2400pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level);
  516. else if ((qual->false_cca < 100) && (qual->vgc_level > 0x08))
  517. rt2400pci_set_vgc(rt2x00dev, qual, --qual->vgc_level);
  518. }
  519. /*
  520. * Initialization functions.
  521. */
  522. static bool rt2400pci_get_entry_state(struct queue_entry *entry)
  523. {
  524. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  525. u32 word;
  526. if (entry->queue->qid == QID_RX) {
  527. rt2x00_desc_read(entry_priv->desc, 0, &word);
  528. return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
  529. } else {
  530. rt2x00_desc_read(entry_priv->desc, 0, &word);
  531. return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  532. rt2x00_get_field32(word, TXD_W0_VALID));
  533. }
  534. }
  535. static void rt2400pci_clear_entry(struct queue_entry *entry)
  536. {
  537. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  538. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  539. u32 word;
  540. if (entry->queue->qid == QID_RX) {
  541. rt2x00_desc_read(entry_priv->desc, 2, &word);
  542. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH, entry->skb->len);
  543. rt2x00_desc_write(entry_priv->desc, 2, word);
  544. rt2x00_desc_read(entry_priv->desc, 1, &word);
  545. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  546. rt2x00_desc_write(entry_priv->desc, 1, word);
  547. rt2x00_desc_read(entry_priv->desc, 0, &word);
  548. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  549. rt2x00_desc_write(entry_priv->desc, 0, word);
  550. } else {
  551. rt2x00_desc_read(entry_priv->desc, 0, &word);
  552. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  553. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  554. rt2x00_desc_write(entry_priv->desc, 0, word);
  555. }
  556. }
  557. static int rt2400pci_init_queues(struct rt2x00_dev *rt2x00dev)
  558. {
  559. struct queue_entry_priv_pci *entry_priv;
  560. u32 reg;
  561. /*
  562. * Initialize registers.
  563. */
  564. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  565. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
  566. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
  567. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit);
  568. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
  569. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  570. entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
  571. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  572. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  573. entry_priv->desc_dma);
  574. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  575. entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
  576. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  577. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  578. entry_priv->desc_dma);
  579. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  580. entry_priv = rt2x00dev->bcn[1].entries[0].priv_data;
  581. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  582. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  583. entry_priv->desc_dma);
  584. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  585. entry_priv = rt2x00dev->bcn[0].entries[0].priv_data;
  586. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  587. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  588. entry_priv->desc_dma);
  589. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  590. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  591. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  592. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
  593. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  594. entry_priv = rt2x00dev->rx->entries[0].priv_data;
  595. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  596. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  597. entry_priv->desc_dma);
  598. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  599. return 0;
  600. }
  601. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  602. {
  603. u32 reg;
  604. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  605. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  606. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  607. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  608. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  609. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  610. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  611. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  612. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  613. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  614. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  615. (rt2x00dev->rx->data_size / 128));
  616. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  617. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  618. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
  619. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
  620. rt2x00_set_field32(&reg, CSR14_TBCN, 0);
  621. rt2x00_set_field32(&reg, CSR14_TCFP, 0);
  622. rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
  623. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  624. rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
  625. rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
  626. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  627. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  628. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  629. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  630. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  631. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  632. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  633. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  634. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  635. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  636. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  637. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  638. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  639. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  640. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  641. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  642. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  643. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  644. return -EBUSY;
  645. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  646. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  647. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  648. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  649. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  650. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  651. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  652. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  653. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  654. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  655. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  656. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  657. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  658. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  659. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  660. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  661. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  662. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  663. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  664. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  665. /*
  666. * We must clear the FCS and FIFO error count.
  667. * These registers are cleared on read,
  668. * so we may pass a useless variable to store the value.
  669. */
  670. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  671. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  672. return 0;
  673. }
  674. static int rt2400pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  675. {
  676. unsigned int i;
  677. u8 value;
  678. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  679. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  680. if ((value != 0xff) && (value != 0x00))
  681. return 0;
  682. udelay(REGISTER_BUSY_DELAY);
  683. }
  684. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  685. return -EACCES;
  686. }
  687. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  688. {
  689. unsigned int i;
  690. u16 eeprom;
  691. u8 reg_id;
  692. u8 value;
  693. if (unlikely(rt2400pci_wait_bbp_ready(rt2x00dev)))
  694. return -EACCES;
  695. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  696. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  697. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  698. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  699. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  700. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  701. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  702. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  703. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  704. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  705. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  706. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  707. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  708. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  709. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  710. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  711. if (eeprom != 0xffff && eeprom != 0x0000) {
  712. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  713. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  714. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  715. }
  716. }
  717. return 0;
  718. }
  719. /*
  720. * Device state switch handlers.
  721. */
  722. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  723. enum dev_state state)
  724. {
  725. u32 reg;
  726. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  727. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  728. (state == STATE_RADIO_RX_OFF) ||
  729. (state == STATE_RADIO_RX_OFF_LINK));
  730. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  731. }
  732. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  733. enum dev_state state)
  734. {
  735. int mask = (state == STATE_RADIO_IRQ_OFF);
  736. u32 reg;
  737. /*
  738. * When interrupts are being enabled, the interrupt registers
  739. * should clear the register to assure a clean state.
  740. */
  741. if (state == STATE_RADIO_IRQ_ON) {
  742. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  743. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  744. }
  745. /*
  746. * Only toggle the interrupts bits we are going to use.
  747. * Non-checked interrupt bits are disabled by default.
  748. */
  749. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  750. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  751. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  752. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  753. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  754. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  755. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  756. }
  757. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  758. {
  759. /*
  760. * Initialize all registers.
  761. */
  762. if (unlikely(rt2400pci_init_queues(rt2x00dev) ||
  763. rt2400pci_init_registers(rt2x00dev) ||
  764. rt2400pci_init_bbp(rt2x00dev)))
  765. return -EIO;
  766. return 0;
  767. }
  768. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  769. {
  770. /*
  771. * Disable power
  772. */
  773. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  774. }
  775. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  776. enum dev_state state)
  777. {
  778. u32 reg;
  779. unsigned int i;
  780. char put_to_sleep;
  781. char bbp_state;
  782. char rf_state;
  783. put_to_sleep = (state != STATE_AWAKE);
  784. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  785. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  786. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  787. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  788. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  789. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  790. /*
  791. * Device is not guaranteed to be in the requested state yet.
  792. * We must wait until the register indicates that the
  793. * device has entered the correct state.
  794. */
  795. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  796. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  797. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  798. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  799. if (bbp_state == state && rf_state == state)
  800. return 0;
  801. msleep(10);
  802. }
  803. return -EBUSY;
  804. }
  805. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  806. enum dev_state state)
  807. {
  808. int retval = 0;
  809. switch (state) {
  810. case STATE_RADIO_ON:
  811. retval = rt2400pci_enable_radio(rt2x00dev);
  812. break;
  813. case STATE_RADIO_OFF:
  814. rt2400pci_disable_radio(rt2x00dev);
  815. break;
  816. case STATE_RADIO_RX_ON:
  817. case STATE_RADIO_RX_ON_LINK:
  818. case STATE_RADIO_RX_OFF:
  819. case STATE_RADIO_RX_OFF_LINK:
  820. rt2400pci_toggle_rx(rt2x00dev, state);
  821. break;
  822. case STATE_RADIO_IRQ_ON:
  823. case STATE_RADIO_IRQ_OFF:
  824. rt2400pci_toggle_irq(rt2x00dev, state);
  825. break;
  826. case STATE_DEEP_SLEEP:
  827. case STATE_SLEEP:
  828. case STATE_STANDBY:
  829. case STATE_AWAKE:
  830. retval = rt2400pci_set_state(rt2x00dev, state);
  831. break;
  832. default:
  833. retval = -ENOTSUPP;
  834. break;
  835. }
  836. if (unlikely(retval))
  837. ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n",
  838. state, retval);
  839. return retval;
  840. }
  841. /*
  842. * TX descriptor initialization
  843. */
  844. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  845. struct sk_buff *skb,
  846. struct txentry_desc *txdesc)
  847. {
  848. struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
  849. struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data;
  850. __le32 *txd = skbdesc->desc;
  851. u32 word;
  852. /*
  853. * Start writing the descriptor words.
  854. */
  855. rt2x00_desc_read(entry_priv->desc, 1, &word);
  856. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  857. rt2x00_desc_write(entry_priv->desc, 1, word);
  858. rt2x00_desc_read(txd, 2, &word);
  859. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH, skb->len);
  860. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, skb->len);
  861. rt2x00_desc_write(txd, 2, word);
  862. rt2x00_desc_read(txd, 3, &word);
  863. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal);
  864. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  865. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  866. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service);
  867. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  869. rt2x00_desc_write(txd, 3, word);
  870. rt2x00_desc_read(txd, 4, &word);
  871. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, txdesc->length_low);
  872. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  873. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  874. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, txdesc->length_high);
  875. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  876. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  877. rt2x00_desc_write(txd, 4, word);
  878. rt2x00_desc_read(txd, 0, &word);
  879. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  880. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  881. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  882. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  883. rt2x00_set_field32(&word, TXD_W0_ACK,
  884. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  885. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  886. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  887. rt2x00_set_field32(&word, TXD_W0_RTS,
  888. test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
  889. rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
  890. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  891. test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
  892. rt2x00_desc_write(txd, 0, word);
  893. }
  894. /*
  895. * TX data initialization
  896. */
  897. static void rt2400pci_write_beacon(struct queue_entry *entry)
  898. {
  899. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  900. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  901. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  902. u32 word;
  903. u32 reg;
  904. /*
  905. * Disable beaconing while we are reloading the beacon data,
  906. * otherwise we might be sending out invalid data.
  907. */
  908. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  909. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  910. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  911. /*
  912. * Replace rt2x00lib allocated descriptor with the
  913. * pointer to the _real_ hardware descriptor.
  914. * After that, map the beacon to DMA and update the
  915. * descriptor.
  916. */
  917. memcpy(entry_priv->desc, skbdesc->desc, skbdesc->desc_len);
  918. skbdesc->desc = entry_priv->desc;
  919. rt2x00queue_map_txskb(rt2x00dev, entry->skb);
  920. rt2x00_desc_read(entry_priv->desc, 1, &word);
  921. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
  922. rt2x00_desc_write(entry_priv->desc, 1, word);
  923. }
  924. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  925. const enum data_queue_qid queue)
  926. {
  927. u32 reg;
  928. if (queue == QID_BEACON) {
  929. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  930. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  931. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  932. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  933. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  934. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  935. }
  936. return;
  937. }
  938. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  939. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, (queue == QID_AC_BE));
  940. rt2x00_set_field32(&reg, TXCSR0_KICK_TX, (queue == QID_AC_BK));
  941. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, (queue == QID_ATIM));
  942. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  943. }
  944. static void rt2400pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev,
  945. const enum data_queue_qid qid)
  946. {
  947. u32 reg;
  948. if (qid == QID_BEACON) {
  949. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  950. } else {
  951. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  952. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  953. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  954. }
  955. }
  956. /*
  957. * RX control handlers
  958. */
  959. static void rt2400pci_fill_rxdone(struct queue_entry *entry,
  960. struct rxdone_entry_desc *rxdesc)
  961. {
  962. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  963. struct queue_entry_priv_pci *entry_priv = entry->priv_data;
  964. u32 word0;
  965. u32 word2;
  966. u32 word3;
  967. u32 word4;
  968. u64 tsf;
  969. u32 rx_low;
  970. u32 rx_high;
  971. rt2x00_desc_read(entry_priv->desc, 0, &word0);
  972. rt2x00_desc_read(entry_priv->desc, 2, &word2);
  973. rt2x00_desc_read(entry_priv->desc, 3, &word3);
  974. rt2x00_desc_read(entry_priv->desc, 4, &word4);
  975. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  976. rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
  977. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  978. rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  979. /*
  980. * We only get the lower 32bits from the timestamp,
  981. * to get the full 64bits we must complement it with
  982. * the timestamp from get_tsf().
  983. * Note that when a wraparound of the lower 32bits
  984. * has occurred between the frame arrival and the get_tsf()
  985. * call, we must decrease the higher 32bits with 1 to get
  986. * to correct value.
  987. */
  988. tsf = rt2x00dev->ops->hw->get_tsf(rt2x00dev->hw);
  989. rx_low = rt2x00_get_field32(word4, RXD_W4_RX_END_TIME);
  990. rx_high = upper_32_bits(tsf);
  991. if ((u32)tsf <= rx_low)
  992. rx_high--;
  993. /*
  994. * Obtain the status about this packet.
  995. * The signal is the PLCP value, and needs to be stripped
  996. * of the preamble bit (0x08).
  997. */
  998. rxdesc->timestamp = ((u64)rx_high << 32) | rx_low;
  999. rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL) & ~0x08;
  1000. rxdesc->rssi = rt2x00_get_field32(word2, RXD_W3_RSSI) -
  1001. entry->queue->rt2x00dev->rssi_offset;
  1002. rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1003. rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
  1004. if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
  1005. rxdesc->dev_flags |= RXDONE_MY_BSS;
  1006. }
  1007. /*
  1008. * Interrupt functions.
  1009. */
  1010. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev,
  1011. const enum data_queue_qid queue_idx)
  1012. {
  1013. struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1014. struct queue_entry_priv_pci *entry_priv;
  1015. struct queue_entry *entry;
  1016. struct txdone_entry_desc txdesc;
  1017. u32 word;
  1018. while (!rt2x00queue_empty(queue)) {
  1019. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1020. entry_priv = entry->priv_data;
  1021. rt2x00_desc_read(entry_priv->desc, 0, &word);
  1022. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  1023. !rt2x00_get_field32(word, TXD_W0_VALID))
  1024. break;
  1025. /*
  1026. * Obtain the status about this packet.
  1027. */
  1028. txdesc.flags = 0;
  1029. switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
  1030. case 0: /* Success */
  1031. case 1: /* Success with retry */
  1032. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  1033. break;
  1034. case 2: /* Failure, excessive retries */
  1035. __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
  1036. /* Don't break, this is a failed frame! */
  1037. default: /* Failure */
  1038. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  1039. }
  1040. txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  1041. rt2x00lib_txdone(entry, &txdesc);
  1042. }
  1043. }
  1044. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  1045. {
  1046. struct rt2x00_dev *rt2x00dev = dev_instance;
  1047. u32 reg;
  1048. /*
  1049. * Get the interrupt sources & saved to local variable.
  1050. * Write register value back to clear pending interrupts.
  1051. */
  1052. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  1053. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  1054. if (!reg)
  1055. return IRQ_NONE;
  1056. if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
  1057. return IRQ_HANDLED;
  1058. /*
  1059. * Handle interrupts, walk through all bits
  1060. * and run the tasks, the bits are checked in order of
  1061. * priority.
  1062. */
  1063. /*
  1064. * 1 - Beacon timer expired interrupt.
  1065. */
  1066. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  1067. rt2x00lib_beacondone(rt2x00dev);
  1068. /*
  1069. * 2 - Rx ring done interrupt.
  1070. */
  1071. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1072. rt2x00pci_rxdone(rt2x00dev);
  1073. /*
  1074. * 3 - Atim ring transmit done interrupt.
  1075. */
  1076. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1077. rt2400pci_txdone(rt2x00dev, QID_ATIM);
  1078. /*
  1079. * 4 - Priority ring transmit done interrupt.
  1080. */
  1081. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1082. rt2400pci_txdone(rt2x00dev, QID_AC_BE);
  1083. /*
  1084. * 5 - Tx ring transmit done interrupt.
  1085. */
  1086. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1087. rt2400pci_txdone(rt2x00dev, QID_AC_BK);
  1088. return IRQ_HANDLED;
  1089. }
  1090. /*
  1091. * Device probe functions.
  1092. */
  1093. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1094. {
  1095. struct eeprom_93cx6 eeprom;
  1096. u32 reg;
  1097. u16 word;
  1098. u8 *mac;
  1099. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1100. eeprom.data = rt2x00dev;
  1101. eeprom.register_read = rt2400pci_eepromregister_read;
  1102. eeprom.register_write = rt2400pci_eepromregister_write;
  1103. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1104. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1105. eeprom.reg_data_in = 0;
  1106. eeprom.reg_data_out = 0;
  1107. eeprom.reg_data_clock = 0;
  1108. eeprom.reg_chip_select = 0;
  1109. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1110. EEPROM_SIZE / sizeof(u16));
  1111. /*
  1112. * Start validation of the data that has been read.
  1113. */
  1114. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1115. if (!is_valid_ether_addr(mac)) {
  1116. random_ether_addr(mac);
  1117. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1118. }
  1119. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1120. if (word == 0xffff) {
  1121. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1122. return -EINVAL;
  1123. }
  1124. return 0;
  1125. }
  1126. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1127. {
  1128. u32 reg;
  1129. u16 value;
  1130. u16 eeprom;
  1131. /*
  1132. * Read EEPROM word for configuration.
  1133. */
  1134. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1135. /*
  1136. * Identify RF chipset.
  1137. */
  1138. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1139. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1140. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1141. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1142. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1143. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1144. return -ENODEV;
  1145. }
  1146. /*
  1147. * Identify default antenna configuration.
  1148. */
  1149. rt2x00dev->default_ant.tx =
  1150. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1151. rt2x00dev->default_ant.rx =
  1152. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1153. /*
  1154. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1155. * I am not 100% sure about this, but the legacy drivers do not
  1156. * indicate antenna swapping in software is required when
  1157. * diversity is enabled.
  1158. */
  1159. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1160. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1161. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1162. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1163. /*
  1164. * Store led mode, for correct led behaviour.
  1165. */
  1166. #ifdef CONFIG_RT2X00_LIB_LEDS
  1167. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1168. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1169. if (value == LED_MODE_TXRX_ACTIVITY ||
  1170. value == LED_MODE_DEFAULT ||
  1171. value == LED_MODE_ASUS)
  1172. rt2400pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
  1173. LED_TYPE_ACTIVITY);
  1174. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1175. /*
  1176. * Detect if this device has an hardware controlled radio.
  1177. */
  1178. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1179. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1180. /*
  1181. * Check if the BBP tuning should be enabled.
  1182. */
  1183. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1184. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1185. return 0;
  1186. }
  1187. /*
  1188. * RF value list for RF2420 & RF2421
  1189. * Supports: 2.4 GHz
  1190. */
  1191. static const struct rf_channel rf_vals_b[] = {
  1192. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1193. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1194. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1195. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1196. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1197. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1198. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1199. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1200. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1201. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1202. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1203. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1204. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1205. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1206. };
  1207. static int rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1208. {
  1209. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1210. struct channel_info *info;
  1211. char *tx_power;
  1212. unsigned int i;
  1213. /*
  1214. * Initialize all hw fields.
  1215. */
  1216. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1217. IEEE80211_HW_SIGNAL_DBM |
  1218. IEEE80211_HW_SUPPORTS_PS |
  1219. IEEE80211_HW_PS_NULLFUNC_STACK;
  1220. rt2x00dev->hw->extra_tx_headroom = 0;
  1221. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1222. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1223. rt2x00_eeprom_addr(rt2x00dev,
  1224. EEPROM_MAC_ADDR_0));
  1225. /*
  1226. * Initialize hw_mode information.
  1227. */
  1228. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1229. spec->supported_rates = SUPPORT_RATE_CCK;
  1230. spec->num_channels = ARRAY_SIZE(rf_vals_b);
  1231. spec->channels = rf_vals_b;
  1232. /*
  1233. * Create channel information array
  1234. */
  1235. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1236. if (!info)
  1237. return -ENOMEM;
  1238. spec->channels_info = info;
  1239. tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1240. for (i = 0; i < 14; i++)
  1241. info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]);
  1242. return 0;
  1243. }
  1244. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1245. {
  1246. int retval;
  1247. /*
  1248. * Allocate eeprom data.
  1249. */
  1250. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1251. if (retval)
  1252. return retval;
  1253. retval = rt2400pci_init_eeprom(rt2x00dev);
  1254. if (retval)
  1255. return retval;
  1256. /*
  1257. * Initialize hw specifications.
  1258. */
  1259. retval = rt2400pci_probe_hw_mode(rt2x00dev);
  1260. if (retval)
  1261. return retval;
  1262. /*
  1263. * This device requires the atim queue and DMA-mapped skbs.
  1264. */
  1265. __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags);
  1266. __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags);
  1267. /*
  1268. * Set the rssi offset.
  1269. */
  1270. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1271. return 0;
  1272. }
  1273. /*
  1274. * IEEE80211 stack callback functions.
  1275. */
  1276. static int rt2400pci_conf_tx(struct ieee80211_hw *hw, u16 queue,
  1277. const struct ieee80211_tx_queue_params *params)
  1278. {
  1279. struct rt2x00_dev *rt2x00dev = hw->priv;
  1280. /*
  1281. * We don't support variating cw_min and cw_max variables
  1282. * per queue. So by default we only configure the TX queue,
  1283. * and ignore all other configurations.
  1284. */
  1285. if (queue != 0)
  1286. return -EINVAL;
  1287. if (rt2x00mac_conf_tx(hw, queue, params))
  1288. return -EINVAL;
  1289. /*
  1290. * Write configuration to register.
  1291. */
  1292. rt2400pci_config_cw(rt2x00dev,
  1293. rt2x00dev->tx->cw_min, rt2x00dev->tx->cw_max);
  1294. return 0;
  1295. }
  1296. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1297. {
  1298. struct rt2x00_dev *rt2x00dev = hw->priv;
  1299. u64 tsf;
  1300. u32 reg;
  1301. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1302. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1303. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1304. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1305. return tsf;
  1306. }
  1307. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1308. {
  1309. struct rt2x00_dev *rt2x00dev = hw->priv;
  1310. u32 reg;
  1311. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1312. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1313. }
  1314. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1315. .tx = rt2x00mac_tx,
  1316. .start = rt2x00mac_start,
  1317. .stop = rt2x00mac_stop,
  1318. .add_interface = rt2x00mac_add_interface,
  1319. .remove_interface = rt2x00mac_remove_interface,
  1320. .config = rt2x00mac_config,
  1321. .configure_filter = rt2x00mac_configure_filter,
  1322. .set_tim = rt2x00mac_set_tim,
  1323. .get_stats = rt2x00mac_get_stats,
  1324. .bss_info_changed = rt2x00mac_bss_info_changed,
  1325. .conf_tx = rt2400pci_conf_tx,
  1326. .get_tx_stats = rt2x00mac_get_tx_stats,
  1327. .get_tsf = rt2400pci_get_tsf,
  1328. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1329. .rfkill_poll = rt2x00mac_rfkill_poll,
  1330. };
  1331. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1332. .irq_handler = rt2400pci_interrupt,
  1333. .probe_hw = rt2400pci_probe_hw,
  1334. .initialize = rt2x00pci_initialize,
  1335. .uninitialize = rt2x00pci_uninitialize,
  1336. .get_entry_state = rt2400pci_get_entry_state,
  1337. .clear_entry = rt2400pci_clear_entry,
  1338. .set_device_state = rt2400pci_set_device_state,
  1339. .rfkill_poll = rt2400pci_rfkill_poll,
  1340. .link_stats = rt2400pci_link_stats,
  1341. .reset_tuner = rt2400pci_reset_tuner,
  1342. .link_tuner = rt2400pci_link_tuner,
  1343. .write_tx_desc = rt2400pci_write_tx_desc,
  1344. .write_tx_data = rt2x00pci_write_tx_data,
  1345. .write_beacon = rt2400pci_write_beacon,
  1346. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1347. .kill_tx_queue = rt2400pci_kill_tx_queue,
  1348. .fill_rxdone = rt2400pci_fill_rxdone,
  1349. .config_filter = rt2400pci_config_filter,
  1350. .config_intf = rt2400pci_config_intf,
  1351. .config_erp = rt2400pci_config_erp,
  1352. .config_ant = rt2400pci_config_ant,
  1353. .config = rt2400pci_config,
  1354. };
  1355. static const struct data_queue_desc rt2400pci_queue_rx = {
  1356. .entry_num = RX_ENTRIES,
  1357. .data_size = DATA_FRAME_SIZE,
  1358. .desc_size = RXD_DESC_SIZE,
  1359. .priv_size = sizeof(struct queue_entry_priv_pci),
  1360. };
  1361. static const struct data_queue_desc rt2400pci_queue_tx = {
  1362. .entry_num = TX_ENTRIES,
  1363. .data_size = DATA_FRAME_SIZE,
  1364. .desc_size = TXD_DESC_SIZE,
  1365. .priv_size = sizeof(struct queue_entry_priv_pci),
  1366. };
  1367. static const struct data_queue_desc rt2400pci_queue_bcn = {
  1368. .entry_num = BEACON_ENTRIES,
  1369. .data_size = MGMT_FRAME_SIZE,
  1370. .desc_size = TXD_DESC_SIZE,
  1371. .priv_size = sizeof(struct queue_entry_priv_pci),
  1372. };
  1373. static const struct data_queue_desc rt2400pci_queue_atim = {
  1374. .entry_num = ATIM_ENTRIES,
  1375. .data_size = DATA_FRAME_SIZE,
  1376. .desc_size = TXD_DESC_SIZE,
  1377. .priv_size = sizeof(struct queue_entry_priv_pci),
  1378. };
  1379. static const struct rt2x00_ops rt2400pci_ops = {
  1380. .name = KBUILD_MODNAME,
  1381. .max_sta_intf = 1,
  1382. .max_ap_intf = 1,
  1383. .eeprom_size = EEPROM_SIZE,
  1384. .rf_size = RF_SIZE,
  1385. .tx_queues = NUM_TX_QUEUES,
  1386. .rx = &rt2400pci_queue_rx,
  1387. .tx = &rt2400pci_queue_tx,
  1388. .bcn = &rt2400pci_queue_bcn,
  1389. .atim = &rt2400pci_queue_atim,
  1390. .lib = &rt2400pci_rt2x00_ops,
  1391. .hw = &rt2400pci_mac80211_ops,
  1392. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1393. .debugfs = &rt2400pci_rt2x00debug,
  1394. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1395. };
  1396. /*
  1397. * RT2400pci module information.
  1398. */
  1399. static struct pci_device_id rt2400pci_device_table[] = {
  1400. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1401. { 0, }
  1402. };
  1403. MODULE_AUTHOR(DRV_PROJECT);
  1404. MODULE_VERSION(DRV_VERSION);
  1405. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1406. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1407. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1408. MODULE_LICENSE("GPL");
  1409. static struct pci_driver rt2400pci_driver = {
  1410. .name = KBUILD_MODNAME,
  1411. .id_table = rt2400pci_device_table,
  1412. .probe = rt2x00pci_probe,
  1413. .remove = __devexit_p(rt2x00pci_remove),
  1414. .suspend = rt2x00pci_suspend,
  1415. .resume = rt2x00pci_resume,
  1416. };
  1417. static int __init rt2400pci_init(void)
  1418. {
  1419. return pci_register_driver(&rt2400pci_driver);
  1420. }
  1421. static void __exit rt2400pci_exit(void)
  1422. {
  1423. pci_unregister_driver(&rt2400pci_driver);
  1424. }
  1425. module_init(rt2400pci_init);
  1426. module_exit(rt2400pci_exit);