p54pci.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659
  1. /*
  2. * Linux device driver for PCI based Prism54
  3. *
  4. * Copyright (c) 2006, Michael Wu <flamingice@sourmilk.net>
  5. * Copyright (c) 2008, Christian Lamparter <chunkeey@web.de>
  6. *
  7. * Based on the islsm (softmac prism54) driver, which is:
  8. * Copyright 2004-2006 Jean-Baptiste Note <jean-baptiste.note@m4x.org>, et al.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/pci.h>
  16. #include <linux/firmware.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/delay.h>
  19. #include <linux/completion.h>
  20. #include <net/mac80211.h>
  21. #include "p54.h"
  22. #include "lmac.h"
  23. #include "p54pci.h"
  24. MODULE_AUTHOR("Michael Wu <flamingice@sourmilk.net>");
  25. MODULE_DESCRIPTION("Prism54 PCI wireless driver");
  26. MODULE_LICENSE("GPL");
  27. MODULE_ALIAS("prism54pci");
  28. MODULE_FIRMWARE("isl3886pci");
  29. static struct pci_device_id p54p_table[] __devinitdata = {
  30. /* Intersil PRISM Duette/Prism GT Wireless LAN adapter */
  31. { PCI_DEVICE(0x1260, 0x3890) },
  32. /* 3COM 3CRWE154G72 Wireless LAN adapter */
  33. { PCI_DEVICE(0x10b7, 0x6001) },
  34. /* Intersil PRISM Indigo Wireless LAN adapter */
  35. { PCI_DEVICE(0x1260, 0x3877) },
  36. /* Intersil PRISM Javelin/Xbow Wireless LAN adapter */
  37. { PCI_DEVICE(0x1260, 0x3886) },
  38. { },
  39. };
  40. MODULE_DEVICE_TABLE(pci, p54p_table);
  41. static int p54p_upload_firmware(struct ieee80211_hw *dev)
  42. {
  43. struct p54p_priv *priv = dev->priv;
  44. __le32 reg;
  45. int err;
  46. __le32 *data;
  47. u32 remains, left, device_addr;
  48. P54P_WRITE(int_enable, cpu_to_le32(0));
  49. P54P_READ(int_enable);
  50. udelay(10);
  51. reg = P54P_READ(ctrl_stat);
  52. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  53. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RAMBOOT);
  54. P54P_WRITE(ctrl_stat, reg);
  55. P54P_READ(ctrl_stat);
  56. udelay(10);
  57. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  58. P54P_WRITE(ctrl_stat, reg);
  59. wmb();
  60. udelay(10);
  61. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  62. P54P_WRITE(ctrl_stat, reg);
  63. wmb();
  64. /* wait for the firmware to reset properly */
  65. mdelay(10);
  66. err = p54_parse_firmware(dev, priv->firmware);
  67. if (err)
  68. return err;
  69. if (priv->common.fw_interface != FW_LM86) {
  70. dev_err(&priv->pdev->dev, "wrong firmware, "
  71. "please get a LM86(PCI) firmware a try again.\n");
  72. return -EINVAL;
  73. }
  74. data = (__le32 *) priv->firmware->data;
  75. remains = priv->firmware->size;
  76. device_addr = ISL38XX_DEV_FIRMWARE_ADDR;
  77. while (remains) {
  78. u32 i = 0;
  79. left = min((u32)0x1000, remains);
  80. P54P_WRITE(direct_mem_base, cpu_to_le32(device_addr));
  81. P54P_READ(int_enable);
  82. device_addr += 0x1000;
  83. while (i < left) {
  84. P54P_WRITE(direct_mem_win[i], *data++);
  85. i += sizeof(u32);
  86. }
  87. remains -= left;
  88. P54P_READ(int_enable);
  89. }
  90. reg = P54P_READ(ctrl_stat);
  91. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_CLKRUN);
  92. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  93. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RAMBOOT);
  94. P54P_WRITE(ctrl_stat, reg);
  95. P54P_READ(ctrl_stat);
  96. udelay(10);
  97. reg |= cpu_to_le32(ISL38XX_CTRL_STAT_RESET);
  98. P54P_WRITE(ctrl_stat, reg);
  99. wmb();
  100. udelay(10);
  101. reg &= cpu_to_le32(~ISL38XX_CTRL_STAT_RESET);
  102. P54P_WRITE(ctrl_stat, reg);
  103. wmb();
  104. udelay(10);
  105. /* wait for the firmware to boot properly */
  106. mdelay(100);
  107. return 0;
  108. }
  109. static void p54p_refill_rx_ring(struct ieee80211_hw *dev,
  110. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  111. struct sk_buff **rx_buf)
  112. {
  113. struct p54p_priv *priv = dev->priv;
  114. struct p54p_ring_control *ring_control = priv->ring_control;
  115. u32 limit, idx, i;
  116. idx = le32_to_cpu(ring_control->host_idx[ring_index]);
  117. limit = idx;
  118. limit -= le32_to_cpu(ring_control->device_idx[ring_index]);
  119. limit = ring_limit - limit;
  120. i = idx % ring_limit;
  121. while (limit-- > 1) {
  122. struct p54p_desc *desc = &ring[i];
  123. if (!desc->host_addr) {
  124. struct sk_buff *skb;
  125. dma_addr_t mapping;
  126. skb = dev_alloc_skb(priv->common.rx_mtu + 32);
  127. if (!skb)
  128. break;
  129. mapping = pci_map_single(priv->pdev,
  130. skb_tail_pointer(skb),
  131. priv->common.rx_mtu + 32,
  132. PCI_DMA_FROMDEVICE);
  133. desc->host_addr = cpu_to_le32(mapping);
  134. desc->device_addr = 0; // FIXME: necessary?
  135. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  136. desc->flags = 0;
  137. rx_buf[i] = skb;
  138. }
  139. i++;
  140. idx++;
  141. i %= ring_limit;
  142. }
  143. wmb();
  144. ring_control->host_idx[ring_index] = cpu_to_le32(idx);
  145. }
  146. static void p54p_check_rx_ring(struct ieee80211_hw *dev, u32 *index,
  147. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  148. struct sk_buff **rx_buf)
  149. {
  150. struct p54p_priv *priv = dev->priv;
  151. struct p54p_ring_control *ring_control = priv->ring_control;
  152. struct p54p_desc *desc;
  153. u32 idx, i;
  154. i = (*index) % ring_limit;
  155. (*index) = idx = le32_to_cpu(ring_control->device_idx[ring_index]);
  156. idx %= ring_limit;
  157. while (i != idx) {
  158. u16 len;
  159. struct sk_buff *skb;
  160. desc = &ring[i];
  161. len = le16_to_cpu(desc->len);
  162. skb = rx_buf[i];
  163. if (!skb) {
  164. i++;
  165. i %= ring_limit;
  166. continue;
  167. }
  168. skb_put(skb, len);
  169. if (p54_rx(dev, skb)) {
  170. pci_unmap_single(priv->pdev,
  171. le32_to_cpu(desc->host_addr),
  172. priv->common.rx_mtu + 32,
  173. PCI_DMA_FROMDEVICE);
  174. rx_buf[i] = NULL;
  175. desc->host_addr = 0;
  176. } else {
  177. skb_trim(skb, 0);
  178. desc->len = cpu_to_le16(priv->common.rx_mtu + 32);
  179. }
  180. i++;
  181. i %= ring_limit;
  182. }
  183. p54p_refill_rx_ring(dev, ring_index, ring, ring_limit, rx_buf);
  184. }
  185. /* caller must hold priv->lock */
  186. static void p54p_check_tx_ring(struct ieee80211_hw *dev, u32 *index,
  187. int ring_index, struct p54p_desc *ring, u32 ring_limit,
  188. void **tx_buf)
  189. {
  190. struct p54p_priv *priv = dev->priv;
  191. struct p54p_ring_control *ring_control = priv->ring_control;
  192. struct p54p_desc *desc;
  193. u32 idx, i;
  194. i = (*index) % ring_limit;
  195. (*index) = idx = le32_to_cpu(ring_control->device_idx[1]);
  196. idx %= ring_limit;
  197. while (i != idx) {
  198. desc = &ring[i];
  199. if (tx_buf[i])
  200. if (FREE_AFTER_TX((struct sk_buff *) tx_buf[i]))
  201. p54_free_skb(dev, tx_buf[i]);
  202. tx_buf[i] = NULL;
  203. pci_unmap_single(priv->pdev, le32_to_cpu(desc->host_addr),
  204. le16_to_cpu(desc->len), PCI_DMA_TODEVICE);
  205. desc->host_addr = 0;
  206. desc->device_addr = 0;
  207. desc->len = 0;
  208. desc->flags = 0;
  209. i++;
  210. i %= ring_limit;
  211. }
  212. }
  213. static void p54p_rx_tasklet(unsigned long dev_id)
  214. {
  215. struct ieee80211_hw *dev = (struct ieee80211_hw *)dev_id;
  216. struct p54p_priv *priv = dev->priv;
  217. struct p54p_ring_control *ring_control = priv->ring_control;
  218. p54p_check_rx_ring(dev, &priv->rx_idx_mgmt, 2, ring_control->rx_mgmt,
  219. ARRAY_SIZE(ring_control->rx_mgmt), priv->rx_buf_mgmt);
  220. p54p_check_rx_ring(dev, &priv->rx_idx_data, 0, ring_control->rx_data,
  221. ARRAY_SIZE(ring_control->rx_data), priv->rx_buf_data);
  222. wmb();
  223. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  224. }
  225. static irqreturn_t p54p_interrupt(int irq, void *dev_id)
  226. {
  227. struct ieee80211_hw *dev = dev_id;
  228. struct p54p_priv *priv = dev->priv;
  229. struct p54p_ring_control *ring_control = priv->ring_control;
  230. __le32 reg;
  231. spin_lock(&priv->lock);
  232. reg = P54P_READ(int_ident);
  233. if (unlikely(reg == cpu_to_le32(0xFFFFFFFF))) {
  234. spin_unlock(&priv->lock);
  235. return IRQ_HANDLED;
  236. }
  237. P54P_WRITE(int_ack, reg);
  238. reg &= P54P_READ(int_enable);
  239. if (reg & cpu_to_le32(ISL38XX_INT_IDENT_UPDATE)) {
  240. p54p_check_tx_ring(dev, &priv->tx_idx_mgmt,
  241. 3, ring_control->tx_mgmt,
  242. ARRAY_SIZE(ring_control->tx_mgmt),
  243. priv->tx_buf_mgmt);
  244. p54p_check_tx_ring(dev, &priv->tx_idx_data,
  245. 1, ring_control->tx_data,
  246. ARRAY_SIZE(ring_control->tx_data),
  247. priv->tx_buf_data);
  248. tasklet_schedule(&priv->rx_tasklet);
  249. } else if (reg & cpu_to_le32(ISL38XX_INT_IDENT_INIT))
  250. complete(&priv->boot_comp);
  251. spin_unlock(&priv->lock);
  252. return reg ? IRQ_HANDLED : IRQ_NONE;
  253. }
  254. static void p54p_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  255. {
  256. struct p54p_priv *priv = dev->priv;
  257. struct p54p_ring_control *ring_control = priv->ring_control;
  258. unsigned long flags;
  259. struct p54p_desc *desc;
  260. dma_addr_t mapping;
  261. u32 device_idx, idx, i;
  262. spin_lock_irqsave(&priv->lock, flags);
  263. device_idx = le32_to_cpu(ring_control->device_idx[1]);
  264. idx = le32_to_cpu(ring_control->host_idx[1]);
  265. i = idx % ARRAY_SIZE(ring_control->tx_data);
  266. priv->tx_buf_data[i] = skb;
  267. mapping = pci_map_single(priv->pdev, skb->data, skb->len,
  268. PCI_DMA_TODEVICE);
  269. desc = &ring_control->tx_data[i];
  270. desc->host_addr = cpu_to_le32(mapping);
  271. desc->device_addr = ((struct p54_hdr *)skb->data)->req_id;
  272. desc->len = cpu_to_le16(skb->len);
  273. desc->flags = 0;
  274. wmb();
  275. ring_control->host_idx[1] = cpu_to_le32(idx + 1);
  276. spin_unlock_irqrestore(&priv->lock, flags);
  277. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  278. P54P_READ(dev_int);
  279. }
  280. static void p54p_stop(struct ieee80211_hw *dev)
  281. {
  282. struct p54p_priv *priv = dev->priv;
  283. struct p54p_ring_control *ring_control = priv->ring_control;
  284. unsigned int i;
  285. struct p54p_desc *desc;
  286. tasklet_kill(&priv->rx_tasklet);
  287. P54P_WRITE(int_enable, cpu_to_le32(0));
  288. P54P_READ(int_enable);
  289. udelay(10);
  290. free_irq(priv->pdev->irq, dev);
  291. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  292. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_data); i++) {
  293. desc = &ring_control->rx_data[i];
  294. if (desc->host_addr)
  295. pci_unmap_single(priv->pdev,
  296. le32_to_cpu(desc->host_addr),
  297. priv->common.rx_mtu + 32,
  298. PCI_DMA_FROMDEVICE);
  299. kfree_skb(priv->rx_buf_data[i]);
  300. priv->rx_buf_data[i] = NULL;
  301. }
  302. for (i = 0; i < ARRAY_SIZE(priv->rx_buf_mgmt); i++) {
  303. desc = &ring_control->rx_mgmt[i];
  304. if (desc->host_addr)
  305. pci_unmap_single(priv->pdev,
  306. le32_to_cpu(desc->host_addr),
  307. priv->common.rx_mtu + 32,
  308. PCI_DMA_FROMDEVICE);
  309. kfree_skb(priv->rx_buf_mgmt[i]);
  310. priv->rx_buf_mgmt[i] = NULL;
  311. }
  312. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_data); i++) {
  313. desc = &ring_control->tx_data[i];
  314. if (desc->host_addr)
  315. pci_unmap_single(priv->pdev,
  316. le32_to_cpu(desc->host_addr),
  317. le16_to_cpu(desc->len),
  318. PCI_DMA_TODEVICE);
  319. p54_free_skb(dev, priv->tx_buf_data[i]);
  320. priv->tx_buf_data[i] = NULL;
  321. }
  322. for (i = 0; i < ARRAY_SIZE(priv->tx_buf_mgmt); i++) {
  323. desc = &ring_control->tx_mgmt[i];
  324. if (desc->host_addr)
  325. pci_unmap_single(priv->pdev,
  326. le32_to_cpu(desc->host_addr),
  327. le16_to_cpu(desc->len),
  328. PCI_DMA_TODEVICE);
  329. p54_free_skb(dev, priv->tx_buf_mgmt[i]);
  330. priv->tx_buf_mgmt[i] = NULL;
  331. }
  332. memset(ring_control, 0, sizeof(*ring_control));
  333. }
  334. static int p54p_open(struct ieee80211_hw *dev)
  335. {
  336. struct p54p_priv *priv = dev->priv;
  337. int err;
  338. init_completion(&priv->boot_comp);
  339. err = request_irq(priv->pdev->irq, &p54p_interrupt,
  340. IRQF_SHARED, "p54pci", dev);
  341. if (err) {
  342. dev_err(&priv->pdev->dev, "failed to register IRQ handler\n");
  343. return err;
  344. }
  345. memset(priv->ring_control, 0, sizeof(*priv->ring_control));
  346. err = p54p_upload_firmware(dev);
  347. if (err) {
  348. free_irq(priv->pdev->irq, dev);
  349. return err;
  350. }
  351. priv->rx_idx_data = priv->tx_idx_data = 0;
  352. priv->rx_idx_mgmt = priv->tx_idx_mgmt = 0;
  353. p54p_refill_rx_ring(dev, 0, priv->ring_control->rx_data,
  354. ARRAY_SIZE(priv->ring_control->rx_data), priv->rx_buf_data);
  355. p54p_refill_rx_ring(dev, 2, priv->ring_control->rx_mgmt,
  356. ARRAY_SIZE(priv->ring_control->rx_mgmt), priv->rx_buf_mgmt);
  357. P54P_WRITE(ring_control_base, cpu_to_le32(priv->ring_control_dma));
  358. P54P_READ(ring_control_base);
  359. wmb();
  360. udelay(10);
  361. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_INIT));
  362. P54P_READ(int_enable);
  363. wmb();
  364. udelay(10);
  365. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_RESET));
  366. P54P_READ(dev_int);
  367. if (!wait_for_completion_interruptible_timeout(&priv->boot_comp, HZ)) {
  368. printk(KERN_ERR "%s: Cannot boot firmware!\n",
  369. wiphy_name(dev->wiphy));
  370. p54p_stop(dev);
  371. return -ETIMEDOUT;
  372. }
  373. P54P_WRITE(int_enable, cpu_to_le32(ISL38XX_INT_IDENT_UPDATE));
  374. P54P_READ(int_enable);
  375. wmb();
  376. udelay(10);
  377. P54P_WRITE(dev_int, cpu_to_le32(ISL38XX_DEV_INT_UPDATE));
  378. P54P_READ(dev_int);
  379. wmb();
  380. udelay(10);
  381. return 0;
  382. }
  383. static int __devinit p54p_probe(struct pci_dev *pdev,
  384. const struct pci_device_id *id)
  385. {
  386. struct p54p_priv *priv;
  387. struct ieee80211_hw *dev;
  388. unsigned long mem_addr, mem_len;
  389. int err;
  390. err = pci_enable_device(pdev);
  391. if (err) {
  392. dev_err(&pdev->dev, "Cannot enable new PCI device\n");
  393. return err;
  394. }
  395. mem_addr = pci_resource_start(pdev, 0);
  396. mem_len = pci_resource_len(pdev, 0);
  397. if (mem_len < sizeof(struct p54p_csr)) {
  398. dev_err(&pdev->dev, "Too short PCI resources\n");
  399. goto err_disable_dev;
  400. }
  401. err = pci_request_regions(pdev, "p54pci");
  402. if (err) {
  403. dev_err(&pdev->dev, "Cannot obtain PCI resources\n");
  404. goto err_disable_dev;
  405. }
  406. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) ||
  407. pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  408. dev_err(&pdev->dev, "No suitable DMA available\n");
  409. goto err_free_reg;
  410. }
  411. pci_set_master(pdev);
  412. pci_try_set_mwi(pdev);
  413. pci_write_config_byte(pdev, 0x40, 0);
  414. pci_write_config_byte(pdev, 0x41, 0);
  415. dev = p54_init_common(sizeof(*priv));
  416. if (!dev) {
  417. dev_err(&pdev->dev, "ieee80211 alloc failed\n");
  418. err = -ENOMEM;
  419. goto err_free_reg;
  420. }
  421. priv = dev->priv;
  422. priv->pdev = pdev;
  423. SET_IEEE80211_DEV(dev, &pdev->dev);
  424. pci_set_drvdata(pdev, dev);
  425. priv->map = ioremap(mem_addr, mem_len);
  426. if (!priv->map) {
  427. dev_err(&pdev->dev, "Cannot map device memory\n");
  428. err = -ENOMEM;
  429. goto err_free_dev;
  430. }
  431. priv->ring_control = pci_alloc_consistent(pdev, sizeof(*priv->ring_control),
  432. &priv->ring_control_dma);
  433. if (!priv->ring_control) {
  434. dev_err(&pdev->dev, "Cannot allocate rings\n");
  435. err = -ENOMEM;
  436. goto err_iounmap;
  437. }
  438. priv->common.open = p54p_open;
  439. priv->common.stop = p54p_stop;
  440. priv->common.tx = p54p_tx;
  441. spin_lock_init(&priv->lock);
  442. tasklet_init(&priv->rx_tasklet, p54p_rx_tasklet, (unsigned long)dev);
  443. err = request_firmware(&priv->firmware, "isl3886pci",
  444. &priv->pdev->dev);
  445. if (err) {
  446. dev_err(&pdev->dev, "Cannot find firmware (isl3886pci)\n");
  447. err = request_firmware(&priv->firmware, "isl3886",
  448. &priv->pdev->dev);
  449. if (err)
  450. goto err_free_common;
  451. }
  452. err = p54p_open(dev);
  453. if (err)
  454. goto err_free_common;
  455. err = p54_read_eeprom(dev);
  456. p54p_stop(dev);
  457. if (err)
  458. goto err_free_common;
  459. err = p54_register_common(dev, &pdev->dev);
  460. if (err)
  461. goto err_free_common;
  462. return 0;
  463. err_free_common:
  464. release_firmware(priv->firmware);
  465. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  466. priv->ring_control, priv->ring_control_dma);
  467. err_iounmap:
  468. iounmap(priv->map);
  469. err_free_dev:
  470. pci_set_drvdata(pdev, NULL);
  471. p54_free_common(dev);
  472. err_free_reg:
  473. pci_release_regions(pdev);
  474. err_disable_dev:
  475. pci_disable_device(pdev);
  476. return err;
  477. }
  478. static void __devexit p54p_remove(struct pci_dev *pdev)
  479. {
  480. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  481. struct p54p_priv *priv;
  482. if (!dev)
  483. return;
  484. p54_unregister_common(dev);
  485. priv = dev->priv;
  486. release_firmware(priv->firmware);
  487. pci_free_consistent(pdev, sizeof(*priv->ring_control),
  488. priv->ring_control, priv->ring_control_dma);
  489. iounmap(priv->map);
  490. pci_release_regions(pdev);
  491. pci_disable_device(pdev);
  492. p54_free_common(dev);
  493. }
  494. #ifdef CONFIG_PM
  495. static int p54p_suspend(struct pci_dev *pdev, pm_message_t state)
  496. {
  497. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  498. struct p54p_priv *priv = dev->priv;
  499. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  500. ieee80211_stop_queues(dev);
  501. p54p_stop(dev);
  502. }
  503. pci_save_state(pdev);
  504. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  505. return 0;
  506. }
  507. static int p54p_resume(struct pci_dev *pdev)
  508. {
  509. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  510. struct p54p_priv *priv = dev->priv;
  511. pci_set_power_state(pdev, PCI_D0);
  512. pci_restore_state(pdev);
  513. if (priv->common.mode != NL80211_IFTYPE_UNSPECIFIED) {
  514. p54p_open(dev);
  515. ieee80211_wake_queues(dev);
  516. }
  517. return 0;
  518. }
  519. #endif /* CONFIG_PM */
  520. static struct pci_driver p54p_driver = {
  521. .name = "p54pci",
  522. .id_table = p54p_table,
  523. .probe = p54p_probe,
  524. .remove = __devexit_p(p54p_remove),
  525. #ifdef CONFIG_PM
  526. .suspend = p54p_suspend,
  527. .resume = p54p_resume,
  528. #endif /* CONFIG_PM */
  529. };
  530. static int __init p54p_init(void)
  531. {
  532. return pci_register_driver(&p54p_driver);
  533. }
  534. static void __exit p54p_exit(void)
  535. {
  536. pci_unregister_driver(&p54p_driver);
  537. }
  538. module_init(p54p_init);
  539. module_exit(p54p_exit);