iwl-tx.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <linux/sched.h>
  31. #include <net/mac80211.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-helpers.h"
  38. static const u16 default_tid_to_tx_fifo[] = {
  39. IWL_TX_FIFO_AC1,
  40. IWL_TX_FIFO_AC0,
  41. IWL_TX_FIFO_AC0,
  42. IWL_TX_FIFO_AC1,
  43. IWL_TX_FIFO_AC2,
  44. IWL_TX_FIFO_AC2,
  45. IWL_TX_FIFO_AC3,
  46. IWL_TX_FIFO_AC3,
  47. IWL_TX_FIFO_NONE,
  48. IWL_TX_FIFO_NONE,
  49. IWL_TX_FIFO_NONE,
  50. IWL_TX_FIFO_NONE,
  51. IWL_TX_FIFO_NONE,
  52. IWL_TX_FIFO_NONE,
  53. IWL_TX_FIFO_NONE,
  54. IWL_TX_FIFO_NONE,
  55. IWL_TX_FIFO_AC3
  56. };
  57. static inline int iwl_alloc_dma_ptr(struct iwl_priv *priv,
  58. struct iwl_dma_ptr *ptr, size_t size)
  59. {
  60. ptr->addr = pci_alloc_consistent(priv->pci_dev, size, &ptr->dma);
  61. if (!ptr->addr)
  62. return -ENOMEM;
  63. ptr->size = size;
  64. return 0;
  65. }
  66. static inline void iwl_free_dma_ptr(struct iwl_priv *priv,
  67. struct iwl_dma_ptr *ptr)
  68. {
  69. if (unlikely(!ptr->addr))
  70. return;
  71. pci_free_consistent(priv->pci_dev, ptr->size, ptr->addr, ptr->dma);
  72. memset(ptr, 0, sizeof(*ptr));
  73. }
  74. /**
  75. * iwl_txq_update_write_ptr - Send new write index to hardware
  76. */
  77. int iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  78. {
  79. u32 reg = 0;
  80. int ret = 0;
  81. int txq_id = txq->q.id;
  82. if (txq->need_update == 0)
  83. return ret;
  84. /* if we're trying to save power */
  85. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  86. /* wake up nic if it's powered down ...
  87. * uCode will wake up, and interrupt us again, so next
  88. * time we'll skip this part. */
  89. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  90. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  91. IWL_DEBUG_INFO(priv, "Requesting wakeup, GP1 = 0x%x\n", reg);
  92. iwl_set_bit(priv, CSR_GP_CNTRL,
  93. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  94. return ret;
  95. }
  96. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  97. txq->q.write_ptr | (txq_id << 8));
  98. /* else not in power-save mode, uCode will never sleep when we're
  99. * trying to tx (during RFKILL, we're not trying to tx). */
  100. } else
  101. iwl_write32(priv, HBUS_TARG_WRPTR,
  102. txq->q.write_ptr | (txq_id << 8));
  103. txq->need_update = 0;
  104. return ret;
  105. }
  106. EXPORT_SYMBOL(iwl_txq_update_write_ptr);
  107. /**
  108. * iwl_tx_queue_free - Deallocate DMA queue.
  109. * @txq: Transmit queue to deallocate.
  110. *
  111. * Empty queue by removing and destroying all BD's.
  112. * Free all buffers.
  113. * 0-fill, but do not free "txq" descriptor structure.
  114. */
  115. void iwl_tx_queue_free(struct iwl_priv *priv, int txq_id)
  116. {
  117. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  118. struct iwl_queue *q = &txq->q;
  119. struct pci_dev *dev = priv->pci_dev;
  120. int i, len;
  121. if (q->n_bd == 0)
  122. return;
  123. /* first, empty all BD's */
  124. for (; q->write_ptr != q->read_ptr;
  125. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd))
  126. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  127. len = sizeof(struct iwl_device_cmd) * q->n_window;
  128. /* De-alloc array of command/tx buffers */
  129. for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
  130. kfree(txq->cmd[i]);
  131. /* De-alloc circular buffer of TFDs */
  132. if (txq->q.n_bd)
  133. pci_free_consistent(dev, priv->hw_params.tfd_size *
  134. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  135. /* De-alloc array of per-TFD driver data */
  136. kfree(txq->txb);
  137. txq->txb = NULL;
  138. /* deallocate arrays */
  139. kfree(txq->cmd);
  140. kfree(txq->meta);
  141. txq->cmd = NULL;
  142. txq->meta = NULL;
  143. /* 0-fill queue descriptor structure */
  144. memset(txq, 0, sizeof(*txq));
  145. }
  146. EXPORT_SYMBOL(iwl_tx_queue_free);
  147. /**
  148. * iwl_cmd_queue_free - Deallocate DMA queue.
  149. * @txq: Transmit queue to deallocate.
  150. *
  151. * Empty queue by removing and destroying all BD's.
  152. * Free all buffers.
  153. * 0-fill, but do not free "txq" descriptor structure.
  154. */
  155. void iwl_cmd_queue_free(struct iwl_priv *priv)
  156. {
  157. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  158. struct iwl_queue *q = &txq->q;
  159. struct pci_dev *dev = priv->pci_dev;
  160. int i, len;
  161. if (q->n_bd == 0)
  162. return;
  163. len = sizeof(struct iwl_device_cmd) * q->n_window;
  164. len += IWL_MAX_SCAN_SIZE;
  165. /* De-alloc array of command/tx buffers */
  166. for (i = 0; i <= TFD_CMD_SLOTS; i++)
  167. kfree(txq->cmd[i]);
  168. /* De-alloc circular buffer of TFDs */
  169. if (txq->q.n_bd)
  170. pci_free_consistent(dev, priv->hw_params.tfd_size *
  171. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  172. /* deallocate arrays */
  173. kfree(txq->cmd);
  174. kfree(txq->meta);
  175. txq->cmd = NULL;
  176. txq->meta = NULL;
  177. /* 0-fill queue descriptor structure */
  178. memset(txq, 0, sizeof(*txq));
  179. }
  180. EXPORT_SYMBOL(iwl_cmd_queue_free);
  181. /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
  182. * DMA services
  183. *
  184. * Theory of operation
  185. *
  186. * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
  187. * of buffer descriptors, each of which points to one or more data buffers for
  188. * the device to read from or fill. Driver and device exchange status of each
  189. * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
  190. * entries in each circular buffer, to protect against confusing empty and full
  191. * queue states.
  192. *
  193. * The device reads or writes the data in the queues via the device's several
  194. * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
  195. *
  196. * For Tx queue, there are low mark and high mark limits. If, after queuing
  197. * the packet for Tx, free space become < low mark, Tx queue stopped. When
  198. * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
  199. * Tx queue resumed.
  200. *
  201. * See more detailed info in iwl-4965-hw.h.
  202. ***************************************************/
  203. int iwl_queue_space(const struct iwl_queue *q)
  204. {
  205. int s = q->read_ptr - q->write_ptr;
  206. if (q->read_ptr > q->write_ptr)
  207. s -= q->n_bd;
  208. if (s <= 0)
  209. s += q->n_window;
  210. /* keep some reserve to not confuse empty and full situations */
  211. s -= 2;
  212. if (s < 0)
  213. s = 0;
  214. return s;
  215. }
  216. EXPORT_SYMBOL(iwl_queue_space);
  217. /**
  218. * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
  219. */
  220. static int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
  221. int count, int slots_num, u32 id)
  222. {
  223. q->n_bd = count;
  224. q->n_window = slots_num;
  225. q->id = id;
  226. /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
  227. * and iwl_queue_dec_wrap are broken. */
  228. BUG_ON(!is_power_of_2(count));
  229. /* slots_num must be power-of-two size, otherwise
  230. * get_cmd_index is broken. */
  231. BUG_ON(!is_power_of_2(slots_num));
  232. q->low_mark = q->n_window / 4;
  233. if (q->low_mark < 4)
  234. q->low_mark = 4;
  235. q->high_mark = q->n_window / 8;
  236. if (q->high_mark < 2)
  237. q->high_mark = 2;
  238. q->write_ptr = q->read_ptr = 0;
  239. return 0;
  240. }
  241. /**
  242. * iwl_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
  243. */
  244. static int iwl_tx_queue_alloc(struct iwl_priv *priv,
  245. struct iwl_tx_queue *txq, u32 id)
  246. {
  247. struct pci_dev *dev = priv->pci_dev;
  248. size_t tfd_sz = priv->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
  249. /* Driver private data, only for Tx (not command) queues,
  250. * not shared with device. */
  251. if (id != IWL_CMD_QUEUE_NUM) {
  252. txq->txb = kmalloc(sizeof(txq->txb[0]) *
  253. TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
  254. if (!txq->txb) {
  255. IWL_ERR(priv, "kmalloc for auxiliary BD "
  256. "structures failed\n");
  257. goto error;
  258. }
  259. } else {
  260. txq->txb = NULL;
  261. }
  262. /* Circular buffer of transmit frame descriptors (TFDs),
  263. * shared with device */
  264. txq->tfds = pci_alloc_consistent(dev, tfd_sz, &txq->q.dma_addr);
  265. if (!txq->tfds) {
  266. IWL_ERR(priv, "pci_alloc_consistent(%zd) failed\n", tfd_sz);
  267. goto error;
  268. }
  269. txq->q.id = id;
  270. return 0;
  271. error:
  272. kfree(txq->txb);
  273. txq->txb = NULL;
  274. return -ENOMEM;
  275. }
  276. /**
  277. * iwl_tx_queue_init - Allocate and initialize one tx/cmd queue
  278. */
  279. int iwl_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq,
  280. int slots_num, u32 txq_id)
  281. {
  282. int i, len;
  283. int ret;
  284. int actual_slots = slots_num;
  285. /*
  286. * Alloc buffer array for commands (Tx or other types of commands).
  287. * For the command queue (#4), allocate command space + one big
  288. * command for scan, since scan command is very huge; the system will
  289. * not have two scans at the same time, so only one is needed.
  290. * For normal Tx queues (all other queues), no super-size command
  291. * space is needed.
  292. */
  293. if (txq_id == IWL_CMD_QUEUE_NUM)
  294. actual_slots++;
  295. txq->meta = kzalloc(sizeof(struct iwl_cmd_meta) * actual_slots,
  296. GFP_KERNEL);
  297. txq->cmd = kzalloc(sizeof(struct iwl_device_cmd *) * actual_slots,
  298. GFP_KERNEL);
  299. if (!txq->meta || !txq->cmd)
  300. goto out_free_arrays;
  301. len = sizeof(struct iwl_device_cmd);
  302. for (i = 0; i < actual_slots; i++) {
  303. /* only happens for cmd queue */
  304. if (i == slots_num)
  305. len += IWL_MAX_SCAN_SIZE;
  306. txq->cmd[i] = kmalloc(len, GFP_KERNEL);
  307. if (!txq->cmd[i])
  308. goto err;
  309. }
  310. /* Alloc driver data array and TFD circular buffer */
  311. ret = iwl_tx_queue_alloc(priv, txq, txq_id);
  312. if (ret)
  313. goto err;
  314. txq->need_update = 0;
  315. /* aggregation TX queues will get their ID when aggregation begins */
  316. if (txq_id <= IWL_TX_FIFO_AC3)
  317. txq->swq_id = txq_id;
  318. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  319. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  320. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  321. /* Initialize queue's high/low-water marks, and head/tail indexes */
  322. iwl_queue_init(priv, &txq->q, TFD_QUEUE_SIZE_MAX, slots_num, txq_id);
  323. /* Tell device where to find queue */
  324. priv->cfg->ops->lib->txq_init(priv, txq);
  325. return 0;
  326. err:
  327. for (i = 0; i < actual_slots; i++)
  328. kfree(txq->cmd[i]);
  329. out_free_arrays:
  330. kfree(txq->meta);
  331. kfree(txq->cmd);
  332. return -ENOMEM;
  333. }
  334. EXPORT_SYMBOL(iwl_tx_queue_init);
  335. /**
  336. * iwl_hw_txq_ctx_free - Free TXQ Context
  337. *
  338. * Destroy all TX DMA queues and structures
  339. */
  340. void iwl_hw_txq_ctx_free(struct iwl_priv *priv)
  341. {
  342. int txq_id;
  343. /* Tx queues */
  344. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  345. if (txq_id == IWL_CMD_QUEUE_NUM)
  346. iwl_cmd_queue_free(priv);
  347. else
  348. iwl_tx_queue_free(priv, txq_id);
  349. iwl_free_dma_ptr(priv, &priv->kw);
  350. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  351. }
  352. EXPORT_SYMBOL(iwl_hw_txq_ctx_free);
  353. /**
  354. * iwl_txq_ctx_reset - Reset TX queue context
  355. * Destroys all DMA structures and initialize them again
  356. *
  357. * @param priv
  358. * @return error code
  359. */
  360. int iwl_txq_ctx_reset(struct iwl_priv *priv)
  361. {
  362. int ret = 0;
  363. int txq_id, slots_num;
  364. unsigned long flags;
  365. /* Free all tx/cmd queues and keep-warm buffer */
  366. iwl_hw_txq_ctx_free(priv);
  367. ret = iwl_alloc_dma_ptr(priv, &priv->scd_bc_tbls,
  368. priv->hw_params.scd_bc_tbls_size);
  369. if (ret) {
  370. IWL_ERR(priv, "Scheduler BC Table allocation failed\n");
  371. goto error_bc_tbls;
  372. }
  373. /* Alloc keep-warm buffer */
  374. ret = iwl_alloc_dma_ptr(priv, &priv->kw, IWL_KW_SIZE);
  375. if (ret) {
  376. IWL_ERR(priv, "Keep Warm allocation failed\n");
  377. goto error_kw;
  378. }
  379. spin_lock_irqsave(&priv->lock, flags);
  380. /* Turn off all Tx DMA fifos */
  381. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  382. /* Tell NIC where to find the "keep warm" buffer */
  383. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG, priv->kw.dma >> 4);
  384. spin_unlock_irqrestore(&priv->lock, flags);
  385. /* Alloc and init all Tx queues, including the command queue (#4) */
  386. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
  387. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  388. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  389. ret = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  390. txq_id);
  391. if (ret) {
  392. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  393. goto error;
  394. }
  395. }
  396. return ret;
  397. error:
  398. iwl_hw_txq_ctx_free(priv);
  399. iwl_free_dma_ptr(priv, &priv->kw);
  400. error_kw:
  401. iwl_free_dma_ptr(priv, &priv->scd_bc_tbls);
  402. error_bc_tbls:
  403. return ret;
  404. }
  405. /**
  406. * iwl_txq_ctx_stop - Stop all Tx DMA channels, free Tx queue memory
  407. */
  408. void iwl_txq_ctx_stop(struct iwl_priv *priv)
  409. {
  410. int ch;
  411. unsigned long flags;
  412. /* Turn off all Tx DMA fifos */
  413. spin_lock_irqsave(&priv->lock, flags);
  414. priv->cfg->ops->lib->txq_set_sched(priv, 0);
  415. /* Stop each Tx DMA channel, and wait for it to be idle */
  416. for (ch = 0; ch < priv->hw_params.dma_chnl_num; ch++) {
  417. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  418. iwl_poll_direct_bit(priv, FH_TSSR_TX_STATUS_REG,
  419. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
  420. 1000);
  421. }
  422. spin_unlock_irqrestore(&priv->lock, flags);
  423. /* Deallocate memory for all Tx queues */
  424. iwl_hw_txq_ctx_free(priv);
  425. }
  426. EXPORT_SYMBOL(iwl_txq_ctx_stop);
  427. /*
  428. * handle build REPLY_TX command notification.
  429. */
  430. static void iwl_tx_cmd_build_basic(struct iwl_priv *priv,
  431. struct iwl_tx_cmd *tx_cmd,
  432. struct ieee80211_tx_info *info,
  433. struct ieee80211_hdr *hdr,
  434. u8 std_id)
  435. {
  436. __le16 fc = hdr->frame_control;
  437. __le32 tx_flags = tx_cmd->tx_flags;
  438. tx_cmd->stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  439. if (!(info->flags & IEEE80211_TX_CTL_NO_ACK)) {
  440. tx_flags |= TX_CMD_FLG_ACK_MSK;
  441. if (ieee80211_is_mgmt(fc))
  442. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  443. if (ieee80211_is_probe_resp(fc) &&
  444. !(le16_to_cpu(hdr->seq_ctrl) & 0xf))
  445. tx_flags |= TX_CMD_FLG_TSF_MSK;
  446. } else {
  447. tx_flags &= (~TX_CMD_FLG_ACK_MSK);
  448. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  449. }
  450. if (ieee80211_is_back_req(fc))
  451. tx_flags |= TX_CMD_FLG_ACK_MSK | TX_CMD_FLG_IMM_BA_RSP_MASK;
  452. tx_cmd->sta_id = std_id;
  453. if (ieee80211_has_morefrags(fc))
  454. tx_flags |= TX_CMD_FLG_MORE_FRAG_MSK;
  455. if (ieee80211_is_data_qos(fc)) {
  456. u8 *qc = ieee80211_get_qos_ctl(hdr);
  457. tx_cmd->tid_tspec = qc[0] & 0xf;
  458. tx_flags &= ~TX_CMD_FLG_SEQ_CTL_MSK;
  459. } else {
  460. tx_flags |= TX_CMD_FLG_SEQ_CTL_MSK;
  461. }
  462. priv->cfg->ops->utils->rts_tx_cmd_flag(info, &tx_flags);
  463. if ((tx_flags & TX_CMD_FLG_RTS_MSK) || (tx_flags & TX_CMD_FLG_CTS_MSK))
  464. tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
  465. tx_flags &= ~(TX_CMD_FLG_ANT_SEL_MSK);
  466. if (ieee80211_is_mgmt(fc)) {
  467. if (ieee80211_is_assoc_req(fc) || ieee80211_is_reassoc_req(fc))
  468. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(3);
  469. else
  470. tx_cmd->timeout.pm_frame_timeout = cpu_to_le16(2);
  471. } else {
  472. tx_cmd->timeout.pm_frame_timeout = 0;
  473. }
  474. tx_cmd->driver_txop = 0;
  475. tx_cmd->tx_flags = tx_flags;
  476. tx_cmd->next_frame_len = 0;
  477. }
  478. #define RTS_HCCA_RETRY_LIMIT 3
  479. #define RTS_DFAULT_RETRY_LIMIT 60
  480. static void iwl_tx_cmd_build_rate(struct iwl_priv *priv,
  481. struct iwl_tx_cmd *tx_cmd,
  482. struct ieee80211_tx_info *info,
  483. __le16 fc, int is_hcca)
  484. {
  485. u32 rate_flags;
  486. int rate_idx;
  487. u8 rts_retry_limit;
  488. u8 data_retry_limit;
  489. u8 rate_plcp;
  490. /* Set retry limit on DATA packets and Probe Responses*/
  491. if (priv->data_retry_limit != -1)
  492. data_retry_limit = priv->data_retry_limit;
  493. else if (ieee80211_is_probe_resp(fc))
  494. data_retry_limit = 3;
  495. else
  496. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  497. tx_cmd->data_retry_limit = data_retry_limit;
  498. /* Set retry limit on RTS packets */
  499. rts_retry_limit = (is_hcca) ? RTS_HCCA_RETRY_LIMIT :
  500. RTS_DFAULT_RETRY_LIMIT;
  501. if (data_retry_limit < rts_retry_limit)
  502. rts_retry_limit = data_retry_limit;
  503. tx_cmd->rts_retry_limit = rts_retry_limit;
  504. /* DATA packets will use the uCode station table for rate/antenna
  505. * selection */
  506. if (ieee80211_is_data(fc)) {
  507. tx_cmd->initial_rate_index = 0;
  508. tx_cmd->tx_flags |= TX_CMD_FLG_STA_RATE_MSK;
  509. return;
  510. }
  511. /**
  512. * If the current TX rate stored in mac80211 has the MCS bit set, it's
  513. * not really a TX rate. Thus, we use the lowest supported rate for
  514. * this band. Also use the lowest supported rate if the stored rate
  515. * index is invalid.
  516. */
  517. rate_idx = info->control.rates[0].idx;
  518. if (info->control.rates[0].flags & IEEE80211_TX_RC_MCS ||
  519. (rate_idx < 0) || (rate_idx > IWL_RATE_COUNT_LEGACY))
  520. rate_idx = rate_lowest_index(&priv->bands[info->band],
  521. info->control.sta);
  522. /* For 5 GHZ band, remap mac80211 rate indices into driver indices */
  523. if (info->band == IEEE80211_BAND_5GHZ)
  524. rate_idx += IWL_FIRST_OFDM_RATE;
  525. /* Get PLCP rate for tx_cmd->rate_n_flags */
  526. rate_plcp = iwl_rates[rate_idx].plcp;
  527. /* Zero out flags for this packet */
  528. rate_flags = 0;
  529. /* Set CCK flag as needed */
  530. if ((rate_idx >= IWL_FIRST_CCK_RATE) && (rate_idx <= IWL_LAST_CCK_RATE))
  531. rate_flags |= RATE_MCS_CCK_MSK;
  532. /* Set up RTS and CTS flags for certain packets */
  533. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  534. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  535. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  536. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  537. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  538. if (tx_cmd->tx_flags & TX_CMD_FLG_RTS_MSK) {
  539. tx_cmd->tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  540. tx_cmd->tx_flags |= TX_CMD_FLG_CTS_MSK;
  541. }
  542. break;
  543. default:
  544. break;
  545. }
  546. /* Set up antennas */
  547. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant);
  548. rate_flags |= iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  549. /* Set the rate in the TX cmd */
  550. tx_cmd->rate_n_flags = iwl_hw_set_rate_n_flags(rate_plcp, rate_flags);
  551. }
  552. static void iwl_tx_cmd_build_hwcrypto(struct iwl_priv *priv,
  553. struct ieee80211_tx_info *info,
  554. struct iwl_tx_cmd *tx_cmd,
  555. struct sk_buff *skb_frag,
  556. int sta_id)
  557. {
  558. struct ieee80211_key_conf *keyconf = info->control.hw_key;
  559. switch (keyconf->alg) {
  560. case ALG_CCMP:
  561. tx_cmd->sec_ctl = TX_CMD_SEC_CCM;
  562. memcpy(tx_cmd->key, keyconf->key, keyconf->keylen);
  563. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  564. tx_cmd->tx_flags |= TX_CMD_FLG_AGG_CCMP_MSK;
  565. IWL_DEBUG_TX(priv, "tx_cmd with AES hwcrypto\n");
  566. break;
  567. case ALG_TKIP:
  568. tx_cmd->sec_ctl = TX_CMD_SEC_TKIP;
  569. ieee80211_get_tkip_key(keyconf, skb_frag,
  570. IEEE80211_TKIP_P2_KEY, tx_cmd->key);
  571. IWL_DEBUG_TX(priv, "tx_cmd with tkip hwcrypto\n");
  572. break;
  573. case ALG_WEP:
  574. tx_cmd->sec_ctl |= (TX_CMD_SEC_WEP |
  575. (keyconf->keyidx & TX_CMD_SEC_MSK) << TX_CMD_SEC_SHIFT);
  576. if (keyconf->keylen == WEP_KEY_LEN_128)
  577. tx_cmd->sec_ctl |= TX_CMD_SEC_KEY128;
  578. memcpy(&tx_cmd->key[3], keyconf->key, keyconf->keylen);
  579. IWL_DEBUG_TX(priv, "Configuring packet for WEP encryption "
  580. "with key %d\n", keyconf->keyidx);
  581. break;
  582. default:
  583. IWL_ERR(priv, "Unknown encode alg %d\n", keyconf->alg);
  584. break;
  585. }
  586. }
  587. /*
  588. * start REPLY_TX command process
  589. */
  590. int iwl_tx_skb(struct iwl_priv *priv, struct sk_buff *skb)
  591. {
  592. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  593. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  594. struct iwl_tx_queue *txq;
  595. struct iwl_queue *q;
  596. struct iwl_device_cmd *out_cmd;
  597. struct iwl_cmd_meta *out_meta;
  598. struct iwl_tx_cmd *tx_cmd;
  599. int swq_id, txq_id;
  600. dma_addr_t phys_addr;
  601. dma_addr_t txcmd_phys;
  602. dma_addr_t scratch_phys;
  603. u16 len, len_org;
  604. u16 seq_number = 0;
  605. __le16 fc;
  606. u8 hdr_len;
  607. u8 sta_id;
  608. u8 wait_write_ptr = 0;
  609. u8 tid = 0;
  610. u8 *qc = NULL;
  611. unsigned long flags;
  612. int ret;
  613. spin_lock_irqsave(&priv->lock, flags);
  614. if (iwl_is_rfkill(priv)) {
  615. IWL_DEBUG_DROP(priv, "Dropping - RF KILL\n");
  616. goto drop_unlock;
  617. }
  618. fc = hdr->frame_control;
  619. #ifdef CONFIG_IWLWIFI_DEBUG
  620. if (ieee80211_is_auth(fc))
  621. IWL_DEBUG_TX(priv, "Sending AUTH frame\n");
  622. else if (ieee80211_is_assoc_req(fc))
  623. IWL_DEBUG_TX(priv, "Sending ASSOC frame\n");
  624. else if (ieee80211_is_reassoc_req(fc))
  625. IWL_DEBUG_TX(priv, "Sending REASSOC frame\n");
  626. #endif
  627. /* drop all non-injected data frame if we are not associated */
  628. if (ieee80211_is_data(fc) &&
  629. !(info->flags & IEEE80211_TX_CTL_INJECTED) &&
  630. (!iwl_is_associated(priv) ||
  631. ((priv->iw_mode == NL80211_IFTYPE_STATION) && !priv->assoc_id) ||
  632. !priv->assoc_station_added)) {
  633. IWL_DEBUG_DROP(priv, "Dropping - !iwl_is_associated\n");
  634. goto drop_unlock;
  635. }
  636. hdr_len = ieee80211_hdrlen(fc);
  637. /* Find (or create) index into station table for destination station */
  638. if (info->flags & IEEE80211_TX_CTL_INJECTED)
  639. sta_id = priv->hw_params.bcast_sta_id;
  640. else
  641. sta_id = iwl_get_sta_id(priv, hdr);
  642. if (sta_id == IWL_INVALID_STATION) {
  643. IWL_DEBUG_DROP(priv, "Dropping - INVALID STATION: %pM\n",
  644. hdr->addr1);
  645. goto drop_unlock;
  646. }
  647. IWL_DEBUG_TX(priv, "station Id %d\n", sta_id);
  648. txq_id = skb_get_queue_mapping(skb);
  649. if (ieee80211_is_data_qos(fc)) {
  650. qc = ieee80211_get_qos_ctl(hdr);
  651. tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
  652. if (unlikely(tid >= MAX_TID_COUNT))
  653. goto drop_unlock;
  654. seq_number = priv->stations[sta_id].tid[tid].seq_number;
  655. seq_number &= IEEE80211_SCTL_SEQ;
  656. hdr->seq_ctrl = hdr->seq_ctrl &
  657. cpu_to_le16(IEEE80211_SCTL_FRAG);
  658. hdr->seq_ctrl |= cpu_to_le16(seq_number);
  659. seq_number += 0x10;
  660. /* aggregation is on for this <sta,tid> */
  661. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  662. txq_id = priv->stations[sta_id].tid[tid].agg.txq_id;
  663. }
  664. txq = &priv->txq[txq_id];
  665. swq_id = txq->swq_id;
  666. q = &txq->q;
  667. if (unlikely(iwl_queue_space(q) < q->high_mark))
  668. goto drop_unlock;
  669. if (ieee80211_is_data_qos(fc))
  670. priv->stations[sta_id].tid[tid].tfds_in_queue++;
  671. /* Set up driver data for this TFD */
  672. memset(&(txq->txb[q->write_ptr]), 0, sizeof(struct iwl_tx_info));
  673. txq->txb[q->write_ptr].skb[0] = skb;
  674. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  675. out_cmd = txq->cmd[q->write_ptr];
  676. out_meta = &txq->meta[q->write_ptr];
  677. tx_cmd = &out_cmd->cmd.tx;
  678. memset(&out_cmd->hdr, 0, sizeof(out_cmd->hdr));
  679. memset(tx_cmd, 0, sizeof(struct iwl_tx_cmd));
  680. /*
  681. * Set up the Tx-command (not MAC!) header.
  682. * Store the chosen Tx queue and TFD index within the sequence field;
  683. * after Tx, uCode's Tx response will return this value so driver can
  684. * locate the frame within the tx queue and do post-tx processing.
  685. */
  686. out_cmd->hdr.cmd = REPLY_TX;
  687. out_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  688. INDEX_TO_SEQ(q->write_ptr)));
  689. /* Copy MAC header from skb into command buffer */
  690. memcpy(tx_cmd->hdr, hdr, hdr_len);
  691. /* Total # bytes to be transmitted */
  692. len = (u16)skb->len;
  693. tx_cmd->len = cpu_to_le16(len);
  694. if (info->control.hw_key)
  695. iwl_tx_cmd_build_hwcrypto(priv, info, tx_cmd, skb, sta_id);
  696. /* TODO need this for burst mode later on */
  697. iwl_tx_cmd_build_basic(priv, tx_cmd, info, hdr, sta_id);
  698. iwl_dbg_log_tx_data_frame(priv, len, hdr);
  699. /* set is_hcca to 0; it probably will never be implemented */
  700. iwl_tx_cmd_build_rate(priv, tx_cmd, info, fc, 0);
  701. iwl_update_stats(priv, true, fc, len);
  702. /*
  703. * Use the first empty entry in this queue's command buffer array
  704. * to contain the Tx command and MAC header concatenated together
  705. * (payload data will be in another buffer).
  706. * Size of this varies, due to varying MAC header length.
  707. * If end is not dword aligned, we'll have 2 extra bytes at the end
  708. * of the MAC header (device reads on dword boundaries).
  709. * We'll tell device about this padding later.
  710. */
  711. len = sizeof(struct iwl_tx_cmd) +
  712. sizeof(struct iwl_cmd_header) + hdr_len;
  713. len_org = len;
  714. len = (len + 3) & ~3;
  715. if (len_org != len)
  716. len_org = 1;
  717. else
  718. len_org = 0;
  719. /* Tell NIC about any 2-byte padding after MAC header */
  720. if (len_org)
  721. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  722. /* Physical address of this Tx command's header (not MAC header!),
  723. * within command buffer array. */
  724. txcmd_phys = pci_map_single(priv->pci_dev,
  725. &out_cmd->hdr, len,
  726. PCI_DMA_BIDIRECTIONAL);
  727. pci_unmap_addr_set(out_meta, mapping, txcmd_phys);
  728. pci_unmap_len_set(out_meta, len, len);
  729. /* Add buffer containing Tx command and MAC(!) header to TFD's
  730. * first entry */
  731. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  732. txcmd_phys, len, 1, 0);
  733. if (!ieee80211_has_morefrags(hdr->frame_control)) {
  734. txq->need_update = 1;
  735. if (qc)
  736. priv->stations[sta_id].tid[tid].seq_number = seq_number;
  737. } else {
  738. wait_write_ptr = 1;
  739. txq->need_update = 0;
  740. }
  741. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  742. * if any (802.11 null frames have no payload). */
  743. len = skb->len - hdr_len;
  744. if (len) {
  745. phys_addr = pci_map_single(priv->pci_dev, skb->data + hdr_len,
  746. len, PCI_DMA_TODEVICE);
  747. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  748. phys_addr, len,
  749. 0, 0);
  750. }
  751. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  752. offsetof(struct iwl_tx_cmd, scratch);
  753. len = sizeof(struct iwl_tx_cmd) +
  754. sizeof(struct iwl_cmd_header) + hdr_len;
  755. /* take back ownership of DMA buffer to enable update */
  756. pci_dma_sync_single_for_cpu(priv->pci_dev, txcmd_phys,
  757. len, PCI_DMA_BIDIRECTIONAL);
  758. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  759. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  760. IWL_DEBUG_TX(priv, "sequence nr = 0X%x \n",
  761. le16_to_cpu(out_cmd->hdr.sequence));
  762. IWL_DEBUG_TX(priv, "tx_flags = 0X%x \n", le32_to_cpu(tx_cmd->tx_flags));
  763. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
  764. iwl_print_hex_dump(priv, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
  765. /* Set up entry for this TFD in Tx byte-count array */
  766. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  767. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq,
  768. le16_to_cpu(tx_cmd->len));
  769. pci_dma_sync_single_for_device(priv->pci_dev, txcmd_phys,
  770. len, PCI_DMA_BIDIRECTIONAL);
  771. /* Tell device the write index *just past* this latest filled TFD */
  772. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  773. ret = iwl_txq_update_write_ptr(priv, txq);
  774. spin_unlock_irqrestore(&priv->lock, flags);
  775. if (ret)
  776. return ret;
  777. if ((iwl_queue_space(q) < q->high_mark) && priv->mac80211_registered) {
  778. if (wait_write_ptr) {
  779. spin_lock_irqsave(&priv->lock, flags);
  780. txq->need_update = 1;
  781. iwl_txq_update_write_ptr(priv, txq);
  782. spin_unlock_irqrestore(&priv->lock, flags);
  783. } else {
  784. iwl_stop_queue(priv, txq->swq_id);
  785. }
  786. }
  787. return 0;
  788. drop_unlock:
  789. spin_unlock_irqrestore(&priv->lock, flags);
  790. return -1;
  791. }
  792. EXPORT_SYMBOL(iwl_tx_skb);
  793. /*************** HOST COMMAND QUEUE FUNCTIONS *****/
  794. /**
  795. * iwl_enqueue_hcmd - enqueue a uCode command
  796. * @priv: device private data point
  797. * @cmd: a point to the ucode command structure
  798. *
  799. * The function returns < 0 values to indicate the operation is
  800. * failed. On success, it turns the index (> 0) of command in the
  801. * command queue.
  802. */
  803. int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
  804. {
  805. struct iwl_tx_queue *txq = &priv->txq[IWL_CMD_QUEUE_NUM];
  806. struct iwl_queue *q = &txq->q;
  807. struct iwl_device_cmd *out_cmd;
  808. struct iwl_cmd_meta *out_meta;
  809. dma_addr_t phys_addr;
  810. unsigned long flags;
  811. int len, ret;
  812. u32 idx;
  813. u16 fix_size;
  814. cmd->len = priv->cfg->ops->utils->get_hcmd_size(cmd->id, cmd->len);
  815. fix_size = (u16)(cmd->len + sizeof(out_cmd->hdr));
  816. /* If any of the command structures end up being larger than
  817. * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
  818. * we will need to increase the size of the TFD entries */
  819. BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
  820. !(cmd->flags & CMD_SIZE_HUGE));
  821. if (iwl_is_rfkill(priv)) {
  822. IWL_DEBUG_INFO(priv, "Not sending command - RF KILL\n");
  823. return -EIO;
  824. }
  825. if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
  826. IWL_ERR(priv, "No space for Tx\n");
  827. return -ENOSPC;
  828. }
  829. spin_lock_irqsave(&priv->hcmd_lock, flags);
  830. idx = get_cmd_index(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
  831. out_cmd = txq->cmd[idx];
  832. out_meta = &txq->meta[idx];
  833. memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
  834. out_meta->flags = cmd->flags;
  835. if (cmd->flags & CMD_WANT_SKB)
  836. out_meta->source = cmd;
  837. if (cmd->flags & CMD_ASYNC)
  838. out_meta->callback = cmd->callback;
  839. out_cmd->hdr.cmd = cmd->id;
  840. memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
  841. /* At this point, the out_cmd now has all of the incoming cmd
  842. * information */
  843. out_cmd->hdr.flags = 0;
  844. out_cmd->hdr.sequence = cpu_to_le16(QUEUE_TO_SEQ(IWL_CMD_QUEUE_NUM) |
  845. INDEX_TO_SEQ(q->write_ptr));
  846. if (cmd->flags & CMD_SIZE_HUGE)
  847. out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
  848. len = sizeof(struct iwl_device_cmd);
  849. len += (idx == TFD_CMD_SLOTS) ? IWL_MAX_SCAN_SIZE : 0;
  850. #ifdef CONFIG_IWLWIFI_DEBUG
  851. switch (out_cmd->hdr.cmd) {
  852. case REPLY_TX_LINK_QUALITY_CMD:
  853. case SENSITIVITY_CMD:
  854. IWL_DEBUG_HC_DUMP(priv, "Sending command %s (#%x), seq: 0x%04X, "
  855. "%d bytes at %d[%d]:%d\n",
  856. get_cmd_string(out_cmd->hdr.cmd),
  857. out_cmd->hdr.cmd,
  858. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  859. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  860. break;
  861. default:
  862. IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
  863. "%d bytes at %d[%d]:%d\n",
  864. get_cmd_string(out_cmd->hdr.cmd),
  865. out_cmd->hdr.cmd,
  866. le16_to_cpu(out_cmd->hdr.sequence), fix_size,
  867. q->write_ptr, idx, IWL_CMD_QUEUE_NUM);
  868. }
  869. #endif
  870. txq->need_update = 1;
  871. if (priv->cfg->ops->lib->txq_update_byte_cnt_tbl)
  872. /* Set up entry in queue's byte count circular buffer */
  873. priv->cfg->ops->lib->txq_update_byte_cnt_tbl(priv, txq, 0);
  874. phys_addr = pci_map_single(priv->pci_dev, &out_cmd->hdr,
  875. fix_size, PCI_DMA_BIDIRECTIONAL);
  876. pci_unmap_addr_set(out_meta, mapping, phys_addr);
  877. pci_unmap_len_set(out_meta, len, fix_size);
  878. priv->cfg->ops->lib->txq_attach_buf_to_tfd(priv, txq,
  879. phys_addr, fix_size, 1,
  880. U32_PAD(cmd->len));
  881. /* Increment and update queue's write index */
  882. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  883. ret = iwl_txq_update_write_ptr(priv, txq);
  884. spin_unlock_irqrestore(&priv->hcmd_lock, flags);
  885. return ret ? ret : idx;
  886. }
  887. int iwl_tx_queue_reclaim(struct iwl_priv *priv, int txq_id, int index)
  888. {
  889. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  890. struct iwl_queue *q = &txq->q;
  891. struct iwl_tx_info *tx_info;
  892. int nfreed = 0;
  893. if ((index >= q->n_bd) || (iwl_queue_used(q, index) == 0)) {
  894. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  895. "is out of range [0-%d] %d %d.\n", txq_id,
  896. index, q->n_bd, q->write_ptr, q->read_ptr);
  897. return 0;
  898. }
  899. for (index = iwl_queue_inc_wrap(index, q->n_bd);
  900. q->read_ptr != index;
  901. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  902. tx_info = &txq->txb[txq->q.read_ptr];
  903. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  904. tx_info->skb[0] = NULL;
  905. if (priv->cfg->ops->lib->txq_inval_byte_cnt_tbl)
  906. priv->cfg->ops->lib->txq_inval_byte_cnt_tbl(priv, txq);
  907. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  908. nfreed++;
  909. }
  910. return nfreed;
  911. }
  912. EXPORT_SYMBOL(iwl_tx_queue_reclaim);
  913. /**
  914. * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
  915. *
  916. * When FW advances 'R' index, all entries between old and new 'R' index
  917. * need to be reclaimed. As result, some free space forms. If there is
  918. * enough free space (> low mark), wake the stack that feeds us.
  919. */
  920. static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id,
  921. int idx, int cmd_idx)
  922. {
  923. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  924. struct iwl_queue *q = &txq->q;
  925. int nfreed = 0;
  926. if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
  927. IWL_ERR(priv, "Read index for DMA queue txq id (%d), index %d, "
  928. "is out of range [0-%d] %d %d.\n", txq_id,
  929. idx, q->n_bd, q->write_ptr, q->read_ptr);
  930. return;
  931. }
  932. pci_unmap_single(priv->pci_dev,
  933. pci_unmap_addr(&txq->meta[cmd_idx], mapping),
  934. pci_unmap_len(&txq->meta[cmd_idx], len),
  935. PCI_DMA_BIDIRECTIONAL);
  936. for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
  937. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  938. if (nfreed++ > 0) {
  939. IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
  940. q->write_ptr, q->read_ptr);
  941. queue_work(priv->workqueue, &priv->restart);
  942. }
  943. }
  944. }
  945. /**
  946. * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
  947. * @rxb: Rx buffer to reclaim
  948. *
  949. * If an Rx buffer has an async callback associated with it the callback
  950. * will be executed. The attached skb (if present) will only be freed
  951. * if the callback returns 1
  952. */
  953. void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  954. {
  955. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  956. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  957. int txq_id = SEQ_TO_QUEUE(sequence);
  958. int index = SEQ_TO_INDEX(sequence);
  959. int cmd_index;
  960. bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
  961. struct iwl_device_cmd *cmd;
  962. struct iwl_cmd_meta *meta;
  963. /* If a Tx command is being handled and it isn't in the actual
  964. * command queue then there a command routing bug has been introduced
  965. * in the queue management code. */
  966. if (WARN(txq_id != IWL_CMD_QUEUE_NUM,
  967. "wrong command queue %d, sequence 0x%X readp=%d writep=%d\n",
  968. txq_id, sequence,
  969. priv->txq[IWL_CMD_QUEUE_NUM].q.read_ptr,
  970. priv->txq[IWL_CMD_QUEUE_NUM].q.write_ptr)) {
  971. iwl_print_hex_error(priv, pkt, 32);
  972. return;
  973. }
  974. cmd_index = get_cmd_index(&priv->txq[IWL_CMD_QUEUE_NUM].q, index, huge);
  975. cmd = priv->txq[IWL_CMD_QUEUE_NUM].cmd[cmd_index];
  976. meta = &priv->txq[IWL_CMD_QUEUE_NUM].meta[cmd_index];
  977. /* Input error checking is done when commands are added to queue. */
  978. if (meta->flags & CMD_WANT_SKB) {
  979. meta->source->reply_skb = rxb->skb;
  980. rxb->skb = NULL;
  981. } else if (meta->callback)
  982. meta->callback(priv, cmd, rxb->skb);
  983. iwl_hcmd_queue_reclaim(priv, txq_id, index, cmd_index);
  984. if (!(meta->flags & CMD_ASYNC)) {
  985. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  986. wake_up_interruptible(&priv->wait_command_queue);
  987. }
  988. }
  989. EXPORT_SYMBOL(iwl_tx_cmd_complete);
  990. /*
  991. * Find first available (lowest unused) Tx Queue, mark it "active".
  992. * Called only when finding queue for aggregation.
  993. * Should never return anything < 7, because they should already
  994. * be in use as EDCA AC (0-3), Command (4), HCCA (5, 6).
  995. */
  996. static int iwl_txq_ctx_activate_free(struct iwl_priv *priv)
  997. {
  998. int txq_id;
  999. for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++)
  1000. if (!test_and_set_bit(txq_id, &priv->txq_ctx_active_msk))
  1001. return txq_id;
  1002. return -1;
  1003. }
  1004. int iwl_tx_agg_start(struct iwl_priv *priv, const u8 *ra, u16 tid, u16 *ssn)
  1005. {
  1006. int sta_id;
  1007. int tx_fifo;
  1008. int txq_id;
  1009. int ret;
  1010. unsigned long flags;
  1011. struct iwl_tid_data *tid_data;
  1012. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1013. tx_fifo = default_tid_to_tx_fifo[tid];
  1014. else
  1015. return -EINVAL;
  1016. IWL_WARN(priv, "%s on ra = %pM tid = %d\n",
  1017. __func__, ra, tid);
  1018. sta_id = iwl_find_station(priv, ra);
  1019. if (sta_id == IWL_INVALID_STATION) {
  1020. IWL_ERR(priv, "Start AGG on invalid station\n");
  1021. return -ENXIO;
  1022. }
  1023. if (unlikely(tid >= MAX_TID_COUNT))
  1024. return -EINVAL;
  1025. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_OFF) {
  1026. IWL_ERR(priv, "Start AGG when state is not IWL_AGG_OFF !\n");
  1027. return -ENXIO;
  1028. }
  1029. txq_id = iwl_txq_ctx_activate_free(priv);
  1030. if (txq_id == -1) {
  1031. IWL_ERR(priv, "No free aggregation queue available\n");
  1032. return -ENXIO;
  1033. }
  1034. spin_lock_irqsave(&priv->sta_lock, flags);
  1035. tid_data = &priv->stations[sta_id].tid[tid];
  1036. *ssn = SEQ_TO_SN(tid_data->seq_number);
  1037. tid_data->agg.txq_id = txq_id;
  1038. priv->txq[txq_id].swq_id = iwl_virtual_agg_queue_num(tx_fifo, txq_id);
  1039. spin_unlock_irqrestore(&priv->sta_lock, flags);
  1040. ret = priv->cfg->ops->lib->txq_agg_enable(priv, txq_id, tx_fifo,
  1041. sta_id, tid, *ssn);
  1042. if (ret)
  1043. return ret;
  1044. if (tid_data->tfds_in_queue == 0) {
  1045. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1046. tid_data->agg.state = IWL_AGG_ON;
  1047. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1048. } else {
  1049. IWL_DEBUG_HT(priv, "HW queue is NOT empty: %d packets in HW queue\n",
  1050. tid_data->tfds_in_queue);
  1051. tid_data->agg.state = IWL_EMPTYING_HW_QUEUE_ADDBA;
  1052. }
  1053. return ret;
  1054. }
  1055. EXPORT_SYMBOL(iwl_tx_agg_start);
  1056. int iwl_tx_agg_stop(struct iwl_priv *priv , const u8 *ra, u16 tid)
  1057. {
  1058. int tx_fifo_id, txq_id, sta_id, ssn = -1;
  1059. struct iwl_tid_data *tid_data;
  1060. int ret, write_ptr, read_ptr;
  1061. unsigned long flags;
  1062. if (!ra) {
  1063. IWL_ERR(priv, "ra = NULL\n");
  1064. return -EINVAL;
  1065. }
  1066. if (unlikely(tid >= MAX_TID_COUNT))
  1067. return -EINVAL;
  1068. if (likely(tid < ARRAY_SIZE(default_tid_to_tx_fifo)))
  1069. tx_fifo_id = default_tid_to_tx_fifo[tid];
  1070. else
  1071. return -EINVAL;
  1072. sta_id = iwl_find_station(priv, ra);
  1073. if (sta_id == IWL_INVALID_STATION) {
  1074. IWL_ERR(priv, "Invalid station for AGG tid %d\n", tid);
  1075. return -ENXIO;
  1076. }
  1077. if (priv->stations[sta_id].tid[tid].agg.state != IWL_AGG_ON)
  1078. IWL_WARN(priv, "Stopping AGG while state not IWL_AGG_ON\n");
  1079. tid_data = &priv->stations[sta_id].tid[tid];
  1080. ssn = (tid_data->seq_number & IEEE80211_SCTL_SEQ) >> 4;
  1081. txq_id = tid_data->agg.txq_id;
  1082. write_ptr = priv->txq[txq_id].q.write_ptr;
  1083. read_ptr = priv->txq[txq_id].q.read_ptr;
  1084. /* The queue is not empty */
  1085. if (write_ptr != read_ptr) {
  1086. IWL_DEBUG_HT(priv, "Stopping a non empty AGG HW QUEUE\n");
  1087. priv->stations[sta_id].tid[tid].agg.state =
  1088. IWL_EMPTYING_HW_QUEUE_DELBA;
  1089. return 0;
  1090. }
  1091. IWL_DEBUG_HT(priv, "HW queue is empty\n");
  1092. priv->stations[sta_id].tid[tid].agg.state = IWL_AGG_OFF;
  1093. spin_lock_irqsave(&priv->lock, flags);
  1094. ret = priv->cfg->ops->lib->txq_agg_disable(priv, txq_id, ssn,
  1095. tx_fifo_id);
  1096. spin_unlock_irqrestore(&priv->lock, flags);
  1097. if (ret)
  1098. return ret;
  1099. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, ra, tid);
  1100. return 0;
  1101. }
  1102. EXPORT_SYMBOL(iwl_tx_agg_stop);
  1103. int iwl_txq_check_empty(struct iwl_priv *priv, int sta_id, u8 tid, int txq_id)
  1104. {
  1105. struct iwl_queue *q = &priv->txq[txq_id].q;
  1106. u8 *addr = priv->stations[sta_id].sta.sta.addr;
  1107. struct iwl_tid_data *tid_data = &priv->stations[sta_id].tid[tid];
  1108. switch (priv->stations[sta_id].tid[tid].agg.state) {
  1109. case IWL_EMPTYING_HW_QUEUE_DELBA:
  1110. /* We are reclaiming the last packet of the */
  1111. /* aggregated HW queue */
  1112. if ((txq_id == tid_data->agg.txq_id) &&
  1113. (q->read_ptr == q->write_ptr)) {
  1114. u16 ssn = SEQ_TO_SN(tid_data->seq_number);
  1115. int tx_fifo = default_tid_to_tx_fifo[tid];
  1116. IWL_DEBUG_HT(priv, "HW queue empty: continue DELBA flow\n");
  1117. priv->cfg->ops->lib->txq_agg_disable(priv, txq_id,
  1118. ssn, tx_fifo);
  1119. tid_data->agg.state = IWL_AGG_OFF;
  1120. ieee80211_stop_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1121. }
  1122. break;
  1123. case IWL_EMPTYING_HW_QUEUE_ADDBA:
  1124. /* We are reclaiming the last packet of the queue */
  1125. if (tid_data->tfds_in_queue == 0) {
  1126. IWL_DEBUG_HT(priv, "HW queue empty: continue ADDBA flow\n");
  1127. tid_data->agg.state = IWL_AGG_ON;
  1128. ieee80211_start_tx_ba_cb_irqsafe(priv->hw, addr, tid);
  1129. }
  1130. break;
  1131. }
  1132. return 0;
  1133. }
  1134. EXPORT_SYMBOL(iwl_txq_check_empty);
  1135. /**
  1136. * iwl_tx_status_reply_compressed_ba - Update tx status from block-ack
  1137. *
  1138. * Go through block-ack's bitmap of ACK'd frames, update driver's record of
  1139. * ACK vs. not. This gets sent to mac80211, then to rate scaling algo.
  1140. */
  1141. static int iwl_tx_status_reply_compressed_ba(struct iwl_priv *priv,
  1142. struct iwl_ht_agg *agg,
  1143. struct iwl_compressed_ba_resp *ba_resp)
  1144. {
  1145. int i, sh, ack;
  1146. u16 seq_ctl = le16_to_cpu(ba_resp->seq_ctl);
  1147. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1148. u64 bitmap;
  1149. int successes = 0;
  1150. struct ieee80211_tx_info *info;
  1151. if (unlikely(!agg->wait_for_ba)) {
  1152. IWL_ERR(priv, "Received BA when not expected\n");
  1153. return -EINVAL;
  1154. }
  1155. /* Mark that the expected block-ack response arrived */
  1156. agg->wait_for_ba = 0;
  1157. IWL_DEBUG_TX_REPLY(priv, "BA %d %d\n", agg->start_idx, ba_resp->seq_ctl);
  1158. /* Calculate shift to align block-ack bits with our Tx window bits */
  1159. sh = agg->start_idx - SEQ_TO_INDEX(seq_ctl >> 4);
  1160. if (sh < 0) /* tbw something is wrong with indices */
  1161. sh += 0x100;
  1162. /* don't use 64-bit values for now */
  1163. bitmap = le64_to_cpu(ba_resp->bitmap) >> sh;
  1164. if (agg->frame_count > (64 - sh)) {
  1165. IWL_DEBUG_TX_REPLY(priv, "more frames than bitmap size");
  1166. return -1;
  1167. }
  1168. /* check for success or failure according to the
  1169. * transmitted bitmap and block-ack bitmap */
  1170. bitmap &= agg->bitmap;
  1171. /* For each frame attempted in aggregation,
  1172. * update driver's record of tx frame's status. */
  1173. for (i = 0; i < agg->frame_count ; i++) {
  1174. ack = bitmap & (1ULL << i);
  1175. successes += !!ack;
  1176. IWL_DEBUG_TX_REPLY(priv, "%s ON i=%d idx=%d raw=%d\n",
  1177. ack ? "ACK" : "NACK", i, (agg->start_idx + i) & 0xff,
  1178. agg->start_idx + i);
  1179. }
  1180. info = IEEE80211_SKB_CB(priv->txq[scd_flow].txb[agg->start_idx].skb[0]);
  1181. memset(&info->status, 0, sizeof(info->status));
  1182. info->flags = IEEE80211_TX_STAT_ACK;
  1183. info->flags |= IEEE80211_TX_STAT_AMPDU;
  1184. info->status.ampdu_ack_map = successes;
  1185. info->status.ampdu_ack_len = agg->frame_count;
  1186. iwl_hwrate_to_tx_control(priv, agg->rate_n_flags, info);
  1187. IWL_DEBUG_TX_REPLY(priv, "Bitmap %llx\n", (unsigned long long)bitmap);
  1188. return 0;
  1189. }
  1190. /**
  1191. * iwl_rx_reply_compressed_ba - Handler for REPLY_COMPRESSED_BA
  1192. *
  1193. * Handles block-acknowledge notification from device, which reports success
  1194. * of frames sent via aggregation.
  1195. */
  1196. void iwl_rx_reply_compressed_ba(struct iwl_priv *priv,
  1197. struct iwl_rx_mem_buffer *rxb)
  1198. {
  1199. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1200. struct iwl_compressed_ba_resp *ba_resp = &pkt->u.compressed_ba;
  1201. struct iwl_tx_queue *txq = NULL;
  1202. struct iwl_ht_agg *agg;
  1203. int index;
  1204. int sta_id;
  1205. int tid;
  1206. /* "flow" corresponds to Tx queue */
  1207. u16 scd_flow = le16_to_cpu(ba_resp->scd_flow);
  1208. /* "ssn" is start of block-ack Tx window, corresponds to index
  1209. * (in Tx queue's circular buffer) of first TFD/frame in window */
  1210. u16 ba_resp_scd_ssn = le16_to_cpu(ba_resp->scd_ssn);
  1211. if (scd_flow >= priv->hw_params.max_txq_num) {
  1212. IWL_ERR(priv,
  1213. "BUG_ON scd_flow is bigger than number of queues\n");
  1214. return;
  1215. }
  1216. txq = &priv->txq[scd_flow];
  1217. sta_id = ba_resp->sta_id;
  1218. tid = ba_resp->tid;
  1219. agg = &priv->stations[sta_id].tid[tid].agg;
  1220. /* Find index just before block-ack window */
  1221. index = iwl_queue_dec_wrap(ba_resp_scd_ssn & 0xff, txq->q.n_bd);
  1222. /* TODO: Need to get this copy more safely - now good for debug */
  1223. IWL_DEBUG_TX_REPLY(priv, "REPLY_COMPRESSED_BA [%d] Received from %pM, "
  1224. "sta_id = %d\n",
  1225. agg->wait_for_ba,
  1226. (u8 *) &ba_resp->sta_addr_lo32,
  1227. ba_resp->sta_id);
  1228. IWL_DEBUG_TX_REPLY(priv, "TID = %d, SeqCtl = %d, bitmap = 0x%llx, scd_flow = "
  1229. "%d, scd_ssn = %d\n",
  1230. ba_resp->tid,
  1231. ba_resp->seq_ctl,
  1232. (unsigned long long)le64_to_cpu(ba_resp->bitmap),
  1233. ba_resp->scd_flow,
  1234. ba_resp->scd_ssn);
  1235. IWL_DEBUG_TX_REPLY(priv, "DAT start_idx = %d, bitmap = 0x%llx \n",
  1236. agg->start_idx,
  1237. (unsigned long long)agg->bitmap);
  1238. /* Update driver's record of ACK vs. not for each frame in window */
  1239. iwl_tx_status_reply_compressed_ba(priv, agg, ba_resp);
  1240. /* Release all TFDs before the SSN, i.e. all TFDs in front of
  1241. * block-ack window (we assume that they've been successfully
  1242. * transmitted ... if not, it's too late anyway). */
  1243. if (txq->q.read_ptr != (ba_resp_scd_ssn & 0xff)) {
  1244. /* calculate mac80211 ampdu sw queue to wake */
  1245. int freed = iwl_tx_queue_reclaim(priv, scd_flow, index);
  1246. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1247. if ((iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1248. priv->mac80211_registered &&
  1249. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA))
  1250. iwl_wake_queue(priv, txq->swq_id);
  1251. iwl_txq_check_empty(priv, sta_id, tid, scd_flow);
  1252. }
  1253. }
  1254. EXPORT_SYMBOL(iwl_rx_reply_compressed_ba);
  1255. #ifdef CONFIG_IWLWIFI_DEBUG
  1256. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  1257. const char *iwl_get_tx_fail_reason(u32 status)
  1258. {
  1259. switch (status & TX_STATUS_MSK) {
  1260. case TX_STATUS_SUCCESS:
  1261. return "SUCCESS";
  1262. TX_STATUS_ENTRY(SHORT_LIMIT);
  1263. TX_STATUS_ENTRY(LONG_LIMIT);
  1264. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  1265. TX_STATUS_ENTRY(MGMNT_ABORT);
  1266. TX_STATUS_ENTRY(NEXT_FRAG);
  1267. TX_STATUS_ENTRY(LIFE_EXPIRE);
  1268. TX_STATUS_ENTRY(DEST_PS);
  1269. TX_STATUS_ENTRY(ABORTED);
  1270. TX_STATUS_ENTRY(BT_RETRY);
  1271. TX_STATUS_ENTRY(STA_INVALID);
  1272. TX_STATUS_ENTRY(FRAG_DROPPED);
  1273. TX_STATUS_ENTRY(TID_DISABLE);
  1274. TX_STATUS_ENTRY(FRAME_FLUSHED);
  1275. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  1276. TX_STATUS_ENTRY(TX_LOCKED);
  1277. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  1278. }
  1279. return "UNKNOWN";
  1280. }
  1281. EXPORT_SYMBOL(iwl_get_tx_fail_reason);
  1282. #endif /* CONFIG_IWLWIFI_DEBUG */