iwl-rx.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #include <linux/etherdevice.h>
  30. #include <net/mac80211.h>
  31. #include <asm/unaligned.h>
  32. #include "iwl-eeprom.h"
  33. #include "iwl-dev.h"
  34. #include "iwl-core.h"
  35. #include "iwl-sta.h"
  36. #include "iwl-io.h"
  37. #include "iwl-calib.h"
  38. #include "iwl-helpers.h"
  39. /************************** RX-FUNCTIONS ****************************/
  40. /*
  41. * Rx theory of operation
  42. *
  43. * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
  44. * each of which point to Receive Buffers to be filled by the NIC. These get
  45. * used not only for Rx frames, but for any command response or notification
  46. * from the NIC. The driver and NIC manage the Rx buffers by means
  47. * of indexes into the circular buffer.
  48. *
  49. * Rx Queue Indexes
  50. * The host/firmware share two index registers for managing the Rx buffers.
  51. *
  52. * The READ index maps to the first position that the firmware may be writing
  53. * to -- the driver can read up to (but not including) this position and get
  54. * good data.
  55. * The READ index is managed by the firmware once the card is enabled.
  56. *
  57. * The WRITE index maps to the last position the driver has read from -- the
  58. * position preceding WRITE is the last slot the firmware can place a packet.
  59. *
  60. * The queue is empty (no good data) if WRITE = READ - 1, and is full if
  61. * WRITE = READ.
  62. *
  63. * During initialization, the host sets up the READ queue position to the first
  64. * INDEX position, and WRITE to the last (READ - 1 wrapped)
  65. *
  66. * When the firmware places a packet in a buffer, it will advance the READ index
  67. * and fire the RX interrupt. The driver can then query the READ index and
  68. * process as many packets as possible, moving the WRITE index forward as it
  69. * resets the Rx queue buffers with new memory.
  70. *
  71. * The management in the driver is as follows:
  72. * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
  73. * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
  74. * to replenish the iwl->rxq->rx_free.
  75. * + In iwl_rx_replenish (scheduled) if 'processed' != 'read' then the
  76. * iwl->rxq is replenished and the READ INDEX is updated (updating the
  77. * 'processed' and 'read' driver indexes as well)
  78. * + A received packet is processed and handed to the kernel network stack,
  79. * detached from the iwl->rxq. The driver 'processed' index is updated.
  80. * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
  81. * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
  82. * INDEX is not incremented and iwl->status(RX_STALLED) is set. If there
  83. * were enough free buffers and RX_STALLED is set it is cleared.
  84. *
  85. *
  86. * Driver sequence:
  87. *
  88. * iwl_rx_queue_alloc() Allocates rx_free
  89. * iwl_rx_replenish() Replenishes rx_free list from rx_used, and calls
  90. * iwl_rx_queue_restock
  91. * iwl_rx_queue_restock() Moves available buffers from rx_free into Rx
  92. * queue, updates firmware pointers, and updates
  93. * the WRITE index. If insufficient rx_free buffers
  94. * are available, schedules iwl_rx_replenish
  95. *
  96. * -- enable interrupts --
  97. * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
  98. * READ INDEX, detaching the SKB from the pool.
  99. * Moves the packet buffer from queue to rx_used.
  100. * Calls iwl_rx_queue_restock to refill any empty
  101. * slots.
  102. * ...
  103. *
  104. */
  105. /**
  106. * iwl_rx_queue_space - Return number of free slots available in queue.
  107. */
  108. int iwl_rx_queue_space(const struct iwl_rx_queue *q)
  109. {
  110. int s = q->read - q->write;
  111. if (s <= 0)
  112. s += RX_QUEUE_SIZE;
  113. /* keep some buffer to not confuse full and empty queue */
  114. s -= 2;
  115. if (s < 0)
  116. s = 0;
  117. return s;
  118. }
  119. EXPORT_SYMBOL(iwl_rx_queue_space);
  120. /**
  121. * iwl_rx_queue_update_write_ptr - Update the write pointer for the RX queue
  122. */
  123. int iwl_rx_queue_update_write_ptr(struct iwl_priv *priv, struct iwl_rx_queue *q)
  124. {
  125. unsigned long flags;
  126. u32 rx_wrt_ptr_reg = priv->hw_params.rx_wrt_ptr_reg;
  127. u32 reg;
  128. int ret = 0;
  129. spin_lock_irqsave(&q->lock, flags);
  130. if (q->need_update == 0)
  131. goto exit_unlock;
  132. /* If power-saving is in use, make sure device is awake */
  133. if (test_bit(STATUS_POWER_PMI, &priv->status)) {
  134. reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
  135. if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
  136. iwl_set_bit(priv, CSR_GP_CNTRL,
  137. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  138. goto exit_unlock;
  139. }
  140. q->write_actual = (q->write & ~0x7);
  141. iwl_write_direct32(priv, rx_wrt_ptr_reg, q->write_actual);
  142. /* Else device is assumed to be awake */
  143. } else {
  144. /* Device expects a multiple of 8 */
  145. q->write_actual = (q->write & ~0x7);
  146. iwl_write_direct32(priv, rx_wrt_ptr_reg, q->write_actual);
  147. }
  148. q->need_update = 0;
  149. exit_unlock:
  150. spin_unlock_irqrestore(&q->lock, flags);
  151. return ret;
  152. }
  153. EXPORT_SYMBOL(iwl_rx_queue_update_write_ptr);
  154. /**
  155. * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
  156. */
  157. static inline __le32 iwl_dma_addr2rbd_ptr(struct iwl_priv *priv,
  158. dma_addr_t dma_addr)
  159. {
  160. return cpu_to_le32((u32)(dma_addr >> 8));
  161. }
  162. /**
  163. * iwl_rx_queue_restock - refill RX queue from pre-allocated pool
  164. *
  165. * If there are slots in the RX queue that need to be restocked,
  166. * and we have free pre-allocated buffers, fill the ranks as much
  167. * as we can, pulling from rx_free.
  168. *
  169. * This moves the 'write' index forward to catch up with 'processed', and
  170. * also updates the memory address in the firmware to reference the new
  171. * target buffer.
  172. */
  173. int iwl_rx_queue_restock(struct iwl_priv *priv)
  174. {
  175. struct iwl_rx_queue *rxq = &priv->rxq;
  176. struct list_head *element;
  177. struct iwl_rx_mem_buffer *rxb;
  178. unsigned long flags;
  179. int write;
  180. int ret = 0;
  181. spin_lock_irqsave(&rxq->lock, flags);
  182. write = rxq->write & ~0x7;
  183. while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
  184. /* Get next free Rx buffer, remove from free list */
  185. element = rxq->rx_free.next;
  186. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  187. list_del(element);
  188. /* Point to Rx buffer via next RBD in circular buffer */
  189. rxq->bd[rxq->write] = iwl_dma_addr2rbd_ptr(priv, rxb->aligned_dma_addr);
  190. rxq->queue[rxq->write] = rxb;
  191. rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
  192. rxq->free_count--;
  193. }
  194. spin_unlock_irqrestore(&rxq->lock, flags);
  195. /* If the pre-allocated buffer pool is dropping low, schedule to
  196. * refill it */
  197. if (rxq->free_count <= RX_LOW_WATERMARK)
  198. queue_work(priv->workqueue, &priv->rx_replenish);
  199. /* If we've added more space for the firmware to place data, tell it.
  200. * Increment device's write pointer in multiples of 8. */
  201. if (rxq->write_actual != (rxq->write & ~0x7)) {
  202. spin_lock_irqsave(&rxq->lock, flags);
  203. rxq->need_update = 1;
  204. spin_unlock_irqrestore(&rxq->lock, flags);
  205. ret = iwl_rx_queue_update_write_ptr(priv, rxq);
  206. }
  207. return ret;
  208. }
  209. EXPORT_SYMBOL(iwl_rx_queue_restock);
  210. /**
  211. * iwl_rx_replenish - Move all used packet from rx_used to rx_free
  212. *
  213. * When moving to rx_free an SKB is allocated for the slot.
  214. *
  215. * Also restock the Rx queue via iwl_rx_queue_restock.
  216. * This is called as a scheduled work item (except for during initialization)
  217. */
  218. void iwl_rx_allocate(struct iwl_priv *priv, gfp_t priority)
  219. {
  220. struct iwl_rx_queue *rxq = &priv->rxq;
  221. struct list_head *element;
  222. struct iwl_rx_mem_buffer *rxb;
  223. struct sk_buff *skb;
  224. unsigned long flags;
  225. while (1) {
  226. spin_lock_irqsave(&rxq->lock, flags);
  227. if (list_empty(&rxq->rx_used)) {
  228. spin_unlock_irqrestore(&rxq->lock, flags);
  229. return;
  230. }
  231. spin_unlock_irqrestore(&rxq->lock, flags);
  232. if (rxq->free_count > RX_LOW_WATERMARK)
  233. priority |= __GFP_NOWARN;
  234. /* Alloc a new receive buffer */
  235. skb = alloc_skb(priv->hw_params.rx_buf_size + 256,
  236. priority);
  237. if (!skb) {
  238. if (net_ratelimit())
  239. IWL_DEBUG_INFO(priv, "Failed to allocate SKB buffer.\n");
  240. if ((rxq->free_count <= RX_LOW_WATERMARK) &&
  241. net_ratelimit())
  242. IWL_CRIT(priv, "Failed to allocate SKB buffer with %s. Only %u free buffers remaining.\n",
  243. priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
  244. rxq->free_count);
  245. /* We don't reschedule replenish work here -- we will
  246. * call the restock method and if it still needs
  247. * more buffers it will schedule replenish */
  248. break;
  249. }
  250. spin_lock_irqsave(&rxq->lock, flags);
  251. if (list_empty(&rxq->rx_used)) {
  252. spin_unlock_irqrestore(&rxq->lock, flags);
  253. dev_kfree_skb_any(skb);
  254. return;
  255. }
  256. element = rxq->rx_used.next;
  257. rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
  258. list_del(element);
  259. spin_unlock_irqrestore(&rxq->lock, flags);
  260. rxb->skb = skb;
  261. /* Get physical address of RB/SKB */
  262. rxb->real_dma_addr = pci_map_single(
  263. priv->pci_dev,
  264. rxb->skb->data,
  265. priv->hw_params.rx_buf_size + 256,
  266. PCI_DMA_FROMDEVICE);
  267. /* dma address must be no more than 36 bits */
  268. BUG_ON(rxb->real_dma_addr & ~DMA_BIT_MASK(36));
  269. /* and also 256 byte aligned! */
  270. rxb->aligned_dma_addr = ALIGN(rxb->real_dma_addr, 256);
  271. skb_reserve(rxb->skb, rxb->aligned_dma_addr - rxb->real_dma_addr);
  272. spin_lock_irqsave(&rxq->lock, flags);
  273. list_add_tail(&rxb->list, &rxq->rx_free);
  274. rxq->free_count++;
  275. priv->alloc_rxb_skb++;
  276. spin_unlock_irqrestore(&rxq->lock, flags);
  277. }
  278. }
  279. void iwl_rx_replenish(struct iwl_priv *priv)
  280. {
  281. unsigned long flags;
  282. iwl_rx_allocate(priv, GFP_KERNEL);
  283. spin_lock_irqsave(&priv->lock, flags);
  284. iwl_rx_queue_restock(priv);
  285. spin_unlock_irqrestore(&priv->lock, flags);
  286. }
  287. EXPORT_SYMBOL(iwl_rx_replenish);
  288. void iwl_rx_replenish_now(struct iwl_priv *priv)
  289. {
  290. iwl_rx_allocate(priv, GFP_ATOMIC);
  291. iwl_rx_queue_restock(priv);
  292. }
  293. EXPORT_SYMBOL(iwl_rx_replenish_now);
  294. /* Assumes that the skb field of the buffers in 'pool' is kept accurate.
  295. * If an SKB has been detached, the POOL needs to have its SKB set to NULL
  296. * This free routine walks the list of POOL entries and if SKB is set to
  297. * non NULL it is unmapped and freed
  298. */
  299. void iwl_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  300. {
  301. int i;
  302. for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
  303. if (rxq->pool[i].skb != NULL) {
  304. pci_unmap_single(priv->pci_dev,
  305. rxq->pool[i].real_dma_addr,
  306. priv->hw_params.rx_buf_size + 256,
  307. PCI_DMA_FROMDEVICE);
  308. dev_kfree_skb(rxq->pool[i].skb);
  309. }
  310. }
  311. pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  312. rxq->dma_addr);
  313. pci_free_consistent(priv->pci_dev, sizeof(struct iwl_rb_status),
  314. rxq->rb_stts, rxq->rb_stts_dma);
  315. rxq->bd = NULL;
  316. rxq->rb_stts = NULL;
  317. }
  318. EXPORT_SYMBOL(iwl_rx_queue_free);
  319. int iwl_rx_queue_alloc(struct iwl_priv *priv)
  320. {
  321. struct iwl_rx_queue *rxq = &priv->rxq;
  322. struct pci_dev *dev = priv->pci_dev;
  323. int i;
  324. spin_lock_init(&rxq->lock);
  325. INIT_LIST_HEAD(&rxq->rx_free);
  326. INIT_LIST_HEAD(&rxq->rx_used);
  327. /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
  328. rxq->bd = pci_alloc_consistent(dev, 4 * RX_QUEUE_SIZE, &rxq->dma_addr);
  329. if (!rxq->bd)
  330. goto err_bd;
  331. rxq->rb_stts = pci_alloc_consistent(dev, sizeof(struct iwl_rb_status),
  332. &rxq->rb_stts_dma);
  333. if (!rxq->rb_stts)
  334. goto err_rb;
  335. /* Fill the rx_used queue with _all_ of the Rx buffers */
  336. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
  337. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  338. /* Set us so that we have processed and used all buffers, but have
  339. * not restocked the Rx queue with fresh buffers */
  340. rxq->read = rxq->write = 0;
  341. rxq->write_actual = 0;
  342. rxq->free_count = 0;
  343. rxq->need_update = 0;
  344. return 0;
  345. err_rb:
  346. pci_free_consistent(priv->pci_dev, 4 * RX_QUEUE_SIZE, rxq->bd,
  347. rxq->dma_addr);
  348. err_bd:
  349. return -ENOMEM;
  350. }
  351. EXPORT_SYMBOL(iwl_rx_queue_alloc);
  352. void iwl_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  353. {
  354. unsigned long flags;
  355. int i;
  356. spin_lock_irqsave(&rxq->lock, flags);
  357. INIT_LIST_HEAD(&rxq->rx_free);
  358. INIT_LIST_HEAD(&rxq->rx_used);
  359. /* Fill the rx_used queue with _all_ of the Rx buffers */
  360. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  361. /* In the reset function, these buffers may have been allocated
  362. * to an SKB, so we need to unmap and free potential storage */
  363. if (rxq->pool[i].skb != NULL) {
  364. pci_unmap_single(priv->pci_dev,
  365. rxq->pool[i].real_dma_addr,
  366. priv->hw_params.rx_buf_size + 256,
  367. PCI_DMA_FROMDEVICE);
  368. priv->alloc_rxb_skb--;
  369. dev_kfree_skb(rxq->pool[i].skb);
  370. rxq->pool[i].skb = NULL;
  371. }
  372. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  373. }
  374. /* Set us so that we have processed and used all buffers, but have
  375. * not restocked the Rx queue with fresh buffers */
  376. rxq->read = rxq->write = 0;
  377. rxq->write_actual = 0;
  378. rxq->free_count = 0;
  379. spin_unlock_irqrestore(&rxq->lock, flags);
  380. }
  381. int iwl_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  382. {
  383. u32 rb_size;
  384. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  385. u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
  386. if (!priv->cfg->use_isr_legacy)
  387. rb_timeout = RX_RB_TIMEOUT;
  388. if (priv->cfg->mod_params->amsdu_size_8K)
  389. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  390. else
  391. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  392. /* Stop Rx DMA */
  393. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  394. /* Reset driver's Rx queue write index */
  395. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  396. /* Tell device where to find RBD circular buffer in DRAM */
  397. iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  398. (u32)(rxq->dma_addr >> 8));
  399. /* Tell device where in DRAM to update its Rx status */
  400. iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  401. rxq->rb_stts_dma >> 4);
  402. /* Enable Rx DMA
  403. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  404. * the credit mechanism in 5000 HW RX FIFO
  405. * Direct rx interrupts to hosts
  406. * Rx buffer size 4 or 8k
  407. * RB timeout 0x10
  408. * 256 RBDs
  409. */
  410. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  411. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  412. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  413. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  414. FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
  415. rb_size|
  416. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  417. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  418. iwl_write32(priv, CSR_INT_COALESCING, 0x40);
  419. return 0;
  420. }
  421. int iwl_rxq_stop(struct iwl_priv *priv)
  422. {
  423. /* stop Rx DMA */
  424. iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  425. iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
  426. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  427. return 0;
  428. }
  429. EXPORT_SYMBOL(iwl_rxq_stop);
  430. void iwl_rx_missed_beacon_notif(struct iwl_priv *priv,
  431. struct iwl_rx_mem_buffer *rxb)
  432. {
  433. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  434. struct iwl_missed_beacon_notif *missed_beacon;
  435. missed_beacon = &pkt->u.missed_beacon;
  436. if (le32_to_cpu(missed_beacon->consequtive_missed_beacons) > 5) {
  437. IWL_DEBUG_CALIB(priv, "missed bcn cnsq %d totl %d rcd %d expctd %d\n",
  438. le32_to_cpu(missed_beacon->consequtive_missed_beacons),
  439. le32_to_cpu(missed_beacon->total_missed_becons),
  440. le32_to_cpu(missed_beacon->num_recvd_beacons),
  441. le32_to_cpu(missed_beacon->num_expected_beacons));
  442. if (!test_bit(STATUS_SCANNING, &priv->status))
  443. iwl_init_sensitivity(priv);
  444. }
  445. }
  446. EXPORT_SYMBOL(iwl_rx_missed_beacon_notif);
  447. /* Calculate noise level, based on measurements during network silence just
  448. * before arriving beacon. This measurement can be done only if we know
  449. * exactly when to expect beacons, therefore only when we're associated. */
  450. static void iwl_rx_calc_noise(struct iwl_priv *priv)
  451. {
  452. struct statistics_rx_non_phy *rx_info
  453. = &(priv->statistics.rx.general);
  454. int num_active_rx = 0;
  455. int total_silence = 0;
  456. int bcn_silence_a =
  457. le32_to_cpu(rx_info->beacon_silence_rssi_a) & IN_BAND_FILTER;
  458. int bcn_silence_b =
  459. le32_to_cpu(rx_info->beacon_silence_rssi_b) & IN_BAND_FILTER;
  460. int bcn_silence_c =
  461. le32_to_cpu(rx_info->beacon_silence_rssi_c) & IN_BAND_FILTER;
  462. if (bcn_silence_a) {
  463. total_silence += bcn_silence_a;
  464. num_active_rx++;
  465. }
  466. if (bcn_silence_b) {
  467. total_silence += bcn_silence_b;
  468. num_active_rx++;
  469. }
  470. if (bcn_silence_c) {
  471. total_silence += bcn_silence_c;
  472. num_active_rx++;
  473. }
  474. /* Average among active antennas */
  475. if (num_active_rx)
  476. priv->last_rx_noise = (total_silence / num_active_rx) - 107;
  477. else
  478. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  479. IWL_DEBUG_CALIB(priv, "inband silence a %u, b %u, c %u, dBm %d\n",
  480. bcn_silence_a, bcn_silence_b, bcn_silence_c,
  481. priv->last_rx_noise);
  482. }
  483. #define REG_RECALIB_PERIOD (60)
  484. void iwl_rx_statistics(struct iwl_priv *priv,
  485. struct iwl_rx_mem_buffer *rxb)
  486. {
  487. int change;
  488. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  489. IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
  490. (int)sizeof(priv->statistics),
  491. le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
  492. change = ((priv->statistics.general.temperature !=
  493. pkt->u.stats.general.temperature) ||
  494. ((priv->statistics.flag &
  495. STATISTICS_REPLY_FLG_HT40_MODE_MSK) !=
  496. (pkt->u.stats.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)));
  497. memcpy(&priv->statistics, &pkt->u.stats, sizeof(priv->statistics));
  498. set_bit(STATUS_STATISTICS, &priv->status);
  499. /* Reschedule the statistics timer to occur in
  500. * REG_RECALIB_PERIOD seconds to ensure we get a
  501. * thermal update even if the uCode doesn't give
  502. * us one */
  503. mod_timer(&priv->statistics_periodic, jiffies +
  504. msecs_to_jiffies(REG_RECALIB_PERIOD * 1000));
  505. if (unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  506. (pkt->hdr.cmd == STATISTICS_NOTIFICATION)) {
  507. iwl_rx_calc_noise(priv);
  508. queue_work(priv->workqueue, &priv->run_time_calib_work);
  509. }
  510. iwl_leds_background(priv);
  511. if (priv->cfg->ops->lib->temp_ops.temperature && change)
  512. priv->cfg->ops->lib->temp_ops.temperature(priv);
  513. }
  514. EXPORT_SYMBOL(iwl_rx_statistics);
  515. #define PERFECT_RSSI (-20) /* dBm */
  516. #define WORST_RSSI (-95) /* dBm */
  517. #define RSSI_RANGE (PERFECT_RSSI - WORST_RSSI)
  518. /* Calculate an indication of rx signal quality (a percentage, not dBm!).
  519. * See http://www.ces.clemson.edu/linux/signal_quality.shtml for info
  520. * about formulas used below. */
  521. static int iwl_calc_sig_qual(int rssi_dbm, int noise_dbm)
  522. {
  523. int sig_qual;
  524. int degradation = PERFECT_RSSI - rssi_dbm;
  525. /* If we get a noise measurement, use signal-to-noise ratio (SNR)
  526. * as indicator; formula is (signal dbm - noise dbm).
  527. * SNR at or above 40 is a great signal (100%).
  528. * Below that, scale to fit SNR of 0 - 40 dB within 0 - 100% indicator.
  529. * Weakest usable signal is usually 10 - 15 dB SNR. */
  530. if (noise_dbm) {
  531. if (rssi_dbm - noise_dbm >= 40)
  532. return 100;
  533. else if (rssi_dbm < noise_dbm)
  534. return 0;
  535. sig_qual = ((rssi_dbm - noise_dbm) * 5) / 2;
  536. /* Else use just the signal level.
  537. * This formula is a least squares fit of data points collected and
  538. * compared with a reference system that had a percentage (%) display
  539. * for signal quality. */
  540. } else
  541. sig_qual = (100 * (RSSI_RANGE * RSSI_RANGE) - degradation *
  542. (15 * RSSI_RANGE + 62 * degradation)) /
  543. (RSSI_RANGE * RSSI_RANGE);
  544. if (sig_qual > 100)
  545. sig_qual = 100;
  546. else if (sig_qual < 1)
  547. sig_qual = 0;
  548. return sig_qual;
  549. }
  550. /* Calc max signal level (dBm) among 3 possible receivers */
  551. static inline int iwl_calc_rssi(struct iwl_priv *priv,
  552. struct iwl_rx_phy_res *rx_resp)
  553. {
  554. return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
  555. }
  556. #ifdef CONFIG_IWLWIFI_DEBUG
  557. /**
  558. * iwl_dbg_report_frame - dump frame to syslog during debug sessions
  559. *
  560. * You may hack this function to show different aspects of received frames,
  561. * including selective frame dumps.
  562. * group100 parameter selects whether to show 1 out of 100 good data frames.
  563. * All beacon and probe response frames are printed.
  564. */
  565. static void iwl_dbg_report_frame(struct iwl_priv *priv,
  566. struct iwl_rx_phy_res *phy_res, u16 length,
  567. struct ieee80211_hdr *header, int group100)
  568. {
  569. u32 to_us;
  570. u32 print_summary = 0;
  571. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  572. u32 hundred = 0;
  573. u32 dataframe = 0;
  574. __le16 fc;
  575. u16 seq_ctl;
  576. u16 channel;
  577. u16 phy_flags;
  578. u32 rate_n_flags;
  579. u32 tsf_low;
  580. int rssi;
  581. if (likely(!(iwl_get_debug_level(priv) & IWL_DL_RX)))
  582. return;
  583. /* MAC header */
  584. fc = header->frame_control;
  585. seq_ctl = le16_to_cpu(header->seq_ctrl);
  586. /* metadata */
  587. channel = le16_to_cpu(phy_res->channel);
  588. phy_flags = le16_to_cpu(phy_res->phy_flags);
  589. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  590. /* signal statistics */
  591. rssi = iwl_calc_rssi(priv, phy_res);
  592. tsf_low = le64_to_cpu(phy_res->timestamp) & 0x0ffffffff;
  593. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  594. /* if data frame is to us and all is good,
  595. * (optionally) print summary for only 1 out of every 100 */
  596. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  597. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  598. dataframe = 1;
  599. if (!group100)
  600. print_summary = 1; /* print each frame */
  601. else if (priv->framecnt_to_us < 100) {
  602. priv->framecnt_to_us++;
  603. print_summary = 0;
  604. } else {
  605. priv->framecnt_to_us = 0;
  606. print_summary = 1;
  607. hundred = 1;
  608. }
  609. } else {
  610. /* print summary for all other frames */
  611. print_summary = 1;
  612. }
  613. if (print_summary) {
  614. char *title;
  615. int rate_idx;
  616. u32 bitrate;
  617. if (hundred)
  618. title = "100Frames";
  619. else if (ieee80211_has_retry(fc))
  620. title = "Retry";
  621. else if (ieee80211_is_assoc_resp(fc))
  622. title = "AscRsp";
  623. else if (ieee80211_is_reassoc_resp(fc))
  624. title = "RasRsp";
  625. else if (ieee80211_is_probe_resp(fc)) {
  626. title = "PrbRsp";
  627. print_dump = 1; /* dump frame contents */
  628. } else if (ieee80211_is_beacon(fc)) {
  629. title = "Beacon";
  630. print_dump = 1; /* dump frame contents */
  631. } else if (ieee80211_is_atim(fc))
  632. title = "ATIM";
  633. else if (ieee80211_is_auth(fc))
  634. title = "Auth";
  635. else if (ieee80211_is_deauth(fc))
  636. title = "DeAuth";
  637. else if (ieee80211_is_disassoc(fc))
  638. title = "DisAssoc";
  639. else
  640. title = "Frame";
  641. rate_idx = iwl_hwrate_to_plcp_idx(rate_n_flags);
  642. if (unlikely((rate_idx < 0) || (rate_idx >= IWL_RATE_COUNT))) {
  643. bitrate = 0;
  644. WARN_ON_ONCE(1);
  645. } else {
  646. bitrate = iwl_rates[rate_idx].ieee / 2;
  647. }
  648. /* print frame summary.
  649. * MAC addresses show just the last byte (for brevity),
  650. * but you can hack it to show more, if you'd like to. */
  651. if (dataframe)
  652. IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
  653. "len=%u, rssi=%d, chnl=%d, rate=%u, \n",
  654. title, le16_to_cpu(fc), header->addr1[5],
  655. length, rssi, channel, bitrate);
  656. else {
  657. /* src/dst addresses assume managed mode */
  658. IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, src=0x%02x, "
  659. "len=%u, rssi=%d, tim=%lu usec, "
  660. "phy=0x%02x, chnl=%d\n",
  661. title, le16_to_cpu(fc), header->addr1[5],
  662. header->addr3[5], length, rssi,
  663. tsf_low - priv->scan_start_tsf,
  664. phy_flags, channel);
  665. }
  666. }
  667. if (print_dump)
  668. iwl_print_hex_dump(priv, IWL_DL_RX, header, length);
  669. }
  670. #endif
  671. /*
  672. * returns non-zero if packet should be dropped
  673. */
  674. int iwl_set_decrypted_flag(struct iwl_priv *priv,
  675. struct ieee80211_hdr *hdr,
  676. u32 decrypt_res,
  677. struct ieee80211_rx_status *stats)
  678. {
  679. u16 fc = le16_to_cpu(hdr->frame_control);
  680. if (priv->active_rxon.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
  681. return 0;
  682. if (!(fc & IEEE80211_FCTL_PROTECTED))
  683. return 0;
  684. IWL_DEBUG_RX(priv, "decrypt_res:0x%x\n", decrypt_res);
  685. switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
  686. case RX_RES_STATUS_SEC_TYPE_TKIP:
  687. /* The uCode has got a bad phase 1 Key, pushes the packet.
  688. * Decryption will be done in SW. */
  689. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  690. RX_RES_STATUS_BAD_KEY_TTAK)
  691. break;
  692. case RX_RES_STATUS_SEC_TYPE_WEP:
  693. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  694. RX_RES_STATUS_BAD_ICV_MIC) {
  695. /* bad ICV, the packet is destroyed since the
  696. * decryption is inplace, drop it */
  697. IWL_DEBUG_RX(priv, "Packet destroyed\n");
  698. return -1;
  699. }
  700. case RX_RES_STATUS_SEC_TYPE_CCMP:
  701. if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
  702. RX_RES_STATUS_DECRYPT_OK) {
  703. IWL_DEBUG_RX(priv, "hw decrypt successfully!!!\n");
  704. stats->flag |= RX_FLAG_DECRYPTED;
  705. }
  706. break;
  707. default:
  708. break;
  709. }
  710. return 0;
  711. }
  712. EXPORT_SYMBOL(iwl_set_decrypted_flag);
  713. static u32 iwl_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
  714. {
  715. u32 decrypt_out = 0;
  716. if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
  717. RX_RES_STATUS_STATION_FOUND)
  718. decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
  719. RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
  720. decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
  721. /* packet was not encrypted */
  722. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  723. RX_RES_STATUS_SEC_TYPE_NONE)
  724. return decrypt_out;
  725. /* packet was encrypted with unknown alg */
  726. if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
  727. RX_RES_STATUS_SEC_TYPE_ERR)
  728. return decrypt_out;
  729. /* decryption was not done in HW */
  730. if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
  731. RX_MPDU_RES_STATUS_DEC_DONE_MSK)
  732. return decrypt_out;
  733. switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
  734. case RX_RES_STATUS_SEC_TYPE_CCMP:
  735. /* alg is CCM: check MIC only */
  736. if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
  737. /* Bad MIC */
  738. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  739. else
  740. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  741. break;
  742. case RX_RES_STATUS_SEC_TYPE_TKIP:
  743. if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
  744. /* Bad TTAK */
  745. decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
  746. break;
  747. }
  748. /* fall through if TTAK OK */
  749. default:
  750. if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
  751. decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
  752. else
  753. decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
  754. break;
  755. };
  756. IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
  757. decrypt_in, decrypt_out);
  758. return decrypt_out;
  759. }
  760. static void iwl_pass_packet_to_mac80211(struct iwl_priv *priv,
  761. struct ieee80211_hdr *hdr,
  762. u16 len,
  763. u32 ampdu_status,
  764. struct iwl_rx_mem_buffer *rxb,
  765. struct ieee80211_rx_status *stats)
  766. {
  767. /* We only process data packets if the interface is open */
  768. if (unlikely(!priv->is_open)) {
  769. IWL_DEBUG_DROP_LIMIT(priv,
  770. "Dropping packet while interface is not open.\n");
  771. return;
  772. }
  773. /* In case of HW accelerated crypto and bad decryption, drop */
  774. if (!priv->cfg->mod_params->sw_crypto &&
  775. iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
  776. return;
  777. /* Resize SKB from mac header to end of packet */
  778. skb_reserve(rxb->skb, (void *)hdr - (void *)rxb->skb->data);
  779. skb_put(rxb->skb, len);
  780. iwl_update_stats(priv, false, hdr->frame_control, len);
  781. memcpy(IEEE80211_SKB_RXCB(rxb->skb), stats, sizeof(*stats));
  782. ieee80211_rx_irqsafe(priv->hw, rxb->skb);
  783. priv->alloc_rxb_skb--;
  784. rxb->skb = NULL;
  785. }
  786. /* This is necessary only for a number of statistics, see the caller. */
  787. static int iwl_is_network_packet(struct iwl_priv *priv,
  788. struct ieee80211_hdr *header)
  789. {
  790. /* Filter incoming packets to determine if they are targeted toward
  791. * this network, discarding packets coming from ourselves */
  792. switch (priv->iw_mode) {
  793. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  794. /* packets to our IBSS update information */
  795. return !compare_ether_addr(header->addr3, priv->bssid);
  796. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  797. /* packets to our IBSS update information */
  798. return !compare_ether_addr(header->addr2, priv->bssid);
  799. default:
  800. return 1;
  801. }
  802. }
  803. /* Called for REPLY_RX (legacy ABG frames), or
  804. * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
  805. void iwl_rx_reply_rx(struct iwl_priv *priv,
  806. struct iwl_rx_mem_buffer *rxb)
  807. {
  808. struct ieee80211_hdr *header;
  809. struct ieee80211_rx_status rx_status;
  810. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  811. struct iwl_rx_phy_res *phy_res;
  812. __le32 rx_pkt_status;
  813. struct iwl4965_rx_mpdu_res_start *amsdu;
  814. u32 len;
  815. u32 ampdu_status;
  816. u16 fc;
  817. u32 rate_n_flags;
  818. /**
  819. * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
  820. * REPLY_RX: physical layer info is in this buffer
  821. * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
  822. * command and cached in priv->last_phy_res
  823. *
  824. * Here we set up local variables depending on which command is
  825. * received.
  826. */
  827. if (pkt->hdr.cmd == REPLY_RX) {
  828. phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
  829. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
  830. + phy_res->cfg_phy_cnt);
  831. len = le16_to_cpu(phy_res->byte_count);
  832. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
  833. phy_res->cfg_phy_cnt + len);
  834. ampdu_status = le32_to_cpu(rx_pkt_status);
  835. } else {
  836. if (!priv->last_phy_res[0]) {
  837. IWL_ERR(priv, "MPDU frame without cached PHY data\n");
  838. return;
  839. }
  840. phy_res = (struct iwl_rx_phy_res *)&priv->last_phy_res[1];
  841. amsdu = (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
  842. header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
  843. len = le16_to_cpu(amsdu->byte_count);
  844. rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
  845. ampdu_status = iwl_translate_rx_status(priv,
  846. le32_to_cpu(rx_pkt_status));
  847. }
  848. if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
  849. IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
  850. phy_res->cfg_phy_cnt);
  851. return;
  852. }
  853. if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
  854. !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  855. IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
  856. le32_to_cpu(rx_pkt_status));
  857. return;
  858. }
  859. /* This will be used in several places later */
  860. rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
  861. /* rx_status carries information about the packet to mac80211 */
  862. rx_status.mactime = le64_to_cpu(phy_res->timestamp);
  863. rx_status.freq =
  864. ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
  865. rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  866. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  867. rx_status.rate_idx =
  868. iwl_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
  869. rx_status.flag = 0;
  870. /* TSF isn't reliable. In order to allow smooth user experience,
  871. * this W/A doesn't propagate it to the mac80211 */
  872. /*rx_status.flag |= RX_FLAG_TSFT;*/
  873. priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
  874. /* Find max signal strength (dBm) among 3 antenna/receiver chains */
  875. rx_status.signal = iwl_calc_rssi(priv, phy_res);
  876. /* Meaningful noise values are available only from beacon statistics,
  877. * which are gathered only when associated, and indicate noise
  878. * only for the associated network channel ...
  879. * Ignore these noise values while scanning (other channels) */
  880. if (iwl_is_associated(priv) &&
  881. !test_bit(STATUS_SCANNING, &priv->status)) {
  882. rx_status.noise = priv->last_rx_noise;
  883. rx_status.qual = iwl_calc_sig_qual(rx_status.signal,
  884. rx_status.noise);
  885. } else {
  886. rx_status.noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  887. rx_status.qual = iwl_calc_sig_qual(rx_status.signal, 0);
  888. }
  889. /* Reset beacon noise level if not associated. */
  890. if (!iwl_is_associated(priv))
  891. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  892. #ifdef CONFIG_IWLWIFI_DEBUG
  893. /* Set "1" to report good data frames in groups of 100 */
  894. if (unlikely(iwl_get_debug_level(priv) & IWL_DL_RX))
  895. iwl_dbg_report_frame(priv, phy_res, len, header, 1);
  896. #endif
  897. iwl_dbg_log_rx_data_frame(priv, len, header);
  898. IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, noise %d, qual %d, TSF %llu\n",
  899. rx_status.signal, rx_status.noise, rx_status.qual,
  900. (unsigned long long)rx_status.mactime);
  901. /*
  902. * "antenna number"
  903. *
  904. * It seems that the antenna field in the phy flags value
  905. * is actually a bit field. This is undefined by radiotap,
  906. * it wants an actual antenna number but I always get "7"
  907. * for most legacy frames I receive indicating that the
  908. * same frame was received on all three RX chains.
  909. *
  910. * I think this field should be removed in favor of a
  911. * new 802.11n radiotap field "RX chains" that is defined
  912. * as a bitmask.
  913. */
  914. rx_status.antenna =
  915. (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
  916. >> RX_RES_PHY_FLAGS_ANTENNA_POS;
  917. /* set the preamble flag if appropriate */
  918. if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  919. rx_status.flag |= RX_FLAG_SHORTPRE;
  920. /* Set up the HT phy flags */
  921. if (rate_n_flags & RATE_MCS_HT_MSK)
  922. rx_status.flag |= RX_FLAG_HT;
  923. if (rate_n_flags & RATE_MCS_HT40_MSK)
  924. rx_status.flag |= RX_FLAG_40MHZ;
  925. if (rate_n_flags & RATE_MCS_SGI_MSK)
  926. rx_status.flag |= RX_FLAG_SHORT_GI;
  927. if (iwl_is_network_packet(priv, header)) {
  928. priv->last_rx_rssi = rx_status.signal;
  929. priv->last_beacon_time = priv->ucode_beacon_time;
  930. priv->last_tsf = le64_to_cpu(phy_res->timestamp);
  931. }
  932. fc = le16_to_cpu(header->frame_control);
  933. switch (fc & IEEE80211_FCTL_FTYPE) {
  934. case IEEE80211_FTYPE_MGMT:
  935. case IEEE80211_FTYPE_DATA:
  936. if (priv->iw_mode == NL80211_IFTYPE_AP)
  937. iwl_update_ps_mode(priv, fc & IEEE80211_FCTL_PM,
  938. header->addr2);
  939. /* fall through */
  940. default:
  941. iwl_pass_packet_to_mac80211(priv, header, len, ampdu_status,
  942. rxb, &rx_status);
  943. break;
  944. }
  945. }
  946. EXPORT_SYMBOL(iwl_rx_reply_rx);
  947. /* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
  948. * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
  949. void iwl_rx_reply_rx_phy(struct iwl_priv *priv,
  950. struct iwl_rx_mem_buffer *rxb)
  951. {
  952. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  953. priv->last_phy_res[0] = 1;
  954. memcpy(&priv->last_phy_res[1], &(pkt->u.raw[0]),
  955. sizeof(struct iwl_rx_phy_res));
  956. }
  957. EXPORT_SYMBOL(iwl_rx_reply_rx_phy);