phy_n.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  24. {//TODO
  25. }
  26. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  27. {//TODO
  28. }
  29. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  30. bool ignore_tssi)
  31. {//TODO
  32. return B43_TXPWR_RES_DONE;
  33. }
  34. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  35. const struct b43_nphy_channeltab_entry *e)
  36. {
  37. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  38. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  39. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  40. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  41. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  42. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  43. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  44. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  45. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  46. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  47. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  48. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  49. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  50. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  51. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  52. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  53. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  54. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  55. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  56. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  57. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  58. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  59. }
  60. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  61. const struct b43_nphy_channeltab_entry *e)
  62. {
  63. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  64. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  65. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  66. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  67. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  68. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  69. }
  70. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  71. {
  72. //TODO
  73. }
  74. /* Tune the hardware to a new channel. */
  75. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  76. {
  77. const struct b43_nphy_channeltab_entry *tabent;
  78. tabent = b43_nphy_get_chantabent(dev, channel);
  79. if (!tabent)
  80. return -ESRCH;
  81. //FIXME enable/disable band select upper20 in RXCTL
  82. if (0 /*FIXME 5Ghz*/)
  83. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  84. else
  85. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  86. b43_chantab_radio_upload(dev, tabent);
  87. udelay(50);
  88. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  89. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  90. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  91. udelay(300);
  92. if (0 /*FIXME 5Ghz*/)
  93. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  94. else
  95. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  96. b43_chantab_phy_upload(dev, tabent);
  97. b43_nphy_tx_power_fix(dev);
  98. return 0;
  99. }
  100. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  101. {
  102. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  103. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  104. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  105. B43_NPHY_RFCTL_CMD_CHIP0PU |
  106. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  107. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  108. B43_NPHY_RFCTL_CMD_PORFORCE);
  109. }
  110. static void b43_radio_init2055_post(struct b43_wldev *dev)
  111. {
  112. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  113. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  114. int i;
  115. u16 val;
  116. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  117. msleep(1);
  118. if ((sprom->revision != 4) ||
  119. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  120. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  121. (binfo->type != 0x46D) ||
  122. (binfo->rev < 0x41)) {
  123. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  124. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  125. msleep(1);
  126. }
  127. }
  128. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  129. msleep(1);
  130. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  131. msleep(1);
  132. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  133. msleep(1);
  134. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  135. msleep(1);
  136. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  137. msleep(1);
  138. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  139. msleep(1);
  140. for (i = 0; i < 100; i++) {
  141. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  142. if (val & 0x80)
  143. break;
  144. udelay(10);
  145. }
  146. msleep(1);
  147. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  148. msleep(1);
  149. nphy_channel_switch(dev, dev->phy.channel);
  150. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  151. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  152. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  153. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  154. }
  155. /* Initialize a Broadcom 2055 N-radio */
  156. static void b43_radio_init2055(struct b43_wldev *dev)
  157. {
  158. b43_radio_init2055_pre(dev);
  159. if (b43_status(dev) < B43_STAT_INITIALIZED)
  160. b2055_upload_inittab(dev, 0, 1);
  161. else
  162. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  163. b43_radio_init2055_post(dev);
  164. }
  165. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  166. {
  167. b43_radio_init2055(dev);
  168. }
  169. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  170. {
  171. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  172. ~B43_NPHY_RFCTL_CMD_EN);
  173. }
  174. #define ntab_upload(dev, offset, data) do { \
  175. unsigned int i; \
  176. for (i = 0; i < (offset##_SIZE); i++) \
  177. b43_ntab_write(dev, (offset) + i, (data)[i]); \
  178. } while (0)
  179. /* Upload the N-PHY tables. */
  180. static void b43_nphy_tables_init(struct b43_wldev *dev)
  181. {
  182. /* Static tables */
  183. ntab_upload(dev, B43_NTAB_FRAMESTRUCT, b43_ntab_framestruct);
  184. ntab_upload(dev, B43_NTAB_FRAMELT, b43_ntab_framelookup);
  185. ntab_upload(dev, B43_NTAB_TMAP, b43_ntab_tmap);
  186. ntab_upload(dev, B43_NTAB_TDTRN, b43_ntab_tdtrn);
  187. ntab_upload(dev, B43_NTAB_INTLEVEL, b43_ntab_intlevel);
  188. ntab_upload(dev, B43_NTAB_PILOT, b43_ntab_pilot);
  189. ntab_upload(dev, B43_NTAB_PILOTLT, b43_ntab_pilotlt);
  190. ntab_upload(dev, B43_NTAB_TDI20A0, b43_ntab_tdi20a0);
  191. ntab_upload(dev, B43_NTAB_TDI20A1, b43_ntab_tdi20a1);
  192. ntab_upload(dev, B43_NTAB_TDI40A0, b43_ntab_tdi40a0);
  193. ntab_upload(dev, B43_NTAB_TDI40A1, b43_ntab_tdi40a1);
  194. ntab_upload(dev, B43_NTAB_BDI, b43_ntab_bdi);
  195. ntab_upload(dev, B43_NTAB_CHANEST, b43_ntab_channelest);
  196. ntab_upload(dev, B43_NTAB_MCS, b43_ntab_mcs);
  197. /* Volatile tables */
  198. ntab_upload(dev, B43_NTAB_NOISEVAR10, b43_ntab_noisevar10);
  199. ntab_upload(dev, B43_NTAB_NOISEVAR11, b43_ntab_noisevar11);
  200. ntab_upload(dev, B43_NTAB_C0_ESTPLT, b43_ntab_estimatepowerlt0);
  201. ntab_upload(dev, B43_NTAB_C1_ESTPLT, b43_ntab_estimatepowerlt1);
  202. ntab_upload(dev, B43_NTAB_C0_ADJPLT, b43_ntab_adjustpower0);
  203. ntab_upload(dev, B43_NTAB_C1_ADJPLT, b43_ntab_adjustpower1);
  204. ntab_upload(dev, B43_NTAB_C0_GAINCTL, b43_ntab_gainctl0);
  205. ntab_upload(dev, B43_NTAB_C1_GAINCTL, b43_ntab_gainctl1);
  206. ntab_upload(dev, B43_NTAB_C0_IQLT, b43_ntab_iqlt0);
  207. ntab_upload(dev, B43_NTAB_C1_IQLT, b43_ntab_iqlt1);
  208. ntab_upload(dev, B43_NTAB_C0_LOFEEDTH, b43_ntab_loftlt0);
  209. ntab_upload(dev, B43_NTAB_C1_LOFEEDTH, b43_ntab_loftlt1);
  210. }
  211. static void b43_nphy_workarounds(struct b43_wldev *dev)
  212. {
  213. struct b43_phy *phy = &dev->phy;
  214. unsigned int i;
  215. b43_phy_set(dev, B43_NPHY_IQFLIP,
  216. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  217. if (1 /* FIXME band is 2.4GHz */) {
  218. b43_phy_set(dev, B43_NPHY_CLASSCTL,
  219. B43_NPHY_CLASSCTL_CCKEN);
  220. } else {
  221. b43_phy_mask(dev, B43_NPHY_CLASSCTL,
  222. ~B43_NPHY_CLASSCTL_CCKEN);
  223. }
  224. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  225. b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
  226. /* Fixup some tables */
  227. b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
  228. b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
  229. b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
  230. b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
  231. b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
  232. b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
  233. b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
  234. b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
  235. b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
  236. b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
  237. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  238. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  239. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  240. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  241. //TODO set RF sequence
  242. /* Set narrowband clip threshold */
  243. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
  244. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
  245. /* Set wideband clip 2 threshold */
  246. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  247. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  248. 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
  249. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  250. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  251. 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
  252. /* Set Clip 2 detect */
  253. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  254. B43_NPHY_C1_CGAINI_CL2DETECT);
  255. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  256. B43_NPHY_C2_CGAINI_CL2DETECT);
  257. if (0 /*FIXME*/) {
  258. /* Set dwell lengths */
  259. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
  260. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
  261. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
  262. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
  263. /* Set gain backoff */
  264. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  265. ~B43_NPHY_C1_CGAINI_GAINBKOFF,
  266. 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
  267. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  268. ~B43_NPHY_C2_CGAINI_GAINBKOFF,
  269. 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
  270. /* Set HPVGA2 index */
  271. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  272. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  273. 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  274. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  275. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  276. 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  277. //FIXME verify that the specs really mean to use autoinc here.
  278. for (i = 0; i < 3; i++)
  279. b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
  280. }
  281. /* Set minimum gain value */
  282. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
  283. ~B43_NPHY_C1_MINGAIN,
  284. 23 << B43_NPHY_C1_MINGAIN_SHIFT);
  285. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
  286. ~B43_NPHY_C2_MINGAIN,
  287. 23 << B43_NPHY_C2_MINGAIN_SHIFT);
  288. if (phy->rev < 2) {
  289. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  290. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  291. }
  292. /* Set phase track alpha and beta */
  293. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  294. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  295. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  296. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  297. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  298. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  299. }
  300. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  301. {
  302. u16 bbcfg;
  303. ssb_write32(dev->dev, SSB_TMSLOW,
  304. ssb_read32(dev->dev, SSB_TMSLOW) | SSB_TMSLOW_FGC);
  305. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  306. b43_phy_set(dev, B43_NPHY_BBCFG, B43_NPHY_BBCFG_RSTCCA);
  307. b43_phy_write(dev, B43_NPHY_BBCFG,
  308. bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  309. ssb_write32(dev->dev, SSB_TMSLOW,
  310. ssb_read32(dev->dev, SSB_TMSLOW) & ~SSB_TMSLOW_FGC);
  311. }
  312. enum b43_nphy_rf_sequence {
  313. B43_RFSEQ_RX2TX,
  314. B43_RFSEQ_TX2RX,
  315. B43_RFSEQ_RESET2RX,
  316. B43_RFSEQ_UPDATE_GAINH,
  317. B43_RFSEQ_UPDATE_GAINL,
  318. B43_RFSEQ_UPDATE_GAINU,
  319. };
  320. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  321. enum b43_nphy_rf_sequence seq)
  322. {
  323. static const u16 trigger[] = {
  324. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  325. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  326. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  327. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  328. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  329. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  330. };
  331. int i;
  332. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  333. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  334. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  335. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  336. for (i = 0; i < 200; i++) {
  337. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  338. goto ok;
  339. msleep(1);
  340. }
  341. b43err(dev->wl, "RF sequence status timeout\n");
  342. ok:
  343. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  344. ~(B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER));
  345. }
  346. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  347. {
  348. unsigned int i;
  349. u16 val;
  350. val = 0x1E1F;
  351. for (i = 0; i < 14; i++) {
  352. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  353. val -= 0x202;
  354. }
  355. val = 0x3E3F;
  356. for (i = 0; i < 16; i++) {
  357. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  358. val -= 0x202;
  359. }
  360. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  361. }
  362. /* RSSI Calibration */
  363. static void b43_nphy_rssi_cal(struct b43_wldev *dev, u8 type)
  364. {
  365. //TODO
  366. }
  367. int b43_phy_initn(struct b43_wldev *dev)
  368. {
  369. struct b43_phy *phy = &dev->phy;
  370. u16 tmp;
  371. //TODO: Spectral management
  372. b43_nphy_tables_init(dev);
  373. /* Clear all overrides */
  374. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  375. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  376. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  377. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  378. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  379. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  380. ~(B43_NPHY_RFSEQMODE_CAOVER |
  381. B43_NPHY_RFSEQMODE_TROVER));
  382. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  383. tmp = (phy->rev < 2) ? 64 : 59;
  384. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  385. ~B43_NPHY_BPHY_CTL3_SCALE,
  386. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  387. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  388. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  389. b43_phy_write(dev, B43_NPHY_TXREALFD, 184);
  390. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 200);
  391. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 80);
  392. b43_phy_write(dev, B43_NPHY_C2_BCLIPBKOFF, 511);
  393. //TODO MIMO-Config
  394. //TODO Update TX/RX chain
  395. if (phy->rev < 2) {
  396. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  397. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  398. }
  399. b43_nphy_workarounds(dev);
  400. b43_nphy_reset_cca(dev);
  401. ssb_write32(dev->dev, SSB_TMSLOW,
  402. ssb_read32(dev->dev, SSB_TMSLOW) | B43_TMSLOW_MACPHYCLKEN);
  403. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  404. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  405. b43_phy_read(dev, B43_NPHY_CLASSCTL); /* dummy read */
  406. //TODO read core1/2 clip1 thres regs
  407. if (1 /* FIXME Band is 2.4GHz */)
  408. b43_nphy_bphy_init(dev);
  409. //TODO disable TX power control
  410. //TODO Fix the TX power settings
  411. //TODO Init periodic calibration with reason 3
  412. b43_nphy_rssi_cal(dev, 2);
  413. b43_nphy_rssi_cal(dev, 0);
  414. b43_nphy_rssi_cal(dev, 1);
  415. //TODO get TX gain
  416. //TODO init superswitch
  417. //TODO calibrate LO
  418. //TODO idle TSSI TX pctl
  419. //TODO TX power control power setup
  420. //TODO table writes
  421. //TODO TX power control coefficients
  422. //TODO enable TX power control
  423. //TODO control antenna selection
  424. //TODO init radar detection
  425. //TODO reset channel if changed
  426. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  427. return 0;
  428. }
  429. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  430. {
  431. struct b43_phy_n *nphy;
  432. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  433. if (!nphy)
  434. return -ENOMEM;
  435. dev->phy.n = nphy;
  436. return 0;
  437. }
  438. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  439. {
  440. struct b43_phy *phy = &dev->phy;
  441. struct b43_phy_n *nphy = phy->n;
  442. memset(nphy, 0, sizeof(*nphy));
  443. //TODO init struct b43_phy_n
  444. }
  445. static void b43_nphy_op_free(struct b43_wldev *dev)
  446. {
  447. struct b43_phy *phy = &dev->phy;
  448. struct b43_phy_n *nphy = phy->n;
  449. kfree(nphy);
  450. phy->n = NULL;
  451. }
  452. static int b43_nphy_op_init(struct b43_wldev *dev)
  453. {
  454. return b43_phy_initn(dev);
  455. }
  456. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  457. {
  458. #if B43_DEBUG
  459. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  460. /* OFDM registers are onnly available on A/G-PHYs */
  461. b43err(dev->wl, "Invalid OFDM PHY access at "
  462. "0x%04X on N-PHY\n", offset);
  463. dump_stack();
  464. }
  465. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  466. /* Ext-G registers are only available on G-PHYs */
  467. b43err(dev->wl, "Invalid EXT-G PHY access at "
  468. "0x%04X on N-PHY\n", offset);
  469. dump_stack();
  470. }
  471. #endif /* B43_DEBUG */
  472. }
  473. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  474. {
  475. check_phyreg(dev, reg);
  476. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  477. return b43_read16(dev, B43_MMIO_PHY_DATA);
  478. }
  479. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  480. {
  481. check_phyreg(dev, reg);
  482. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  483. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  484. }
  485. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  486. {
  487. /* Register 1 is a 32-bit register. */
  488. B43_WARN_ON(reg == 1);
  489. /* N-PHY needs 0x100 for read access */
  490. reg |= 0x100;
  491. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  492. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  493. }
  494. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  495. {
  496. /* Register 1 is a 32-bit register. */
  497. B43_WARN_ON(reg == 1);
  498. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  499. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  500. }
  501. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  502. bool blocked)
  503. {//TODO
  504. }
  505. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  506. {
  507. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  508. on ? 0 : 0x7FFF);
  509. }
  510. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  511. unsigned int new_channel)
  512. {
  513. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  514. if ((new_channel < 1) || (new_channel > 14))
  515. return -EINVAL;
  516. } else {
  517. if (new_channel > 200)
  518. return -EINVAL;
  519. }
  520. return nphy_channel_switch(dev, new_channel);
  521. }
  522. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  523. {
  524. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  525. return 1;
  526. return 36;
  527. }
  528. const struct b43_phy_operations b43_phyops_n = {
  529. .allocate = b43_nphy_op_allocate,
  530. .free = b43_nphy_op_free,
  531. .prepare_structs = b43_nphy_op_prepare_structs,
  532. .init = b43_nphy_op_init,
  533. .phy_read = b43_nphy_op_read,
  534. .phy_write = b43_nphy_op_write,
  535. .radio_read = b43_nphy_op_radio_read,
  536. .radio_write = b43_nphy_op_radio_write,
  537. .software_rfkill = b43_nphy_op_software_rfkill,
  538. .switch_analog = b43_nphy_op_switch_analog,
  539. .switch_channel = b43_nphy_op_switch_channel,
  540. .get_default_chan = b43_nphy_op_get_default_chan,
  541. .recalc_txpower = b43_nphy_op_recalc_txpower,
  542. .adjust_txpower = b43_nphy_op_adjust_txpower,
  543. };