hw.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "../regd.h"
  28. #define ATHEROS_VENDOR_ID 0x168c
  29. #define AR5416_DEVID_PCI 0x0023
  30. #define AR5416_DEVID_PCIE 0x0024
  31. #define AR9160_DEVID_PCI 0x0027
  32. #define AR9280_DEVID_PCI 0x0029
  33. #define AR9280_DEVID_PCIE 0x002a
  34. #define AR9285_DEVID_PCIE 0x002b
  35. #define AR5416_AR9100_DEVID 0x000b
  36. #define AR_SUBVENDOR_ID_NOG 0x0e11
  37. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  38. #define AR5416_MAGIC 0x19641014
  39. #define AR5416_DEVID_AR9287_PCI 0x002D
  40. #define AR5416_DEVID_AR9287_PCIE 0x002E
  41. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  42. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  43. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  44. /* Register read/write primitives */
  45. #define REG_WRITE(_ah, _reg, _val) ath9k_iowrite32((_ah), (_reg), (_val))
  46. #define REG_READ(_ah, _reg) ath9k_ioread32((_ah), (_reg))
  47. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  48. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  49. #define REG_RMW(_a, _r, _set, _clr) \
  50. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  51. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  52. REG_WRITE(_a, _r, \
  53. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  54. #define REG_SET_BIT(_a, _r, _f) \
  55. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  56. #define REG_CLR_BIT(_a, _r, _f) \
  57. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  58. #define DO_DELAY(x) do { \
  59. if ((++(x) % 64) == 0) \
  60. udelay(1); \
  61. } while (0)
  62. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  63. int r; \
  64. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  65. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  66. INI_RA((iniarray), r, (column))); \
  67. DO_DELAY(regWr); \
  68. } \
  69. } while (0)
  70. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  71. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  72. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  73. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  74. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  75. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  76. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  77. #define AR_GPIOD_MASK 0x00001FFF
  78. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  79. #define BASE_ACTIVATE_DELAY 100
  80. #define RTC_PLL_SETTLE_DELAY 1000
  81. #define COEF_SCALE_S 24
  82. #define HT40_CHANNEL_CENTER_SHIFT 10
  83. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  84. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  85. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  86. #define ATH9K_NUM_QUEUES 10
  87. #define MAX_RATE_POWER 63
  88. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  89. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  90. #define AH_TIME_QUANTUM 10
  91. #define AR_KEYTABLE_SIZE 128
  92. #define POWER_UP_TIME 10000
  93. #define SPUR_RSSI_THRESH 40
  94. #define CAB_TIMEOUT_VAL 10
  95. #define BEACON_TIMEOUT_VAL 10
  96. #define MIN_BEACON_TIMEOUT_VAL 1
  97. #define SLEEP_SLOP 3
  98. #define INIT_CONFIG_STATUS 0x00000000
  99. #define INIT_RSSI_THR 0x00000700
  100. #define INIT_BCON_CNTRL_REG 0x00000000
  101. #define TU_TO_USEC(_tu) ((_tu) << 10)
  102. enum wireless_mode {
  103. ATH9K_MODE_11A = 0,
  104. ATH9K_MODE_11G,
  105. ATH9K_MODE_11NA_HT20,
  106. ATH9K_MODE_11NG_HT20,
  107. ATH9K_MODE_11NA_HT40PLUS,
  108. ATH9K_MODE_11NA_HT40MINUS,
  109. ATH9K_MODE_11NG_HT40PLUS,
  110. ATH9K_MODE_11NG_HT40MINUS,
  111. ATH9K_MODE_MAX,
  112. };
  113. enum ath9k_ant_setting {
  114. ATH9K_ANT_VARIABLE = 0,
  115. ATH9K_ANT_FIXED_A,
  116. ATH9K_ANT_FIXED_B
  117. };
  118. enum ath9k_hw_caps {
  119. ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
  120. ATH9K_HW_CAP_MIC_CKIP = BIT(1),
  121. ATH9K_HW_CAP_MIC_TKIP = BIT(2),
  122. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
  123. ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
  124. ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
  125. ATH9K_HW_CAP_VEOL = BIT(6),
  126. ATH9K_HW_CAP_BSSIDMASK = BIT(7),
  127. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
  128. ATH9K_HW_CAP_HT = BIT(9),
  129. ATH9K_HW_CAP_GTT = BIT(10),
  130. ATH9K_HW_CAP_FASTCC = BIT(11),
  131. ATH9K_HW_CAP_RFSILENT = BIT(12),
  132. ATH9K_HW_CAP_CST = BIT(13),
  133. ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
  134. ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
  135. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
  136. };
  137. enum ath9k_capability_type {
  138. ATH9K_CAP_CIPHER = 0,
  139. ATH9K_CAP_TKIP_MIC,
  140. ATH9K_CAP_TKIP_SPLIT,
  141. ATH9K_CAP_DIVERSITY,
  142. ATH9K_CAP_TXPOW,
  143. ATH9K_CAP_MCAST_KEYSRCH,
  144. ATH9K_CAP_DS
  145. };
  146. struct ath9k_hw_capabilities {
  147. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  148. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  149. u16 total_queues;
  150. u16 keycache_size;
  151. u16 low_5ghz_chan, high_5ghz_chan;
  152. u16 low_2ghz_chan, high_2ghz_chan;
  153. u16 rts_aggr_limit;
  154. u8 tx_chainmask;
  155. u8 rx_chainmask;
  156. u16 tx_triglevel_max;
  157. u16 reg_cap;
  158. u8 num_gpio_pins;
  159. u8 num_antcfg_2ghz;
  160. u8 num_antcfg_5ghz;
  161. };
  162. struct ath9k_ops_config {
  163. int dma_beacon_response_time;
  164. int sw_beacon_response_time;
  165. int additional_swba_backoff;
  166. int ack_6mb;
  167. int cwm_ignore_extcca;
  168. u8 pcie_powersave_enable;
  169. u8 pcie_clock_req;
  170. u32 pcie_waen;
  171. u8 analog_shiftreg;
  172. u8 ht_enable;
  173. u32 ofdm_trig_low;
  174. u32 ofdm_trig_high;
  175. u32 cck_trig_high;
  176. u32 cck_trig_low;
  177. u32 enable_ani;
  178. enum ath9k_ant_setting diversity_control;
  179. u16 antenna_switch_swap;
  180. int serialize_regmode;
  181. bool intr_mitigation;
  182. #define SPUR_DISABLE 0
  183. #define SPUR_ENABLE_IOCTL 1
  184. #define SPUR_ENABLE_EEPROM 2
  185. #define AR_EEPROM_MODAL_SPURS 5
  186. #define AR_SPUR_5413_1 1640
  187. #define AR_SPUR_5413_2 1200
  188. #define AR_NO_SPUR 0x8000
  189. #define AR_BASE_FREQ_2GHZ 2300
  190. #define AR_BASE_FREQ_5GHZ 4900
  191. #define AR_SPUR_FEEQ_BOUND_HT40 19
  192. #define AR_SPUR_FEEQ_BOUND_HT20 10
  193. int spurmode;
  194. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  195. };
  196. enum ath9k_int {
  197. ATH9K_INT_RX = 0x00000001,
  198. ATH9K_INT_RXDESC = 0x00000002,
  199. ATH9K_INT_RXNOFRM = 0x00000008,
  200. ATH9K_INT_RXEOL = 0x00000010,
  201. ATH9K_INT_RXORN = 0x00000020,
  202. ATH9K_INT_TX = 0x00000040,
  203. ATH9K_INT_TXDESC = 0x00000080,
  204. ATH9K_INT_TIM_TIMER = 0x00000100,
  205. ATH9K_INT_TXURN = 0x00000800,
  206. ATH9K_INT_MIB = 0x00001000,
  207. ATH9K_INT_RXPHY = 0x00004000,
  208. ATH9K_INT_RXKCM = 0x00008000,
  209. ATH9K_INT_SWBA = 0x00010000,
  210. ATH9K_INT_BMISS = 0x00040000,
  211. ATH9K_INT_BNR = 0x00100000,
  212. ATH9K_INT_TIM = 0x00200000,
  213. ATH9K_INT_DTIM = 0x00400000,
  214. ATH9K_INT_DTIMSYNC = 0x00800000,
  215. ATH9K_INT_GPIO = 0x01000000,
  216. ATH9K_INT_CABEND = 0x02000000,
  217. ATH9K_INT_TSFOOR = 0x04000000,
  218. ATH9K_INT_GENTIMER = 0x08000000,
  219. ATH9K_INT_CST = 0x10000000,
  220. ATH9K_INT_GTT = 0x20000000,
  221. ATH9K_INT_FATAL = 0x40000000,
  222. ATH9K_INT_GLOBAL = 0x80000000,
  223. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  224. ATH9K_INT_DTIM |
  225. ATH9K_INT_DTIMSYNC |
  226. ATH9K_INT_TSFOOR |
  227. ATH9K_INT_CABEND,
  228. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  229. ATH9K_INT_RXDESC |
  230. ATH9K_INT_RXEOL |
  231. ATH9K_INT_RXORN |
  232. ATH9K_INT_TXURN |
  233. ATH9K_INT_TXDESC |
  234. ATH9K_INT_MIB |
  235. ATH9K_INT_RXPHY |
  236. ATH9K_INT_RXKCM |
  237. ATH9K_INT_SWBA |
  238. ATH9K_INT_BMISS |
  239. ATH9K_INT_GPIO,
  240. ATH9K_INT_NOCARD = 0xffffffff
  241. };
  242. #define CHANNEL_CW_INT 0x00002
  243. #define CHANNEL_CCK 0x00020
  244. #define CHANNEL_OFDM 0x00040
  245. #define CHANNEL_2GHZ 0x00080
  246. #define CHANNEL_5GHZ 0x00100
  247. #define CHANNEL_PASSIVE 0x00200
  248. #define CHANNEL_DYN 0x00400
  249. #define CHANNEL_HALF 0x04000
  250. #define CHANNEL_QUARTER 0x08000
  251. #define CHANNEL_HT20 0x10000
  252. #define CHANNEL_HT40PLUS 0x20000
  253. #define CHANNEL_HT40MINUS 0x40000
  254. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  255. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  256. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  257. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  258. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  259. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  260. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  261. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  262. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  263. #define CHANNEL_ALL \
  264. (CHANNEL_OFDM| \
  265. CHANNEL_CCK| \
  266. CHANNEL_2GHZ | \
  267. CHANNEL_5GHZ | \
  268. CHANNEL_HT20 | \
  269. CHANNEL_HT40PLUS | \
  270. CHANNEL_HT40MINUS)
  271. struct ath9k_channel {
  272. struct ieee80211_channel *chan;
  273. u16 channel;
  274. u32 channelFlags;
  275. u32 chanmode;
  276. int32_t CalValid;
  277. bool oneTimeCalsDone;
  278. int8_t iCoff;
  279. int8_t qCoff;
  280. int16_t rawNoiseFloor;
  281. };
  282. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  283. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  284. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  285. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  286. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  287. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  288. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  289. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  290. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  291. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  292. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  293. (((_c)->channel % 20) != 0) && \
  294. (((_c)->channel % 10) != 0))
  295. /* These macros check chanmode and not channelFlags */
  296. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  297. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  298. ((_c)->chanmode == CHANNEL_G_HT20))
  299. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  300. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  301. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  302. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  303. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  304. enum ath9k_power_mode {
  305. ATH9K_PM_AWAKE = 0,
  306. ATH9K_PM_FULL_SLEEP,
  307. ATH9K_PM_NETWORK_SLEEP,
  308. ATH9K_PM_UNDEFINED
  309. };
  310. enum ath9k_tp_scale {
  311. ATH9K_TP_SCALE_MAX = 0,
  312. ATH9K_TP_SCALE_50,
  313. ATH9K_TP_SCALE_25,
  314. ATH9K_TP_SCALE_12,
  315. ATH9K_TP_SCALE_MIN
  316. };
  317. enum ser_reg_mode {
  318. SER_REG_MODE_OFF = 0,
  319. SER_REG_MODE_ON = 1,
  320. SER_REG_MODE_AUTO = 2,
  321. };
  322. struct ath9k_beacon_state {
  323. u32 bs_nexttbtt;
  324. u32 bs_nextdtim;
  325. u32 bs_intval;
  326. #define ATH9K_BEACON_PERIOD 0x0000ffff
  327. #define ATH9K_BEACON_ENA 0x00800000
  328. #define ATH9K_BEACON_RESET_TSF 0x01000000
  329. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  330. u32 bs_dtimperiod;
  331. u16 bs_cfpperiod;
  332. u16 bs_cfpmaxduration;
  333. u32 bs_cfpnext;
  334. u16 bs_timoffset;
  335. u16 bs_bmissthreshold;
  336. u32 bs_sleepduration;
  337. u32 bs_tsfoor_threshold;
  338. };
  339. struct chan_centers {
  340. u16 synth_center;
  341. u16 ctl_center;
  342. u16 ext_center;
  343. };
  344. enum {
  345. ATH9K_RESET_POWER_ON,
  346. ATH9K_RESET_WARM,
  347. ATH9K_RESET_COLD,
  348. };
  349. struct ath9k_hw_version {
  350. u32 magic;
  351. u16 devid;
  352. u16 subvendorid;
  353. u32 macVersion;
  354. u16 macRev;
  355. u16 phyRev;
  356. u16 analog5GhzRev;
  357. u16 analog2GhzRev;
  358. u16 subsysid;
  359. };
  360. /* Generic TSF timer definitions */
  361. #define ATH_MAX_GEN_TIMER 16
  362. #define AR_GENTMR_BIT(_index) (1 << (_index))
  363. /*
  364. * Using de Bruijin sequence to to look up 1's index in a 32 bit number
  365. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  366. */
  367. #define debruijn32 0x077CB531UL
  368. struct ath_gen_timer_configuration {
  369. u32 next_addr;
  370. u32 period_addr;
  371. u32 mode_addr;
  372. u32 mode_mask;
  373. };
  374. struct ath_gen_timer {
  375. void (*trigger)(void *arg);
  376. void (*overflow)(void *arg);
  377. void *arg;
  378. u8 index;
  379. };
  380. struct ath_gen_timer_table {
  381. u32 gen_timer_index[32];
  382. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  383. union {
  384. unsigned long timer_bits;
  385. u16 val;
  386. } timer_mask;
  387. };
  388. struct ath_hw {
  389. struct ath_softc *ah_sc;
  390. struct ath9k_hw_version hw_version;
  391. struct ath9k_ops_config config;
  392. struct ath9k_hw_capabilities caps;
  393. struct ath9k_channel channels[38];
  394. struct ath9k_channel *curchan;
  395. union {
  396. struct ar5416_eeprom_def def;
  397. struct ar5416_eeprom_4k map4k;
  398. struct ar9287_eeprom map9287;
  399. } eeprom;
  400. const struct eeprom_ops *eep_ops;
  401. enum ath9k_eep_map eep_map;
  402. bool sw_mgmt_crypto;
  403. bool is_pciexpress;
  404. u8 macaddr[ETH_ALEN];
  405. u16 tx_trig_level;
  406. u16 rfsilent;
  407. u32 rfkill_gpio;
  408. u32 rfkill_polarity;
  409. u32 ah_flags;
  410. bool htc_reset_init;
  411. enum nl80211_iftype opmode;
  412. enum ath9k_power_mode power_mode;
  413. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  414. struct ath9k_pacal_info pacal_info;
  415. struct ar5416Stats stats;
  416. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  417. int16_t curchan_rad_index;
  418. u32 mask_reg;
  419. u32 txok_interrupt_mask;
  420. u32 txerr_interrupt_mask;
  421. u32 txdesc_interrupt_mask;
  422. u32 txeol_interrupt_mask;
  423. u32 txurn_interrupt_mask;
  424. bool chip_fullsleep;
  425. u32 atim_window;
  426. /* Calibration */
  427. enum ath9k_cal_types supp_cals;
  428. struct ath9k_cal_list iq_caldata;
  429. struct ath9k_cal_list adcgain_caldata;
  430. struct ath9k_cal_list adcdc_calinitdata;
  431. struct ath9k_cal_list adcdc_caldata;
  432. struct ath9k_cal_list *cal_list;
  433. struct ath9k_cal_list *cal_list_last;
  434. struct ath9k_cal_list *cal_list_curr;
  435. #define totalPowerMeasI meas0.unsign
  436. #define totalPowerMeasQ meas1.unsign
  437. #define totalIqCorrMeas meas2.sign
  438. #define totalAdcIOddPhase meas0.unsign
  439. #define totalAdcIEvenPhase meas1.unsign
  440. #define totalAdcQOddPhase meas2.unsign
  441. #define totalAdcQEvenPhase meas3.unsign
  442. #define totalAdcDcOffsetIOddPhase meas0.sign
  443. #define totalAdcDcOffsetIEvenPhase meas1.sign
  444. #define totalAdcDcOffsetQOddPhase meas2.sign
  445. #define totalAdcDcOffsetQEvenPhase meas3.sign
  446. union {
  447. u32 unsign[AR5416_MAX_CHAINS];
  448. int32_t sign[AR5416_MAX_CHAINS];
  449. } meas0;
  450. union {
  451. u32 unsign[AR5416_MAX_CHAINS];
  452. int32_t sign[AR5416_MAX_CHAINS];
  453. } meas1;
  454. union {
  455. u32 unsign[AR5416_MAX_CHAINS];
  456. int32_t sign[AR5416_MAX_CHAINS];
  457. } meas2;
  458. union {
  459. u32 unsign[AR5416_MAX_CHAINS];
  460. int32_t sign[AR5416_MAX_CHAINS];
  461. } meas3;
  462. u16 cal_samples;
  463. u32 sta_id1_defaults;
  464. u32 misc_mode;
  465. enum {
  466. AUTO_32KHZ,
  467. USE_32KHZ,
  468. DONT_USE_32KHZ,
  469. } enable_32kHz_clock;
  470. /* RF */
  471. u32 *analogBank0Data;
  472. u32 *analogBank1Data;
  473. u32 *analogBank2Data;
  474. u32 *analogBank3Data;
  475. u32 *analogBank6Data;
  476. u32 *analogBank6TPCData;
  477. u32 *analogBank7Data;
  478. u32 *addac5416_21;
  479. u32 *bank6Temp;
  480. int16_t txpower_indexoffset;
  481. u32 beacon_interval;
  482. u32 slottime;
  483. u32 acktimeout;
  484. u32 ctstimeout;
  485. u32 globaltxtimeout;
  486. u8 gbeacon_rate;
  487. /* ANI */
  488. u32 proc_phyerr;
  489. u32 aniperiod;
  490. struct ar5416AniState *curani;
  491. struct ar5416AniState ani[255];
  492. int totalSizeDesired[5];
  493. int coarse_high[5];
  494. int coarse_low[5];
  495. int firpwr[5];
  496. enum ath9k_ani_cmd ani_function;
  497. u32 intr_txqs;
  498. enum ath9k_ht_extprotspacing extprotspacing;
  499. u8 txchainmask;
  500. u8 rxchainmask;
  501. u32 originalGain[22];
  502. int initPDADC;
  503. int PDADCdelta;
  504. u8 led_pin;
  505. struct ar5416IniArray iniModes;
  506. struct ar5416IniArray iniCommon;
  507. struct ar5416IniArray iniBank0;
  508. struct ar5416IniArray iniBB_RfGain;
  509. struct ar5416IniArray iniBank1;
  510. struct ar5416IniArray iniBank2;
  511. struct ar5416IniArray iniBank3;
  512. struct ar5416IniArray iniBank6;
  513. struct ar5416IniArray iniBank6TPC;
  514. struct ar5416IniArray iniBank7;
  515. struct ar5416IniArray iniAddac;
  516. struct ar5416IniArray iniPcieSerdes;
  517. struct ar5416IniArray iniModesAdditional;
  518. struct ar5416IniArray iniModesRxGain;
  519. struct ar5416IniArray iniModesTxGain;
  520. u32 intr_gen_timer_trigger;
  521. u32 intr_gen_timer_thresh;
  522. struct ath_gen_timer_table hw_gen_timers;
  523. };
  524. /* Initialization, Detach, Reset */
  525. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  526. void ath9k_hw_detach(struct ath_hw *ah);
  527. int ath9k_hw_init(struct ath_hw *ah);
  528. void ath9k_hw_rf_free(struct ath_hw *ah);
  529. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  530. bool bChannelChange);
  531. void ath9k_hw_fill_cap_info(struct ath_hw *ah);
  532. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  533. u32 capability, u32 *result);
  534. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  535. u32 capability, u32 setting, int *status);
  536. /* Key Cache Management */
  537. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
  538. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
  539. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  540. const struct ath9k_keyval *k,
  541. const u8 *mac);
  542. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
  543. /* GPIO / RFKILL / Antennae */
  544. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  545. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  546. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  547. u32 ah_signal_type);
  548. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  549. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  550. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  551. bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
  552. enum ath9k_ant_setting settings,
  553. struct ath9k_channel *chan,
  554. u8 *tx_chainmask, u8 *rx_chainmask,
  555. u8 *antenna_cfgd);
  556. /* General Operation */
  557. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  558. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  559. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  560. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  561. const struct ath_rate_table *rates,
  562. u32 frameLen, u16 rateix, bool shortPreamble);
  563. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  564. struct ath9k_channel *chan,
  565. struct chan_centers *centers);
  566. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  567. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  568. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  569. bool ath9k_hw_disable(struct ath_hw *ah);
  570. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
  571. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
  572. void ath9k_hw_setopmode(struct ath_hw *ah);
  573. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  574. void ath9k_hw_setbssidmask(struct ath_softc *sc);
  575. void ath9k_hw_write_associd(struct ath_softc *sc);
  576. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  577. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  578. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  579. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  580. bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  581. void ath9k_hw_set11nmac2040(struct ath_hw *ah, enum ath9k_ht_macmode mode);
  582. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  583. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  584. const struct ath9k_beacon_state *bs);
  585. bool ath9k_hw_setpower(struct ath_hw *ah,
  586. enum ath9k_power_mode mode);
  587. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off);
  588. /* Interrupt Handling */
  589. bool ath9k_hw_intrpend(struct ath_hw *ah);
  590. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
  591. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
  592. /* Generic hw timer primitives */
  593. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  594. void (*trigger)(void *),
  595. void (*overflow)(void *),
  596. void *arg,
  597. u8 timer_index);
  598. void ath_gen_timer_start(struct ath_hw *ah, struct ath_gen_timer *timer,
  599. u32 timer_next, u32 timer_period);
  600. void ath_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  601. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  602. void ath_gen_timer_isr(struct ath_hw *hw);
  603. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  604. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  605. #define ATH_PCIE_CAP_LINK_L0S 1
  606. #define ATH_PCIE_CAP_LINK_L1 2
  607. void ath_pcie_aspm_disable(struct ath_softc *sc);
  608. #endif