c101.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Moxa C101 synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2000-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Sources of information:
  13. * Hitachi HD64570 SCA User's Manual
  14. * Moxa C101 User's Manual
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/capability.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include <linux/string.h>
  22. #include <linux/errno.h>
  23. #include <linux/init.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/hdlc.h>
  27. #include <linux/delay.h>
  28. #include <asm/io.h>
  29. #include "hd64570.h"
  30. static const char* version = "Moxa C101 driver version: 1.15";
  31. static const char* devname = "C101";
  32. #undef DEBUG_PKT
  33. #define DEBUG_RINGS
  34. #define C101_PAGE 0x1D00
  35. #define C101_DTR 0x1E00
  36. #define C101_SCA 0x1F00
  37. #define C101_WINDOW_SIZE 0x2000
  38. #define C101_MAPPED_RAM_SIZE 0x4000
  39. #define RAM_SIZE (256 * 1024)
  40. #define TX_RING_BUFFERS 10
  41. #define RX_RING_BUFFERS ((RAM_SIZE - C101_WINDOW_SIZE) / \
  42. (sizeof(pkt_desc) + HDLC_MAX_MRU) - TX_RING_BUFFERS)
  43. #define CLOCK_BASE 9830400 /* 9.8304 MHz */
  44. #define PAGE0_ALWAYS_MAPPED
  45. static char *hw; /* pointer to hw=xxx command line string */
  46. typedef struct card_s {
  47. struct net_device *dev;
  48. spinlock_t lock; /* TX lock */
  49. u8 __iomem *win0base; /* ISA window base address */
  50. u32 phy_winbase; /* ISA physical base address */
  51. sync_serial_settings settings;
  52. int rxpart; /* partial frame received, next frame invalid*/
  53. unsigned short encoding;
  54. unsigned short parity;
  55. u16 rx_ring_buffers; /* number of buffers in a ring */
  56. u16 tx_ring_buffers;
  57. u16 buff_offset; /* offset of first buffer of first channel */
  58. u16 rxin; /* rx ring buffer 'in' pointer */
  59. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  60. u16 txlast;
  61. u8 rxs, txs, tmc; /* SCA registers */
  62. u8 irq; /* IRQ (3-15) */
  63. u8 page;
  64. struct card_s *next_card;
  65. }card_t;
  66. typedef card_t port_t;
  67. static card_t *first_card;
  68. static card_t **new_card = &first_card;
  69. #define sca_in(reg, card) readb((card)->win0base + C101_SCA + (reg))
  70. #define sca_out(value, reg, card) writeb(value, (card)->win0base + C101_SCA + (reg))
  71. #define sca_inw(reg, card) readw((card)->win0base + C101_SCA + (reg))
  72. /* EDA address register must be set in EDAL, EDAH order - 8 bit ISA bus */
  73. #define sca_outw(value, reg, card) do { \
  74. writeb(value & 0xFF, (card)->win0base + C101_SCA + (reg)); \
  75. writeb((value >> 8 ) & 0xFF, (card)->win0base + C101_SCA + (reg + 1));\
  76. } while(0)
  77. #define port_to_card(port) (port)
  78. #define log_node(port) (0)
  79. #define phy_node(port) (0)
  80. #define winsize(card) (C101_WINDOW_SIZE)
  81. #define win0base(card) ((card)->win0base)
  82. #define winbase(card) ((card)->win0base + 0x2000)
  83. #define get_port(card, port) (card)
  84. static void sca_msci_intr(port_t *port);
  85. static inline u8 sca_get_page(card_t *card)
  86. {
  87. return card->page;
  88. }
  89. static inline void openwin(card_t *card, u8 page)
  90. {
  91. card->page = page;
  92. writeb(page, card->win0base + C101_PAGE);
  93. }
  94. #include "hd64570.c"
  95. static inline void set_carrier(port_t *port)
  96. {
  97. if (!(sca_in(MSCI1_OFFSET + ST3, port) & ST3_DCD))
  98. netif_carrier_on(port_to_dev(port));
  99. else
  100. netif_carrier_off(port_to_dev(port));
  101. }
  102. static void sca_msci_intr(port_t *port)
  103. {
  104. u8 stat = sca_in(MSCI0_OFFSET + ST1, port); /* read MSCI ST1 status */
  105. /* Reset MSCI TX underrun and CDCD (ignored) status bit */
  106. sca_out(stat & (ST1_UDRN | ST1_CDCD), MSCI0_OFFSET + ST1, port);
  107. if (stat & ST1_UDRN) {
  108. /* TX Underrun error detected */
  109. port_to_dev(port)->stats.tx_errors++;
  110. port_to_dev(port)->stats.tx_fifo_errors++;
  111. }
  112. stat = sca_in(MSCI1_OFFSET + ST1, port); /* read MSCI1 ST1 status */
  113. /* Reset MSCI CDCD status bit - uses ch#2 DCD input */
  114. sca_out(stat & ST1_CDCD, MSCI1_OFFSET + ST1, port);
  115. if (stat & ST1_CDCD)
  116. set_carrier(port);
  117. }
  118. static void c101_set_iface(port_t *port)
  119. {
  120. u8 rxs = port->rxs & CLK_BRG_MASK;
  121. u8 txs = port->txs & CLK_BRG_MASK;
  122. switch(port->settings.clock_type) {
  123. case CLOCK_INT:
  124. rxs |= CLK_BRG_RX; /* TX clock */
  125. txs |= CLK_RXCLK_TX; /* BRG output */
  126. break;
  127. case CLOCK_TXINT:
  128. rxs |= CLK_LINE_RX; /* RXC input */
  129. txs |= CLK_BRG_TX; /* BRG output */
  130. break;
  131. case CLOCK_TXFROMRX:
  132. rxs |= CLK_LINE_RX; /* RXC input */
  133. txs |= CLK_RXCLK_TX; /* RX clock */
  134. break;
  135. default: /* EXTernal clock */
  136. rxs |= CLK_LINE_RX; /* RXC input */
  137. txs |= CLK_LINE_TX; /* TXC input */
  138. }
  139. port->rxs = rxs;
  140. port->txs = txs;
  141. sca_out(rxs, MSCI1_OFFSET + RXS, port);
  142. sca_out(txs, MSCI1_OFFSET + TXS, port);
  143. sca_set_port(port);
  144. }
  145. static int c101_open(struct net_device *dev)
  146. {
  147. port_t *port = dev_to_port(dev);
  148. int result;
  149. result = hdlc_open(dev);
  150. if (result)
  151. return result;
  152. writeb(1, port->win0base + C101_DTR);
  153. sca_out(0, MSCI1_OFFSET + CTL, port); /* RTS uses ch#2 output */
  154. sca_open(dev);
  155. /* DCD is connected to port 2 !@#$%^& - disable MSCI0 CDCD interrupt */
  156. sca_out(IE1_UDRN, MSCI0_OFFSET + IE1, port);
  157. sca_out(IE0_TXINT, MSCI0_OFFSET + IE0, port);
  158. set_carrier(port);
  159. /* enable MSCI1 CDCD interrupt */
  160. sca_out(IE1_CDCD, MSCI1_OFFSET + IE1, port);
  161. sca_out(IE0_RXINTA, MSCI1_OFFSET + IE0, port);
  162. sca_out(0x48, IER0, port); /* TXINT #0 and RXINT #1 */
  163. c101_set_iface(port);
  164. return 0;
  165. }
  166. static int c101_close(struct net_device *dev)
  167. {
  168. port_t *port = dev_to_port(dev);
  169. sca_close(dev);
  170. writeb(0, port->win0base + C101_DTR);
  171. sca_out(CTL_NORTS, MSCI1_OFFSET + CTL, port);
  172. hdlc_close(dev);
  173. return 0;
  174. }
  175. static int c101_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  176. {
  177. const size_t size = sizeof(sync_serial_settings);
  178. sync_serial_settings new_line;
  179. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  180. port_t *port = dev_to_port(dev);
  181. #ifdef DEBUG_RINGS
  182. if (cmd == SIOCDEVPRIVATE) {
  183. sca_dump_rings(dev);
  184. printk(KERN_DEBUG "MSCI1: ST: %02x %02x %02x %02x\n",
  185. sca_in(MSCI1_OFFSET + ST0, port),
  186. sca_in(MSCI1_OFFSET + ST1, port),
  187. sca_in(MSCI1_OFFSET + ST2, port),
  188. sca_in(MSCI1_OFFSET + ST3, port));
  189. return 0;
  190. }
  191. #endif
  192. if (cmd != SIOCWANDEV)
  193. return hdlc_ioctl(dev, ifr, cmd);
  194. switch(ifr->ifr_settings.type) {
  195. case IF_GET_IFACE:
  196. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  197. if (ifr->ifr_settings.size < size) {
  198. ifr->ifr_settings.size = size; /* data size wanted */
  199. return -ENOBUFS;
  200. }
  201. if (copy_to_user(line, &port->settings, size))
  202. return -EFAULT;
  203. return 0;
  204. case IF_IFACE_SYNC_SERIAL:
  205. if(!capable(CAP_NET_ADMIN))
  206. return -EPERM;
  207. if (copy_from_user(&new_line, line, size))
  208. return -EFAULT;
  209. if (new_line.clock_type != CLOCK_EXT &&
  210. new_line.clock_type != CLOCK_TXFROMRX &&
  211. new_line.clock_type != CLOCK_INT &&
  212. new_line.clock_type != CLOCK_TXINT)
  213. return -EINVAL; /* No such clock setting */
  214. if (new_line.loopback != 0 && new_line.loopback != 1)
  215. return -EINVAL;
  216. memcpy(&port->settings, &new_line, size); /* Update settings */
  217. c101_set_iface(port);
  218. return 0;
  219. default:
  220. return hdlc_ioctl(dev, ifr, cmd);
  221. }
  222. }
  223. static void c101_destroy_card(card_t *card)
  224. {
  225. readb(card->win0base + C101_PAGE); /* Resets SCA? */
  226. if (card->irq)
  227. free_irq(card->irq, card);
  228. if (card->win0base) {
  229. iounmap(card->win0base);
  230. release_mem_region(card->phy_winbase, C101_MAPPED_RAM_SIZE);
  231. }
  232. free_netdev(card->dev);
  233. kfree(card);
  234. }
  235. static const struct net_device_ops c101_ops = {
  236. .ndo_open = c101_open,
  237. .ndo_stop = c101_close,
  238. .ndo_change_mtu = hdlc_change_mtu,
  239. .ndo_start_xmit = hdlc_start_xmit,
  240. .ndo_do_ioctl = c101_ioctl,
  241. };
  242. static int __init c101_run(unsigned long irq, unsigned long winbase)
  243. {
  244. struct net_device *dev;
  245. hdlc_device *hdlc;
  246. card_t *card;
  247. int result;
  248. if (irq<3 || irq>15 || irq == 6) /* FIXME */ {
  249. printk(KERN_ERR "c101: invalid IRQ value\n");
  250. return -ENODEV;
  251. }
  252. if (winbase < 0xC0000 || winbase > 0xDFFFF || (winbase & 0x3FFF) !=0) {
  253. printk(KERN_ERR "c101: invalid RAM value\n");
  254. return -ENODEV;
  255. }
  256. card = kzalloc(sizeof(card_t), GFP_KERNEL);
  257. if (card == NULL) {
  258. printk(KERN_ERR "c101: unable to allocate memory\n");
  259. return -ENOBUFS;
  260. }
  261. card->dev = alloc_hdlcdev(card);
  262. if (!card->dev) {
  263. printk(KERN_ERR "c101: unable to allocate memory\n");
  264. kfree(card);
  265. return -ENOBUFS;
  266. }
  267. if (request_irq(irq, sca_intr, 0, devname, card)) {
  268. printk(KERN_ERR "c101: could not allocate IRQ\n");
  269. c101_destroy_card(card);
  270. return -EBUSY;
  271. }
  272. card->irq = irq;
  273. if (!request_mem_region(winbase, C101_MAPPED_RAM_SIZE, devname)) {
  274. printk(KERN_ERR "c101: could not request RAM window\n");
  275. c101_destroy_card(card);
  276. return -EBUSY;
  277. }
  278. card->phy_winbase = winbase;
  279. card->win0base = ioremap(winbase, C101_MAPPED_RAM_SIZE);
  280. if (!card->win0base) {
  281. printk(KERN_ERR "c101: could not map I/O address\n");
  282. c101_destroy_card(card);
  283. return -EFAULT;
  284. }
  285. card->tx_ring_buffers = TX_RING_BUFFERS;
  286. card->rx_ring_buffers = RX_RING_BUFFERS;
  287. card->buff_offset = C101_WINDOW_SIZE; /* Bytes 1D00-1FFF reserved */
  288. readb(card->win0base + C101_PAGE); /* Resets SCA? */
  289. udelay(100);
  290. writeb(0, card->win0base + C101_PAGE);
  291. writeb(0, card->win0base + C101_DTR); /* Power-up for RAM? */
  292. sca_init(card, 0);
  293. dev = port_to_dev(card);
  294. hdlc = dev_to_hdlc(dev);
  295. spin_lock_init(&card->lock);
  296. dev->irq = irq;
  297. dev->mem_start = winbase;
  298. dev->mem_end = winbase + C101_MAPPED_RAM_SIZE - 1;
  299. dev->tx_queue_len = 50;
  300. dev->netdev_ops = &c101_ops;
  301. hdlc->attach = sca_attach;
  302. hdlc->xmit = sca_xmit;
  303. card->settings.clock_type = CLOCK_EXT;
  304. result = register_hdlc_device(dev);
  305. if (result) {
  306. printk(KERN_WARNING "c101: unable to register hdlc device\n");
  307. c101_destroy_card(card);
  308. return result;
  309. }
  310. sca_init_port(card); /* Set up C101 memory */
  311. set_carrier(card);
  312. printk(KERN_INFO "%s: Moxa C101 on IRQ%u,"
  313. " using %u TX + %u RX packets rings\n",
  314. dev->name, card->irq,
  315. card->tx_ring_buffers, card->rx_ring_buffers);
  316. *new_card = card;
  317. new_card = &card->next_card;
  318. return 0;
  319. }
  320. static int __init c101_init(void)
  321. {
  322. if (hw == NULL) {
  323. #ifdef MODULE
  324. printk(KERN_INFO "c101: no card initialized\n");
  325. #endif
  326. return -EINVAL; /* no parameters specified, abort */
  327. }
  328. printk(KERN_INFO "%s\n", version);
  329. do {
  330. unsigned long irq, ram;
  331. irq = simple_strtoul(hw, &hw, 0);
  332. if (*hw++ != ',')
  333. break;
  334. ram = simple_strtoul(hw, &hw, 0);
  335. if (*hw == ':' || *hw == '\x0')
  336. c101_run(irq, ram);
  337. if (*hw == '\x0')
  338. return first_card ? 0 : -EINVAL;
  339. }while(*hw++ == ':');
  340. printk(KERN_ERR "c101: invalid hardware parameters\n");
  341. return first_card ? 0 : -EINVAL;
  342. }
  343. static void __exit c101_cleanup(void)
  344. {
  345. card_t *card = first_card;
  346. while (card) {
  347. card_t *ptr = card;
  348. card = card->next_card;
  349. unregister_hdlc_device(port_to_dev(ptr));
  350. c101_destroy_card(ptr);
  351. }
  352. }
  353. module_init(c101_init);
  354. module_exit(c101_cleanup);
  355. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  356. MODULE_DESCRIPTION("Moxa C101 serial port driver");
  357. MODULE_LICENSE("GPL v2");
  358. module_param(hw, charp, 0444);
  359. MODULE_PARM_DESC(hw, "irq,ram:irq,...");