vxge-config.c 136 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252
  1. /******************************************************************************
  2. * This software may be used and distributed according to the terms of
  3. * the GNU General Public License (GPL), incorporated herein by reference.
  4. * Drivers based on or derived from this code fall under the GPL and must
  5. * retain the authorship, copyright and license notice. This file is not
  6. * a complete program and may only be used when the entire operating
  7. * system is licensed under the GPL.
  8. * See the file COPYING in this distribution for more information.
  9. *
  10. * vxge-config.c: Driver for Neterion Inc's X3100 Series 10GbE PCIe I/O
  11. * Virtualized Server Adapter.
  12. * Copyright(c) 2002-2009 Neterion Inc.
  13. ******************************************************************************/
  14. #include <linux/vmalloc.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_hotplug.h>
  18. #include "vxge-traffic.h"
  19. #include "vxge-config.h"
  20. /*
  21. * __vxge_hw_channel_allocate - Allocate memory for channel
  22. * This function allocates required memory for the channel and various arrays
  23. * in the channel
  24. */
  25. struct __vxge_hw_channel*
  26. __vxge_hw_channel_allocate(struct __vxge_hw_vpath_handle *vph,
  27. enum __vxge_hw_channel_type type,
  28. u32 length, u32 per_dtr_space, void *userdata)
  29. {
  30. struct __vxge_hw_channel *channel;
  31. struct __vxge_hw_device *hldev;
  32. int size = 0;
  33. u32 vp_id;
  34. hldev = vph->vpath->hldev;
  35. vp_id = vph->vpath->vp_id;
  36. switch (type) {
  37. case VXGE_HW_CHANNEL_TYPE_FIFO:
  38. size = sizeof(struct __vxge_hw_fifo);
  39. break;
  40. case VXGE_HW_CHANNEL_TYPE_RING:
  41. size = sizeof(struct __vxge_hw_ring);
  42. break;
  43. default:
  44. break;
  45. }
  46. channel = kzalloc(size, GFP_KERNEL);
  47. if (channel == NULL)
  48. goto exit0;
  49. INIT_LIST_HEAD(&channel->item);
  50. channel->common_reg = hldev->common_reg;
  51. channel->first_vp_id = hldev->first_vp_id;
  52. channel->type = type;
  53. channel->devh = hldev;
  54. channel->vph = vph;
  55. channel->userdata = userdata;
  56. channel->per_dtr_space = per_dtr_space;
  57. channel->length = length;
  58. channel->vp_id = vp_id;
  59. channel->work_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  60. if (channel->work_arr == NULL)
  61. goto exit1;
  62. channel->free_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  63. if (channel->free_arr == NULL)
  64. goto exit1;
  65. channel->free_ptr = length;
  66. channel->reserve_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  67. if (channel->reserve_arr == NULL)
  68. goto exit1;
  69. channel->reserve_ptr = length;
  70. channel->reserve_top = 0;
  71. channel->orig_arr = kzalloc(sizeof(void *)*length, GFP_KERNEL);
  72. if (channel->orig_arr == NULL)
  73. goto exit1;
  74. return channel;
  75. exit1:
  76. __vxge_hw_channel_free(channel);
  77. exit0:
  78. return NULL;
  79. }
  80. /*
  81. * __vxge_hw_channel_free - Free memory allocated for channel
  82. * This function deallocates memory from the channel and various arrays
  83. * in the channel
  84. */
  85. void __vxge_hw_channel_free(struct __vxge_hw_channel *channel)
  86. {
  87. kfree(channel->work_arr);
  88. kfree(channel->free_arr);
  89. kfree(channel->reserve_arr);
  90. kfree(channel->orig_arr);
  91. kfree(channel);
  92. }
  93. /*
  94. * __vxge_hw_channel_initialize - Initialize a channel
  95. * This function initializes a channel by properly setting the
  96. * various references
  97. */
  98. enum vxge_hw_status
  99. __vxge_hw_channel_initialize(struct __vxge_hw_channel *channel)
  100. {
  101. u32 i;
  102. struct __vxge_hw_virtualpath *vpath;
  103. vpath = channel->vph->vpath;
  104. if ((channel->reserve_arr != NULL) && (channel->orig_arr != NULL)) {
  105. for (i = 0; i < channel->length; i++)
  106. channel->orig_arr[i] = channel->reserve_arr[i];
  107. }
  108. switch (channel->type) {
  109. case VXGE_HW_CHANNEL_TYPE_FIFO:
  110. vpath->fifoh = (struct __vxge_hw_fifo *)channel;
  111. channel->stats = &((struct __vxge_hw_fifo *)
  112. channel)->stats->common_stats;
  113. break;
  114. case VXGE_HW_CHANNEL_TYPE_RING:
  115. vpath->ringh = (struct __vxge_hw_ring *)channel;
  116. channel->stats = &((struct __vxge_hw_ring *)
  117. channel)->stats->common_stats;
  118. break;
  119. default:
  120. break;
  121. }
  122. return VXGE_HW_OK;
  123. }
  124. /*
  125. * __vxge_hw_channel_reset - Resets a channel
  126. * This function resets a channel by properly setting the various references
  127. */
  128. enum vxge_hw_status
  129. __vxge_hw_channel_reset(struct __vxge_hw_channel *channel)
  130. {
  131. u32 i;
  132. for (i = 0; i < channel->length; i++) {
  133. if (channel->reserve_arr != NULL)
  134. channel->reserve_arr[i] = channel->orig_arr[i];
  135. if (channel->free_arr != NULL)
  136. channel->free_arr[i] = NULL;
  137. if (channel->work_arr != NULL)
  138. channel->work_arr[i] = NULL;
  139. }
  140. channel->free_ptr = channel->length;
  141. channel->reserve_ptr = channel->length;
  142. channel->reserve_top = 0;
  143. channel->post_index = 0;
  144. channel->compl_index = 0;
  145. return VXGE_HW_OK;
  146. }
  147. /*
  148. * __vxge_hw_device_pci_e_init
  149. * Initialize certain PCI/PCI-X configuration registers
  150. * with recommended values. Save config space for future hw resets.
  151. */
  152. void
  153. __vxge_hw_device_pci_e_init(struct __vxge_hw_device *hldev)
  154. {
  155. u16 cmd = 0;
  156. /* Set the PErr Repconse bit and SERR in PCI command register. */
  157. pci_read_config_word(hldev->pdev, PCI_COMMAND, &cmd);
  158. cmd |= 0x140;
  159. pci_write_config_word(hldev->pdev, PCI_COMMAND, cmd);
  160. pci_save_state(hldev->pdev);
  161. return;
  162. }
  163. /*
  164. * __vxge_hw_device_register_poll
  165. * Will poll certain register for specified amount of time.
  166. * Will poll until masked bit is not cleared.
  167. */
  168. enum vxge_hw_status
  169. __vxge_hw_device_register_poll(void __iomem *reg, u64 mask, u32 max_millis)
  170. {
  171. u64 val64;
  172. u32 i = 0;
  173. enum vxge_hw_status ret = VXGE_HW_FAIL;
  174. udelay(10);
  175. do {
  176. val64 = readq(reg);
  177. if (!(val64 & mask))
  178. return VXGE_HW_OK;
  179. udelay(100);
  180. } while (++i <= 9);
  181. i = 0;
  182. do {
  183. val64 = readq(reg);
  184. if (!(val64 & mask))
  185. return VXGE_HW_OK;
  186. mdelay(1);
  187. } while (++i <= max_millis);
  188. return ret;
  189. }
  190. /* __vxge_hw_device_vpath_reset_in_prog_check - Check if vpath reset
  191. * in progress
  192. * This routine checks the vpath reset in progress register is turned zero
  193. */
  194. enum vxge_hw_status
  195. __vxge_hw_device_vpath_reset_in_prog_check(u64 __iomem *vpath_rst_in_prog)
  196. {
  197. enum vxge_hw_status status;
  198. status = __vxge_hw_device_register_poll(vpath_rst_in_prog,
  199. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(0x1ffff),
  200. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  201. return status;
  202. }
  203. /*
  204. * __vxge_hw_device_toc_get
  205. * This routine sets the swapper and reads the toc pointer and returns the
  206. * memory mapped address of the toc
  207. */
  208. struct vxge_hw_toc_reg __iomem *
  209. __vxge_hw_device_toc_get(void __iomem *bar0)
  210. {
  211. u64 val64;
  212. struct vxge_hw_toc_reg __iomem *toc = NULL;
  213. enum vxge_hw_status status;
  214. struct vxge_hw_legacy_reg __iomem *legacy_reg =
  215. (struct vxge_hw_legacy_reg __iomem *)bar0;
  216. status = __vxge_hw_legacy_swapper_set(legacy_reg);
  217. if (status != VXGE_HW_OK)
  218. goto exit;
  219. val64 = readq(&legacy_reg->toc_first_pointer);
  220. toc = (struct vxge_hw_toc_reg __iomem *)(bar0+val64);
  221. exit:
  222. return toc;
  223. }
  224. /*
  225. * __vxge_hw_device_reg_addr_get
  226. * This routine sets the swapper and reads the toc pointer and initializes the
  227. * register location pointers in the device object. It waits until the ric is
  228. * completed initializing registers.
  229. */
  230. enum vxge_hw_status
  231. __vxge_hw_device_reg_addr_get(struct __vxge_hw_device *hldev)
  232. {
  233. u64 val64;
  234. u32 i;
  235. enum vxge_hw_status status = VXGE_HW_OK;
  236. hldev->legacy_reg = (struct vxge_hw_legacy_reg __iomem *)hldev->bar0;
  237. hldev->toc_reg = __vxge_hw_device_toc_get(hldev->bar0);
  238. if (hldev->toc_reg == NULL) {
  239. status = VXGE_HW_FAIL;
  240. goto exit;
  241. }
  242. val64 = readq(&hldev->toc_reg->toc_common_pointer);
  243. hldev->common_reg =
  244. (struct vxge_hw_common_reg __iomem *)(hldev->bar0 + val64);
  245. val64 = readq(&hldev->toc_reg->toc_mrpcim_pointer);
  246. hldev->mrpcim_reg =
  247. (struct vxge_hw_mrpcim_reg __iomem *)(hldev->bar0 + val64);
  248. for (i = 0; i < VXGE_HW_TITAN_SRPCIM_REG_SPACES; i++) {
  249. val64 = readq(&hldev->toc_reg->toc_srpcim_pointer[i]);
  250. hldev->srpcim_reg[i] =
  251. (struct vxge_hw_srpcim_reg __iomem *)
  252. (hldev->bar0 + val64);
  253. }
  254. for (i = 0; i < VXGE_HW_TITAN_VPMGMT_REG_SPACES; i++) {
  255. val64 = readq(&hldev->toc_reg->toc_vpmgmt_pointer[i]);
  256. hldev->vpmgmt_reg[i] =
  257. (struct vxge_hw_vpmgmt_reg __iomem *)(hldev->bar0 + val64);
  258. }
  259. for (i = 0; i < VXGE_HW_TITAN_VPATH_REG_SPACES; i++) {
  260. val64 = readq(&hldev->toc_reg->toc_vpath_pointer[i]);
  261. hldev->vpath_reg[i] =
  262. (struct vxge_hw_vpath_reg __iomem *)
  263. (hldev->bar0 + val64);
  264. }
  265. val64 = readq(&hldev->toc_reg->toc_kdfc);
  266. switch (VXGE_HW_TOC_GET_KDFC_INITIAL_BIR(val64)) {
  267. case 0:
  268. hldev->kdfc = (u8 __iomem *)(hldev->bar0 +
  269. VXGE_HW_TOC_GET_KDFC_INITIAL_OFFSET(val64));
  270. break;
  271. default:
  272. break;
  273. }
  274. status = __vxge_hw_device_vpath_reset_in_prog_check(
  275. (u64 __iomem *)&hldev->common_reg->vpath_rst_in_prog);
  276. exit:
  277. return status;
  278. }
  279. /*
  280. * __vxge_hw_device_id_get
  281. * This routine returns sets the device id and revision numbers into the device
  282. * structure
  283. */
  284. void __vxge_hw_device_id_get(struct __vxge_hw_device *hldev)
  285. {
  286. u64 val64;
  287. val64 = readq(&hldev->common_reg->titan_asic_id);
  288. hldev->device_id =
  289. (u16)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_DEVICE_ID(val64);
  290. hldev->major_revision =
  291. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MAJOR_REVISION(val64);
  292. hldev->minor_revision =
  293. (u8)VXGE_HW_TITAN_ASIC_ID_GET_INITIAL_MINOR_REVISION(val64);
  294. return;
  295. }
  296. /*
  297. * __vxge_hw_device_access_rights_get: Get Access Rights of the driver
  298. * This routine returns the Access Rights of the driver
  299. */
  300. static u32
  301. __vxge_hw_device_access_rights_get(u32 host_type, u32 func_id)
  302. {
  303. u32 access_rights = VXGE_HW_DEVICE_ACCESS_RIGHT_VPATH;
  304. switch (host_type) {
  305. case VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION:
  306. if (func_id == 0) {
  307. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  308. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  309. }
  310. break;
  311. case VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION:
  312. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  313. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  314. break;
  315. case VXGE_HW_NO_MR_SR_VH0_FUNCTION0:
  316. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM |
  317. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  318. break;
  319. case VXGE_HW_NO_MR_SR_VH0_VIRTUAL_FUNCTION:
  320. case VXGE_HW_SR_VH_VIRTUAL_FUNCTION:
  321. case VXGE_HW_MR_SR_VH0_INVALID_CONFIG:
  322. break;
  323. case VXGE_HW_SR_VH_FUNCTION0:
  324. case VXGE_HW_VH_NORMAL_FUNCTION:
  325. access_rights |= VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM;
  326. break;
  327. }
  328. return access_rights;
  329. }
  330. /*
  331. * __vxge_hw_device_host_info_get
  332. * This routine returns the host type assignments
  333. */
  334. void __vxge_hw_device_host_info_get(struct __vxge_hw_device *hldev)
  335. {
  336. u64 val64;
  337. u32 i;
  338. val64 = readq(&hldev->common_reg->host_type_assignments);
  339. hldev->host_type =
  340. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  341. hldev->vpath_assignments = readq(&hldev->common_reg->vpath_assignments);
  342. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  343. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  344. continue;
  345. hldev->func_id =
  346. __vxge_hw_vpath_func_id_get(i, hldev->vpmgmt_reg[i]);
  347. hldev->access_rights = __vxge_hw_device_access_rights_get(
  348. hldev->host_type, hldev->func_id);
  349. hldev->first_vp_id = i;
  350. break;
  351. }
  352. return;
  353. }
  354. /*
  355. * __vxge_hw_verify_pci_e_info - Validate the pci-e link parameters such as
  356. * link width and signalling rate.
  357. */
  358. static enum vxge_hw_status
  359. __vxge_hw_verify_pci_e_info(struct __vxge_hw_device *hldev)
  360. {
  361. int exp_cap;
  362. u16 lnk;
  363. /* Get the negotiated link width and speed from PCI config space */
  364. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  365. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  366. if ((lnk & PCI_EXP_LNKSTA_CLS) != 1)
  367. return VXGE_HW_ERR_INVALID_PCI_INFO;
  368. switch ((lnk & PCI_EXP_LNKSTA_NLW) >> 4) {
  369. case PCIE_LNK_WIDTH_RESRV:
  370. case PCIE_LNK_X1:
  371. case PCIE_LNK_X2:
  372. case PCIE_LNK_X4:
  373. case PCIE_LNK_X8:
  374. break;
  375. default:
  376. return VXGE_HW_ERR_INVALID_PCI_INFO;
  377. }
  378. return VXGE_HW_OK;
  379. }
  380. enum vxge_hw_status
  381. __vxge_hw_device_is_privilaged(struct __vxge_hw_device *hldev)
  382. {
  383. if ((hldev->host_type == VXGE_HW_NO_MR_NO_SR_NORMAL_FUNCTION ||
  384. hldev->host_type == VXGE_HW_MR_NO_SR_VH0_BASE_FUNCTION ||
  385. hldev->host_type == VXGE_HW_NO_MR_SR_VH0_FUNCTION0) &&
  386. (hldev->func_id == 0))
  387. return VXGE_HW_OK;
  388. else
  389. return VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  390. }
  391. /*
  392. * vxge_hw_wrr_rebalance - Rebalance the RX_WRR and KDFC_WRR calandars.
  393. * Rebalance the RX_WRR and KDFC_WRR calandars.
  394. */
  395. static enum
  396. vxge_hw_status vxge_hw_wrr_rebalance(struct __vxge_hw_device *hldev)
  397. {
  398. u64 val64;
  399. u32 wrr_states[VXGE_HW_WEIGHTED_RR_SERVICE_STATES];
  400. u32 i, j, how_often = 1;
  401. enum vxge_hw_status status = VXGE_HW_OK;
  402. status = __vxge_hw_device_is_privilaged(hldev);
  403. if (status != VXGE_HW_OK)
  404. goto exit;
  405. /* Reset the priorities assigned to the WRR arbitration
  406. phases for the receive traffic */
  407. for (i = 0; i < VXGE_HW_WRR_RING_COUNT; i++)
  408. writeq(0, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  409. /* Reset the transmit FIFO servicing calendar for FIFOs */
  410. for (i = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  411. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_0) + i));
  412. writeq(0, ((&hldev->mrpcim_reg->kdfc_w_round_robin_20) + i));
  413. }
  414. /* Assign WRR priority 0 for all FIFOs */
  415. for (i = 1; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  416. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(0),
  417. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  418. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(0),
  419. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  420. }
  421. /* Reset to service non-offload doorbells */
  422. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  423. writeq(0, &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  424. /* Set priority 0 to all receive queues */
  425. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_0);
  426. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_1);
  427. writeq(0, &hldev->mrpcim_reg->rx_queue_priority_2);
  428. /* Initialize all the slots as unused */
  429. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  430. wrr_states[i] = -1;
  431. /* Prepare the Fifo service states */
  432. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  433. if (!hldev->config.vp_config[i].min_bandwidth)
  434. continue;
  435. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  436. hldev->config.vp_config[i].min_bandwidth;
  437. if (how_often) {
  438. for (j = 0; j < VXGE_HW_WRR_FIFO_SERVICE_STATES;) {
  439. if (wrr_states[j] == -1) {
  440. wrr_states[j] = i;
  441. /* Make sure each fifo is serviced
  442. * atleast once */
  443. if (i == j)
  444. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  445. else
  446. j += how_often;
  447. } else
  448. j++;
  449. }
  450. }
  451. }
  452. /* Fill the unused slots with 0 */
  453. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  454. if (wrr_states[j] == -1)
  455. wrr_states[j] = 0;
  456. }
  457. /* Assign WRR priority number for FIFOs */
  458. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  459. writeq(VXGE_HW_KDFC_FIFO_0_CTRL_WRR_NUMBER(i),
  460. ((&hldev->mrpcim_reg->kdfc_fifo_0_ctrl) + i));
  461. writeq(VXGE_HW_KDFC_FIFO_17_CTRL_WRR_NUMBER(i),
  462. ((&hldev->mrpcim_reg->kdfc_fifo_17_ctrl) + i));
  463. }
  464. /* Modify the servicing algorithm applied to the 3 types of doorbells.
  465. i.e, none-offload, message and offload */
  466. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_0(0) |
  467. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_1(0) |
  468. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_2(0) |
  469. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_3(0) |
  470. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_4(1) |
  471. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_5(0) |
  472. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_6(0) |
  473. VXGE_HW_KDFC_ENTRY_TYPE_SEL_0_NUMBER_7(0),
  474. &hldev->mrpcim_reg->kdfc_entry_type_sel_0);
  475. writeq(VXGE_HW_KDFC_ENTRY_TYPE_SEL_1_NUMBER_8(1),
  476. &hldev->mrpcim_reg->kdfc_entry_type_sel_1);
  477. for (i = 0, j = 0; i < VXGE_HW_WRR_FIFO_COUNT; i++) {
  478. val64 = VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_0(wrr_states[j++]);
  479. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_1(wrr_states[j++]);
  480. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_2(wrr_states[j++]);
  481. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_3(wrr_states[j++]);
  482. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_4(wrr_states[j++]);
  483. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_5(wrr_states[j++]);
  484. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_6(wrr_states[j++]);
  485. val64 |= VXGE_HW_KDFC_W_ROUND_ROBIN_0_NUMBER_7(wrr_states[j++]);
  486. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_0 + i));
  487. writeq(val64, (&hldev->mrpcim_reg->kdfc_w_round_robin_20 + i));
  488. }
  489. /* Set up the priorities assigned to receive queues */
  490. writeq(VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_0(0) |
  491. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_1(1) |
  492. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_2(2) |
  493. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_3(3) |
  494. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_4(4) |
  495. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_5(5) |
  496. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_6(6) |
  497. VXGE_HW_RX_QUEUE_PRIORITY_0_RX_Q_NUMBER_7(7),
  498. &hldev->mrpcim_reg->rx_queue_priority_0);
  499. writeq(VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_8(8) |
  500. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_9(9) |
  501. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_10(10) |
  502. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_11(11) |
  503. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_12(12) |
  504. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_13(13) |
  505. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_14(14) |
  506. VXGE_HW_RX_QUEUE_PRIORITY_1_RX_Q_NUMBER_15(15),
  507. &hldev->mrpcim_reg->rx_queue_priority_1);
  508. writeq(VXGE_HW_RX_QUEUE_PRIORITY_2_RX_Q_NUMBER_16(16),
  509. &hldev->mrpcim_reg->rx_queue_priority_2);
  510. /* Initialize all the slots as unused */
  511. for (i = 0; i < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; i++)
  512. wrr_states[i] = -1;
  513. /* Prepare the Ring service states */
  514. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  515. if (!hldev->config.vp_config[i].min_bandwidth)
  516. continue;
  517. how_often = VXGE_HW_VPATH_BANDWIDTH_MAX /
  518. hldev->config.vp_config[i].min_bandwidth;
  519. if (how_often) {
  520. for (j = 0; j < VXGE_HW_WRR_RING_SERVICE_STATES;) {
  521. if (wrr_states[j] == -1) {
  522. wrr_states[j] = i;
  523. /* Make sure each ring is
  524. * serviced atleast once */
  525. if (i == j)
  526. j += VXGE_HW_MAX_VIRTUAL_PATHS;
  527. else
  528. j += how_often;
  529. } else
  530. j++;
  531. }
  532. }
  533. }
  534. /* Fill the unused slots with 0 */
  535. for (j = 0; j < VXGE_HW_WEIGHTED_RR_SERVICE_STATES; j++) {
  536. if (wrr_states[j] == -1)
  537. wrr_states[j] = 0;
  538. }
  539. for (i = 0, j = 0; i < VXGE_HW_WRR_RING_COUNT; i++) {
  540. val64 = VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_0(
  541. wrr_states[j++]);
  542. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_1(
  543. wrr_states[j++]);
  544. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_2(
  545. wrr_states[j++]);
  546. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_3(
  547. wrr_states[j++]);
  548. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_4(
  549. wrr_states[j++]);
  550. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_5(
  551. wrr_states[j++]);
  552. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_6(
  553. wrr_states[j++]);
  554. val64 |= VXGE_HW_RX_W_ROUND_ROBIN_0_RX_W_PRIORITY_SS_7(
  555. wrr_states[j++]);
  556. writeq(val64, ((&hldev->mrpcim_reg->rx_w_round_robin_0) + i));
  557. }
  558. exit:
  559. return status;
  560. }
  561. /*
  562. * __vxge_hw_device_initialize
  563. * Initialize Titan-V hardware.
  564. */
  565. enum vxge_hw_status __vxge_hw_device_initialize(struct __vxge_hw_device *hldev)
  566. {
  567. enum vxge_hw_status status = VXGE_HW_OK;
  568. if (VXGE_HW_OK == __vxge_hw_device_is_privilaged(hldev)) {
  569. /* Validate the pci-e link width and speed */
  570. status = __vxge_hw_verify_pci_e_info(hldev);
  571. if (status != VXGE_HW_OK)
  572. goto exit;
  573. }
  574. vxge_hw_wrr_rebalance(hldev);
  575. exit:
  576. return status;
  577. }
  578. /**
  579. * vxge_hw_device_hw_info_get - Get the hw information
  580. * Returns the vpath mask that has the bits set for each vpath allocated
  581. * for the driver, FW version information and the first mac addresse for
  582. * each vpath
  583. */
  584. enum vxge_hw_status __devinit
  585. vxge_hw_device_hw_info_get(void __iomem *bar0,
  586. struct vxge_hw_device_hw_info *hw_info)
  587. {
  588. u32 i;
  589. u64 val64;
  590. struct vxge_hw_toc_reg __iomem *toc;
  591. struct vxge_hw_mrpcim_reg __iomem *mrpcim_reg;
  592. struct vxge_hw_common_reg __iomem *common_reg;
  593. struct vxge_hw_vpath_reg __iomem *vpath_reg;
  594. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg;
  595. enum vxge_hw_status status;
  596. memset(hw_info, 0, sizeof(struct vxge_hw_device_hw_info));
  597. toc = __vxge_hw_device_toc_get(bar0);
  598. if (toc == NULL) {
  599. status = VXGE_HW_ERR_CRITICAL;
  600. goto exit;
  601. }
  602. val64 = readq(&toc->toc_common_pointer);
  603. common_reg = (struct vxge_hw_common_reg __iomem *)(bar0 + val64);
  604. status = __vxge_hw_device_vpath_reset_in_prog_check(
  605. (u64 __iomem *)&common_reg->vpath_rst_in_prog);
  606. if (status != VXGE_HW_OK)
  607. goto exit;
  608. hw_info->vpath_mask = readq(&common_reg->vpath_assignments);
  609. val64 = readq(&common_reg->host_type_assignments);
  610. hw_info->host_type =
  611. (u32)VXGE_HW_HOST_TYPE_ASSIGNMENTS_GET_HOST_TYPE_ASSIGNMENTS(val64);
  612. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  613. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  614. continue;
  615. val64 = readq(&toc->toc_vpmgmt_pointer[i]);
  616. vpmgmt_reg = (struct vxge_hw_vpmgmt_reg __iomem *)
  617. (bar0 + val64);
  618. hw_info->func_id = __vxge_hw_vpath_func_id_get(i, vpmgmt_reg);
  619. if (__vxge_hw_device_access_rights_get(hw_info->host_type,
  620. hw_info->func_id) &
  621. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM) {
  622. val64 = readq(&toc->toc_mrpcim_pointer);
  623. mrpcim_reg = (struct vxge_hw_mrpcim_reg __iomem *)
  624. (bar0 + val64);
  625. writeq(0, &mrpcim_reg->xgmac_gen_fw_memo_mask);
  626. wmb();
  627. }
  628. val64 = readq(&toc->toc_vpath_pointer[i]);
  629. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  630. hw_info->function_mode =
  631. __vxge_hw_vpath_pci_func_mode_get(i, vpath_reg);
  632. status = __vxge_hw_vpath_fw_ver_get(i, vpath_reg, hw_info);
  633. if (status != VXGE_HW_OK)
  634. goto exit;
  635. status = __vxge_hw_vpath_card_info_get(i, vpath_reg, hw_info);
  636. if (status != VXGE_HW_OK)
  637. goto exit;
  638. break;
  639. }
  640. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  641. if (!((hw_info->vpath_mask) & vxge_mBIT(i)))
  642. continue;
  643. val64 = readq(&toc->toc_vpath_pointer[i]);
  644. vpath_reg = (struct vxge_hw_vpath_reg __iomem *)(bar0 + val64);
  645. status = __vxge_hw_vpath_addr_get(i, vpath_reg,
  646. hw_info->mac_addrs[i],
  647. hw_info->mac_addr_masks[i]);
  648. if (status != VXGE_HW_OK)
  649. goto exit;
  650. }
  651. exit:
  652. return status;
  653. }
  654. /*
  655. * vxge_hw_device_initialize - Initialize Titan device.
  656. * Initialize Titan device. Note that all the arguments of this public API
  657. * are 'IN', including @hldev. Driver cooperates with
  658. * OS to find new Titan device, locate its PCI and memory spaces.
  659. *
  660. * When done, the driver allocates sizeof(struct __vxge_hw_device) bytes for HW
  661. * to enable the latter to perform Titan hardware initialization.
  662. */
  663. enum vxge_hw_status __devinit
  664. vxge_hw_device_initialize(
  665. struct __vxge_hw_device **devh,
  666. struct vxge_hw_device_attr *attr,
  667. struct vxge_hw_device_config *device_config)
  668. {
  669. u32 i;
  670. u32 nblocks = 0;
  671. struct __vxge_hw_device *hldev = NULL;
  672. enum vxge_hw_status status = VXGE_HW_OK;
  673. status = __vxge_hw_device_config_check(device_config);
  674. if (status != VXGE_HW_OK)
  675. goto exit;
  676. hldev = (struct __vxge_hw_device *)
  677. vmalloc(sizeof(struct __vxge_hw_device));
  678. if (hldev == NULL) {
  679. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  680. goto exit;
  681. }
  682. memset(hldev, 0, sizeof(struct __vxge_hw_device));
  683. hldev->magic = VXGE_HW_DEVICE_MAGIC;
  684. vxge_hw_device_debug_set(hldev, VXGE_ERR, VXGE_COMPONENT_ALL);
  685. /* apply config */
  686. memcpy(&hldev->config, device_config,
  687. sizeof(struct vxge_hw_device_config));
  688. hldev->bar0 = attr->bar0;
  689. hldev->pdev = attr->pdev;
  690. hldev->uld_callbacks.link_up = attr->uld_callbacks.link_up;
  691. hldev->uld_callbacks.link_down = attr->uld_callbacks.link_down;
  692. hldev->uld_callbacks.crit_err = attr->uld_callbacks.crit_err;
  693. __vxge_hw_device_pci_e_init(hldev);
  694. status = __vxge_hw_device_reg_addr_get(hldev);
  695. if (status != VXGE_HW_OK)
  696. goto exit;
  697. __vxge_hw_device_id_get(hldev);
  698. __vxge_hw_device_host_info_get(hldev);
  699. /* Incrementing for stats blocks */
  700. nblocks++;
  701. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  702. if (!(hldev->vpath_assignments & vxge_mBIT(i)))
  703. continue;
  704. if (device_config->vp_config[i].ring.enable ==
  705. VXGE_HW_RING_ENABLE)
  706. nblocks += device_config->vp_config[i].ring.ring_blocks;
  707. if (device_config->vp_config[i].fifo.enable ==
  708. VXGE_HW_FIFO_ENABLE)
  709. nblocks += device_config->vp_config[i].fifo.fifo_blocks;
  710. nblocks++;
  711. }
  712. if (__vxge_hw_blockpool_create(hldev,
  713. &hldev->block_pool,
  714. device_config->dma_blockpool_initial + nblocks,
  715. device_config->dma_blockpool_max + nblocks) != VXGE_HW_OK) {
  716. vxge_hw_device_terminate(hldev);
  717. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  718. goto exit;
  719. }
  720. status = __vxge_hw_device_initialize(hldev);
  721. if (status != VXGE_HW_OK) {
  722. vxge_hw_device_terminate(hldev);
  723. goto exit;
  724. }
  725. *devh = hldev;
  726. exit:
  727. return status;
  728. }
  729. /*
  730. * vxge_hw_device_terminate - Terminate Titan device.
  731. * Terminate HW device.
  732. */
  733. void
  734. vxge_hw_device_terminate(struct __vxge_hw_device *hldev)
  735. {
  736. vxge_assert(hldev->magic == VXGE_HW_DEVICE_MAGIC);
  737. hldev->magic = VXGE_HW_DEVICE_DEAD;
  738. __vxge_hw_blockpool_destroy(&hldev->block_pool);
  739. vfree(hldev);
  740. }
  741. /*
  742. * vxge_hw_device_stats_get - Get the device hw statistics.
  743. * Returns the vpath h/w stats for the device.
  744. */
  745. enum vxge_hw_status
  746. vxge_hw_device_stats_get(struct __vxge_hw_device *hldev,
  747. struct vxge_hw_device_stats_hw_info *hw_stats)
  748. {
  749. u32 i;
  750. enum vxge_hw_status status = VXGE_HW_OK;
  751. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  752. if (!(hldev->vpaths_deployed & vxge_mBIT(i)) ||
  753. (hldev->virtual_paths[i].vp_open ==
  754. VXGE_HW_VP_NOT_OPEN))
  755. continue;
  756. memcpy(hldev->virtual_paths[i].hw_stats_sav,
  757. hldev->virtual_paths[i].hw_stats,
  758. sizeof(struct vxge_hw_vpath_stats_hw_info));
  759. status = __vxge_hw_vpath_stats_get(
  760. &hldev->virtual_paths[i],
  761. hldev->virtual_paths[i].hw_stats);
  762. }
  763. memcpy(hw_stats, &hldev->stats.hw_dev_info_stats,
  764. sizeof(struct vxge_hw_device_stats_hw_info));
  765. return status;
  766. }
  767. /*
  768. * vxge_hw_driver_stats_get - Get the device sw statistics.
  769. * Returns the vpath s/w stats for the device.
  770. */
  771. enum vxge_hw_status vxge_hw_driver_stats_get(
  772. struct __vxge_hw_device *hldev,
  773. struct vxge_hw_device_stats_sw_info *sw_stats)
  774. {
  775. enum vxge_hw_status status = VXGE_HW_OK;
  776. memcpy(sw_stats, &hldev->stats.sw_dev_info_stats,
  777. sizeof(struct vxge_hw_device_stats_sw_info));
  778. return status;
  779. }
  780. /*
  781. * vxge_hw_mrpcim_stats_access - Access the statistics from the given location
  782. * and offset and perform an operation
  783. * Get the statistics from the given location and offset.
  784. */
  785. enum vxge_hw_status
  786. vxge_hw_mrpcim_stats_access(struct __vxge_hw_device *hldev,
  787. u32 operation, u32 location, u32 offset, u64 *stat)
  788. {
  789. u64 val64;
  790. enum vxge_hw_status status = VXGE_HW_OK;
  791. status = __vxge_hw_device_is_privilaged(hldev);
  792. if (status != VXGE_HW_OK)
  793. goto exit;
  794. val64 = VXGE_HW_XMAC_STATS_SYS_CMD_OP(operation) |
  795. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE |
  796. VXGE_HW_XMAC_STATS_SYS_CMD_LOC_SEL(location) |
  797. VXGE_HW_XMAC_STATS_SYS_CMD_OFFSET_SEL(offset);
  798. status = __vxge_hw_pio_mem_write64(val64,
  799. &hldev->mrpcim_reg->xmac_stats_sys_cmd,
  800. VXGE_HW_XMAC_STATS_SYS_CMD_STROBE,
  801. hldev->config.device_poll_millis);
  802. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  803. *stat = readq(&hldev->mrpcim_reg->xmac_stats_sys_data);
  804. else
  805. *stat = 0;
  806. exit:
  807. return status;
  808. }
  809. /*
  810. * vxge_hw_device_xmac_aggr_stats_get - Get the Statistics on aggregate port
  811. * Get the Statistics on aggregate port
  812. */
  813. enum vxge_hw_status
  814. vxge_hw_device_xmac_aggr_stats_get(struct __vxge_hw_device *hldev, u32 port,
  815. struct vxge_hw_xmac_aggr_stats *aggr_stats)
  816. {
  817. u64 *val64;
  818. int i;
  819. u32 offset = VXGE_HW_STATS_AGGRn_OFFSET;
  820. enum vxge_hw_status status = VXGE_HW_OK;
  821. val64 = (u64 *)aggr_stats;
  822. status = __vxge_hw_device_is_privilaged(hldev);
  823. if (status != VXGE_HW_OK)
  824. goto exit;
  825. for (i = 0; i < sizeof(struct vxge_hw_xmac_aggr_stats) / 8; i++) {
  826. status = vxge_hw_mrpcim_stats_access(hldev,
  827. VXGE_HW_STATS_OP_READ,
  828. VXGE_HW_STATS_LOC_AGGR,
  829. ((offset + (104 * port)) >> 3), val64);
  830. if (status != VXGE_HW_OK)
  831. goto exit;
  832. offset += 8;
  833. val64++;
  834. }
  835. exit:
  836. return status;
  837. }
  838. /*
  839. * vxge_hw_device_xmac_port_stats_get - Get the Statistics on a port
  840. * Get the Statistics on port
  841. */
  842. enum vxge_hw_status
  843. vxge_hw_device_xmac_port_stats_get(struct __vxge_hw_device *hldev, u32 port,
  844. struct vxge_hw_xmac_port_stats *port_stats)
  845. {
  846. u64 *val64;
  847. enum vxge_hw_status status = VXGE_HW_OK;
  848. int i;
  849. u32 offset = 0x0;
  850. val64 = (u64 *) port_stats;
  851. status = __vxge_hw_device_is_privilaged(hldev);
  852. if (status != VXGE_HW_OK)
  853. goto exit;
  854. for (i = 0; i < sizeof(struct vxge_hw_xmac_port_stats) / 8; i++) {
  855. status = vxge_hw_mrpcim_stats_access(hldev,
  856. VXGE_HW_STATS_OP_READ,
  857. VXGE_HW_STATS_LOC_AGGR,
  858. ((offset + (608 * port)) >> 3), val64);
  859. if (status != VXGE_HW_OK)
  860. goto exit;
  861. offset += 8;
  862. val64++;
  863. }
  864. exit:
  865. return status;
  866. }
  867. /*
  868. * vxge_hw_device_xmac_stats_get - Get the XMAC Statistics
  869. * Get the XMAC Statistics
  870. */
  871. enum vxge_hw_status
  872. vxge_hw_device_xmac_stats_get(struct __vxge_hw_device *hldev,
  873. struct vxge_hw_xmac_stats *xmac_stats)
  874. {
  875. enum vxge_hw_status status = VXGE_HW_OK;
  876. u32 i;
  877. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  878. 0, &xmac_stats->aggr_stats[0]);
  879. if (status != VXGE_HW_OK)
  880. goto exit;
  881. status = vxge_hw_device_xmac_aggr_stats_get(hldev,
  882. 1, &xmac_stats->aggr_stats[1]);
  883. if (status != VXGE_HW_OK)
  884. goto exit;
  885. for (i = 0; i <= VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  886. status = vxge_hw_device_xmac_port_stats_get(hldev,
  887. i, &xmac_stats->port_stats[i]);
  888. if (status != VXGE_HW_OK)
  889. goto exit;
  890. }
  891. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  892. if (!(hldev->vpaths_deployed & vxge_mBIT(i)))
  893. continue;
  894. status = __vxge_hw_vpath_xmac_tx_stats_get(
  895. &hldev->virtual_paths[i],
  896. &xmac_stats->vpath_tx_stats[i]);
  897. if (status != VXGE_HW_OK)
  898. goto exit;
  899. status = __vxge_hw_vpath_xmac_rx_stats_get(
  900. &hldev->virtual_paths[i],
  901. &xmac_stats->vpath_rx_stats[i]);
  902. if (status != VXGE_HW_OK)
  903. goto exit;
  904. }
  905. exit:
  906. return status;
  907. }
  908. /*
  909. * vxge_hw_device_debug_set - Set the debug module, level and timestamp
  910. * This routine is used to dynamically change the debug output
  911. */
  912. void vxge_hw_device_debug_set(struct __vxge_hw_device *hldev,
  913. enum vxge_debug_level level, u32 mask)
  914. {
  915. if (hldev == NULL)
  916. return;
  917. #if defined(VXGE_DEBUG_TRACE_MASK) || \
  918. defined(VXGE_DEBUG_ERR_MASK)
  919. hldev->debug_module_mask = mask;
  920. hldev->debug_level = level;
  921. #endif
  922. #if defined(VXGE_DEBUG_ERR_MASK)
  923. hldev->level_err = level & VXGE_ERR;
  924. #endif
  925. #if defined(VXGE_DEBUG_TRACE_MASK)
  926. hldev->level_trace = level & VXGE_TRACE;
  927. #endif
  928. }
  929. /*
  930. * vxge_hw_device_error_level_get - Get the error level
  931. * This routine returns the current error level set
  932. */
  933. u32 vxge_hw_device_error_level_get(struct __vxge_hw_device *hldev)
  934. {
  935. #if defined(VXGE_DEBUG_ERR_MASK)
  936. if (hldev == NULL)
  937. return VXGE_ERR;
  938. else
  939. return hldev->level_err;
  940. #else
  941. return 0;
  942. #endif
  943. }
  944. /*
  945. * vxge_hw_device_trace_level_get - Get the trace level
  946. * This routine returns the current trace level set
  947. */
  948. u32 vxge_hw_device_trace_level_get(struct __vxge_hw_device *hldev)
  949. {
  950. #if defined(VXGE_DEBUG_TRACE_MASK)
  951. if (hldev == NULL)
  952. return VXGE_TRACE;
  953. else
  954. return hldev->level_trace;
  955. #else
  956. return 0;
  957. #endif
  958. }
  959. /*
  960. * vxge_hw_device_debug_mask_get - Get the debug mask
  961. * This routine returns the current debug mask set
  962. */
  963. u32 vxge_hw_device_debug_mask_get(struct __vxge_hw_device *hldev)
  964. {
  965. #if defined(VXGE_DEBUG_TRACE_MASK) || defined(VXGE_DEBUG_ERR_MASK)
  966. if (hldev == NULL)
  967. return 0;
  968. return hldev->debug_module_mask;
  969. #else
  970. return 0;
  971. #endif
  972. }
  973. /*
  974. * vxge_hw_getpause_data -Pause frame frame generation and reception.
  975. * Returns the Pause frame generation and reception capability of the NIC.
  976. */
  977. enum vxge_hw_status vxge_hw_device_getpause_data(struct __vxge_hw_device *hldev,
  978. u32 port, u32 *tx, u32 *rx)
  979. {
  980. u64 val64;
  981. enum vxge_hw_status status = VXGE_HW_OK;
  982. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  983. status = VXGE_HW_ERR_INVALID_DEVICE;
  984. goto exit;
  985. }
  986. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  987. status = VXGE_HW_ERR_INVALID_PORT;
  988. goto exit;
  989. }
  990. if (!(hldev->access_rights & VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  991. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  992. goto exit;
  993. }
  994. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  995. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN)
  996. *tx = 1;
  997. if (val64 & VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN)
  998. *rx = 1;
  999. exit:
  1000. return status;
  1001. }
  1002. /*
  1003. * vxge_hw_device_setpause_data - set/reset pause frame generation.
  1004. * It can be used to set or reset Pause frame generation or reception
  1005. * support of the NIC.
  1006. */
  1007. enum vxge_hw_status vxge_hw_device_setpause_data(struct __vxge_hw_device *hldev,
  1008. u32 port, u32 tx, u32 rx)
  1009. {
  1010. u64 val64;
  1011. enum vxge_hw_status status = VXGE_HW_OK;
  1012. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1013. status = VXGE_HW_ERR_INVALID_DEVICE;
  1014. goto exit;
  1015. }
  1016. if (port > VXGE_HW_MAC_MAX_MAC_PORT_ID) {
  1017. status = VXGE_HW_ERR_INVALID_PORT;
  1018. goto exit;
  1019. }
  1020. status = __vxge_hw_device_is_privilaged(hldev);
  1021. if (status != VXGE_HW_OK)
  1022. goto exit;
  1023. val64 = readq(&hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1024. if (tx)
  1025. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1026. else
  1027. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_GEN_EN;
  1028. if (rx)
  1029. val64 |= VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1030. else
  1031. val64 &= ~VXGE_HW_RXMAC_PAUSE_CFG_PORT_RCV_EN;
  1032. writeq(val64, &hldev->mrpcim_reg->rxmac_pause_cfg_port[port]);
  1033. exit:
  1034. return status;
  1035. }
  1036. u16 vxge_hw_device_link_width_get(struct __vxge_hw_device *hldev)
  1037. {
  1038. int link_width, exp_cap;
  1039. u16 lnk;
  1040. exp_cap = pci_find_capability(hldev->pdev, PCI_CAP_ID_EXP);
  1041. pci_read_config_word(hldev->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
  1042. link_width = (lnk & VXGE_HW_PCI_EXP_LNKCAP_LNK_WIDTH) >> 4;
  1043. return link_width;
  1044. }
  1045. /*
  1046. * __vxge_hw_ring_block_memblock_idx - Return the memblock index
  1047. * This function returns the index of memory block
  1048. */
  1049. static inline u32
  1050. __vxge_hw_ring_block_memblock_idx(u8 *block)
  1051. {
  1052. return (u32)*((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET));
  1053. }
  1054. /*
  1055. * __vxge_hw_ring_block_memblock_idx_set - Sets the memblock index
  1056. * This function sets index to a memory block
  1057. */
  1058. static inline void
  1059. __vxge_hw_ring_block_memblock_idx_set(u8 *block, u32 memblock_idx)
  1060. {
  1061. *((u64 *)(block + VXGE_HW_RING_MEMBLOCK_IDX_OFFSET)) = memblock_idx;
  1062. }
  1063. /*
  1064. * __vxge_hw_ring_block_next_pointer_set - Sets the next block pointer
  1065. * in RxD block
  1066. * Sets the next block pointer in RxD block
  1067. */
  1068. static inline void
  1069. __vxge_hw_ring_block_next_pointer_set(u8 *block, dma_addr_t dma_next)
  1070. {
  1071. *((u64 *)(block + VXGE_HW_RING_NEXT_BLOCK_POINTER_OFFSET)) = dma_next;
  1072. }
  1073. /*
  1074. * __vxge_hw_ring_first_block_address_get - Returns the dma address of the
  1075. * first block
  1076. * Returns the dma address of the first RxD block
  1077. */
  1078. u64 __vxge_hw_ring_first_block_address_get(struct __vxge_hw_ring *ring)
  1079. {
  1080. struct vxge_hw_mempool_dma *dma_object;
  1081. dma_object = ring->mempool->memblocks_dma_arr;
  1082. vxge_assert(dma_object != NULL);
  1083. return dma_object->addr;
  1084. }
  1085. /*
  1086. * __vxge_hw_ring_item_dma_addr - Return the dma address of an item
  1087. * This function returns the dma address of a given item
  1088. */
  1089. static dma_addr_t __vxge_hw_ring_item_dma_addr(struct vxge_hw_mempool *mempoolh,
  1090. void *item)
  1091. {
  1092. u32 memblock_idx;
  1093. void *memblock;
  1094. struct vxge_hw_mempool_dma *memblock_dma_object;
  1095. ptrdiff_t dma_item_offset;
  1096. /* get owner memblock index */
  1097. memblock_idx = __vxge_hw_ring_block_memblock_idx(item);
  1098. /* get owner memblock by memblock index */
  1099. memblock = mempoolh->memblocks_arr[memblock_idx];
  1100. /* get memblock DMA object by memblock index */
  1101. memblock_dma_object = mempoolh->memblocks_dma_arr + memblock_idx;
  1102. /* calculate offset in the memblock of this item */
  1103. dma_item_offset = (u8 *)item - (u8 *)memblock;
  1104. return memblock_dma_object->addr + dma_item_offset;
  1105. }
  1106. /*
  1107. * __vxge_hw_ring_rxdblock_link - Link the RxD blocks
  1108. * This function returns the dma address of a given item
  1109. */
  1110. static void __vxge_hw_ring_rxdblock_link(struct vxge_hw_mempool *mempoolh,
  1111. struct __vxge_hw_ring *ring, u32 from,
  1112. u32 to)
  1113. {
  1114. u8 *to_item , *from_item;
  1115. dma_addr_t to_dma;
  1116. /* get "from" RxD block */
  1117. from_item = mempoolh->items_arr[from];
  1118. vxge_assert(from_item);
  1119. /* get "to" RxD block */
  1120. to_item = mempoolh->items_arr[to];
  1121. vxge_assert(to_item);
  1122. /* return address of the beginning of previous RxD block */
  1123. to_dma = __vxge_hw_ring_item_dma_addr(mempoolh, to_item);
  1124. /* set next pointer for this RxD block to point on
  1125. * previous item's DMA start address */
  1126. __vxge_hw_ring_block_next_pointer_set(from_item, to_dma);
  1127. }
  1128. /*
  1129. * __vxge_hw_ring_mempool_item_alloc - Allocate List blocks for RxD
  1130. * block callback
  1131. * This function is callback passed to __vxge_hw_mempool_create to create memory
  1132. * pool for RxD block
  1133. */
  1134. static void
  1135. __vxge_hw_ring_mempool_item_alloc(struct vxge_hw_mempool *mempoolh,
  1136. u32 memblock_index,
  1137. struct vxge_hw_mempool_dma *dma_object,
  1138. u32 index, u32 is_last)
  1139. {
  1140. u32 i;
  1141. void *item = mempoolh->items_arr[index];
  1142. struct __vxge_hw_ring *ring =
  1143. (struct __vxge_hw_ring *)mempoolh->userdata;
  1144. /* format rxds array */
  1145. for (i = 0; i < ring->rxds_per_block; i++) {
  1146. void *rxdblock_priv;
  1147. void *uld_priv;
  1148. struct vxge_hw_ring_rxd_1 *rxdp;
  1149. u32 reserve_index = ring->channel.reserve_ptr -
  1150. (index * ring->rxds_per_block + i + 1);
  1151. u32 memblock_item_idx;
  1152. ring->channel.reserve_arr[reserve_index] = ((u8 *)item) +
  1153. i * ring->rxd_size;
  1154. /* Note: memblock_item_idx is index of the item within
  1155. * the memblock. For instance, in case of three RxD-blocks
  1156. * per memblock this value can be 0, 1 or 2. */
  1157. rxdblock_priv = __vxge_hw_mempool_item_priv(mempoolh,
  1158. memblock_index, item,
  1159. &memblock_item_idx);
  1160. rxdp = (struct vxge_hw_ring_rxd_1 *)
  1161. ring->channel.reserve_arr[reserve_index];
  1162. uld_priv = ((u8 *)rxdblock_priv + ring->rxd_priv_size * i);
  1163. /* pre-format Host_Control */
  1164. rxdp->host_control = (u64)(size_t)uld_priv;
  1165. }
  1166. __vxge_hw_ring_block_memblock_idx_set(item, memblock_index);
  1167. if (is_last) {
  1168. /* link last one with first one */
  1169. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index, 0);
  1170. }
  1171. if (index > 0) {
  1172. /* link this RxD block with previous one */
  1173. __vxge_hw_ring_rxdblock_link(mempoolh, ring, index - 1, index);
  1174. }
  1175. return;
  1176. }
  1177. /*
  1178. * __vxge_hw_ring_initial_replenish - Initial replenish of RxDs
  1179. * This function replenishes the RxDs from reserve array to work array
  1180. */
  1181. enum vxge_hw_status
  1182. vxge_hw_ring_replenish(struct __vxge_hw_ring *ring, u16 min_flag)
  1183. {
  1184. void *rxd;
  1185. int i = 0;
  1186. struct __vxge_hw_channel *channel;
  1187. enum vxge_hw_status status = VXGE_HW_OK;
  1188. channel = &ring->channel;
  1189. while (vxge_hw_channel_dtr_count(channel) > 0) {
  1190. status = vxge_hw_ring_rxd_reserve(ring, &rxd);
  1191. vxge_assert(status == VXGE_HW_OK);
  1192. if (ring->rxd_init) {
  1193. status = ring->rxd_init(rxd, channel->userdata);
  1194. if (status != VXGE_HW_OK) {
  1195. vxge_hw_ring_rxd_free(ring, rxd);
  1196. goto exit;
  1197. }
  1198. }
  1199. vxge_hw_ring_rxd_post(ring, rxd);
  1200. if (min_flag) {
  1201. i++;
  1202. if (i == VXGE_HW_RING_MIN_BUFF_ALLOCATION)
  1203. break;
  1204. }
  1205. }
  1206. status = VXGE_HW_OK;
  1207. exit:
  1208. return status;
  1209. }
  1210. /*
  1211. * __vxge_hw_ring_create - Create a Ring
  1212. * This function creates Ring and initializes it.
  1213. *
  1214. */
  1215. enum vxge_hw_status
  1216. __vxge_hw_ring_create(struct __vxge_hw_vpath_handle *vp,
  1217. struct vxge_hw_ring_attr *attr)
  1218. {
  1219. enum vxge_hw_status status = VXGE_HW_OK;
  1220. struct __vxge_hw_ring *ring;
  1221. u32 ring_length;
  1222. struct vxge_hw_ring_config *config;
  1223. struct __vxge_hw_device *hldev;
  1224. u32 vp_id;
  1225. struct vxge_hw_mempool_cbs ring_mp_callback;
  1226. if ((vp == NULL) || (attr == NULL)) {
  1227. status = VXGE_HW_FAIL;
  1228. goto exit;
  1229. }
  1230. hldev = vp->vpath->hldev;
  1231. vp_id = vp->vpath->vp_id;
  1232. config = &hldev->config.vp_config[vp_id].ring;
  1233. ring_length = config->ring_blocks *
  1234. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1235. ring = (struct __vxge_hw_ring *)__vxge_hw_channel_allocate(vp,
  1236. VXGE_HW_CHANNEL_TYPE_RING,
  1237. ring_length,
  1238. attr->per_rxd_space,
  1239. attr->userdata);
  1240. if (ring == NULL) {
  1241. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1242. goto exit;
  1243. }
  1244. vp->vpath->ringh = ring;
  1245. ring->vp_id = vp_id;
  1246. ring->vp_reg = vp->vpath->vp_reg;
  1247. ring->common_reg = hldev->common_reg;
  1248. ring->stats = &vp->vpath->sw_stats->ring_stats;
  1249. ring->config = config;
  1250. ring->callback = attr->callback;
  1251. ring->rxd_init = attr->rxd_init;
  1252. ring->rxd_term = attr->rxd_term;
  1253. ring->buffer_mode = config->buffer_mode;
  1254. ring->rxds_limit = config->rxds_limit;
  1255. ring->rxd_size = vxge_hw_ring_rxd_size_get(config->buffer_mode);
  1256. ring->rxd_priv_size =
  1257. sizeof(struct __vxge_hw_ring_rxd_priv) + attr->per_rxd_space;
  1258. ring->per_rxd_space = attr->per_rxd_space;
  1259. ring->rxd_priv_size =
  1260. ((ring->rxd_priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  1261. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  1262. /* how many RxDs can fit into one block. Depends on configured
  1263. * buffer_mode. */
  1264. ring->rxds_per_block =
  1265. vxge_hw_ring_rxds_per_block_get(config->buffer_mode);
  1266. /* calculate actual RxD block private size */
  1267. ring->rxdblock_priv_size = ring->rxd_priv_size * ring->rxds_per_block;
  1268. ring_mp_callback.item_func_alloc = __vxge_hw_ring_mempool_item_alloc;
  1269. ring->mempool = __vxge_hw_mempool_create(hldev,
  1270. VXGE_HW_BLOCK_SIZE,
  1271. VXGE_HW_BLOCK_SIZE,
  1272. ring->rxdblock_priv_size,
  1273. ring->config->ring_blocks,
  1274. ring->config->ring_blocks,
  1275. &ring_mp_callback,
  1276. ring);
  1277. if (ring->mempool == NULL) {
  1278. __vxge_hw_ring_delete(vp);
  1279. return VXGE_HW_ERR_OUT_OF_MEMORY;
  1280. }
  1281. status = __vxge_hw_channel_initialize(&ring->channel);
  1282. if (status != VXGE_HW_OK) {
  1283. __vxge_hw_ring_delete(vp);
  1284. goto exit;
  1285. }
  1286. /* Note:
  1287. * Specifying rxd_init callback means two things:
  1288. * 1) rxds need to be initialized by driver at channel-open time;
  1289. * 2) rxds need to be posted at channel-open time
  1290. * (that's what the initial_replenish() below does)
  1291. * Currently we don't have a case when the 1) is done without the 2).
  1292. */
  1293. if (ring->rxd_init) {
  1294. status = vxge_hw_ring_replenish(ring, 1);
  1295. if (status != VXGE_HW_OK) {
  1296. __vxge_hw_ring_delete(vp);
  1297. goto exit;
  1298. }
  1299. }
  1300. /* initial replenish will increment the counter in its post() routine,
  1301. * we have to reset it */
  1302. ring->stats->common_stats.usage_cnt = 0;
  1303. exit:
  1304. return status;
  1305. }
  1306. /*
  1307. * __vxge_hw_ring_abort - Returns the RxD
  1308. * This function terminates the RxDs of ring
  1309. */
  1310. enum vxge_hw_status __vxge_hw_ring_abort(struct __vxge_hw_ring *ring)
  1311. {
  1312. void *rxdh;
  1313. struct __vxge_hw_channel *channel;
  1314. channel = &ring->channel;
  1315. for (;;) {
  1316. vxge_hw_channel_dtr_try_complete(channel, &rxdh);
  1317. if (rxdh == NULL)
  1318. break;
  1319. vxge_hw_channel_dtr_complete(channel);
  1320. if (ring->rxd_term)
  1321. ring->rxd_term(rxdh, VXGE_HW_RXD_STATE_POSTED,
  1322. channel->userdata);
  1323. vxge_hw_channel_dtr_free(channel, rxdh);
  1324. }
  1325. return VXGE_HW_OK;
  1326. }
  1327. /*
  1328. * __vxge_hw_ring_reset - Resets the ring
  1329. * This function resets the ring during vpath reset operation
  1330. */
  1331. enum vxge_hw_status __vxge_hw_ring_reset(struct __vxge_hw_ring *ring)
  1332. {
  1333. enum vxge_hw_status status = VXGE_HW_OK;
  1334. struct __vxge_hw_channel *channel;
  1335. channel = &ring->channel;
  1336. __vxge_hw_ring_abort(ring);
  1337. status = __vxge_hw_channel_reset(channel);
  1338. if (status != VXGE_HW_OK)
  1339. goto exit;
  1340. if (ring->rxd_init) {
  1341. status = vxge_hw_ring_replenish(ring, 1);
  1342. if (status != VXGE_HW_OK)
  1343. goto exit;
  1344. }
  1345. exit:
  1346. return status;
  1347. }
  1348. /*
  1349. * __vxge_hw_ring_delete - Removes the ring
  1350. * This function freeup the memory pool and removes the ring
  1351. */
  1352. enum vxge_hw_status __vxge_hw_ring_delete(struct __vxge_hw_vpath_handle *vp)
  1353. {
  1354. struct __vxge_hw_ring *ring = vp->vpath->ringh;
  1355. __vxge_hw_ring_abort(ring);
  1356. if (ring->mempool)
  1357. __vxge_hw_mempool_destroy(ring->mempool);
  1358. vp->vpath->ringh = NULL;
  1359. __vxge_hw_channel_free(&ring->channel);
  1360. return VXGE_HW_OK;
  1361. }
  1362. /*
  1363. * __vxge_hw_mempool_grow
  1364. * Will resize mempool up to %num_allocate value.
  1365. */
  1366. enum vxge_hw_status
  1367. __vxge_hw_mempool_grow(struct vxge_hw_mempool *mempool, u32 num_allocate,
  1368. u32 *num_allocated)
  1369. {
  1370. u32 i, first_time = mempool->memblocks_allocated == 0 ? 1 : 0;
  1371. u32 n_items = mempool->items_per_memblock;
  1372. u32 start_block_idx = mempool->memblocks_allocated;
  1373. u32 end_block_idx = mempool->memblocks_allocated + num_allocate;
  1374. enum vxge_hw_status status = VXGE_HW_OK;
  1375. *num_allocated = 0;
  1376. if (end_block_idx > mempool->memblocks_max) {
  1377. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1378. goto exit;
  1379. }
  1380. for (i = start_block_idx; i < end_block_idx; i++) {
  1381. u32 j;
  1382. u32 is_last = ((end_block_idx - 1) == i);
  1383. struct vxge_hw_mempool_dma *dma_object =
  1384. mempool->memblocks_dma_arr + i;
  1385. void *the_memblock;
  1386. /* allocate memblock's private part. Each DMA memblock
  1387. * has a space allocated for item's private usage upon
  1388. * mempool's user request. Each time mempool grows, it will
  1389. * allocate new memblock and its private part at once.
  1390. * This helps to minimize memory usage a lot. */
  1391. mempool->memblocks_priv_arr[i] =
  1392. vmalloc(mempool->items_priv_size * n_items);
  1393. if (mempool->memblocks_priv_arr[i] == NULL) {
  1394. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1395. goto exit;
  1396. }
  1397. memset(mempool->memblocks_priv_arr[i], 0,
  1398. mempool->items_priv_size * n_items);
  1399. /* allocate DMA-capable memblock */
  1400. mempool->memblocks_arr[i] =
  1401. __vxge_hw_blockpool_malloc(mempool->devh,
  1402. mempool->memblock_size, dma_object);
  1403. if (mempool->memblocks_arr[i] == NULL) {
  1404. vfree(mempool->memblocks_priv_arr[i]);
  1405. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1406. goto exit;
  1407. }
  1408. (*num_allocated)++;
  1409. mempool->memblocks_allocated++;
  1410. memset(mempool->memblocks_arr[i], 0, mempool->memblock_size);
  1411. the_memblock = mempool->memblocks_arr[i];
  1412. /* fill the items hash array */
  1413. for (j = 0; j < n_items; j++) {
  1414. u32 index = i * n_items + j;
  1415. if (first_time && index >= mempool->items_initial)
  1416. break;
  1417. mempool->items_arr[index] =
  1418. ((char *)the_memblock + j*mempool->item_size);
  1419. /* let caller to do more job on each item */
  1420. if (mempool->item_func_alloc != NULL)
  1421. mempool->item_func_alloc(mempool, i,
  1422. dma_object, index, is_last);
  1423. mempool->items_current = index + 1;
  1424. }
  1425. if (first_time && mempool->items_current ==
  1426. mempool->items_initial)
  1427. break;
  1428. }
  1429. exit:
  1430. return status;
  1431. }
  1432. /*
  1433. * vxge_hw_mempool_create
  1434. * This function will create memory pool object. Pool may grow but will
  1435. * never shrink. Pool consists of number of dynamically allocated blocks
  1436. * with size enough to hold %items_initial number of items. Memory is
  1437. * DMA-able but client must map/unmap before interoperating with the device.
  1438. */
  1439. struct vxge_hw_mempool*
  1440. __vxge_hw_mempool_create(
  1441. struct __vxge_hw_device *devh,
  1442. u32 memblock_size,
  1443. u32 item_size,
  1444. u32 items_priv_size,
  1445. u32 items_initial,
  1446. u32 items_max,
  1447. struct vxge_hw_mempool_cbs *mp_callback,
  1448. void *userdata)
  1449. {
  1450. enum vxge_hw_status status = VXGE_HW_OK;
  1451. u32 memblocks_to_allocate;
  1452. struct vxge_hw_mempool *mempool = NULL;
  1453. u32 allocated;
  1454. if (memblock_size < item_size) {
  1455. status = VXGE_HW_FAIL;
  1456. goto exit;
  1457. }
  1458. mempool = (struct vxge_hw_mempool *)
  1459. vmalloc(sizeof(struct vxge_hw_mempool));
  1460. if (mempool == NULL) {
  1461. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1462. goto exit;
  1463. }
  1464. memset(mempool, 0, sizeof(struct vxge_hw_mempool));
  1465. mempool->devh = devh;
  1466. mempool->memblock_size = memblock_size;
  1467. mempool->items_max = items_max;
  1468. mempool->items_initial = items_initial;
  1469. mempool->item_size = item_size;
  1470. mempool->items_priv_size = items_priv_size;
  1471. mempool->item_func_alloc = mp_callback->item_func_alloc;
  1472. mempool->userdata = userdata;
  1473. mempool->memblocks_allocated = 0;
  1474. mempool->items_per_memblock = memblock_size / item_size;
  1475. mempool->memblocks_max = (items_max + mempool->items_per_memblock - 1) /
  1476. mempool->items_per_memblock;
  1477. /* allocate array of memblocks */
  1478. mempool->memblocks_arr =
  1479. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1480. if (mempool->memblocks_arr == NULL) {
  1481. __vxge_hw_mempool_destroy(mempool);
  1482. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1483. mempool = NULL;
  1484. goto exit;
  1485. }
  1486. memset(mempool->memblocks_arr, 0,
  1487. sizeof(void *) * mempool->memblocks_max);
  1488. /* allocate array of private parts of items per memblocks */
  1489. mempool->memblocks_priv_arr =
  1490. (void **) vmalloc(sizeof(void *) * mempool->memblocks_max);
  1491. if (mempool->memblocks_priv_arr == NULL) {
  1492. __vxge_hw_mempool_destroy(mempool);
  1493. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1494. mempool = NULL;
  1495. goto exit;
  1496. }
  1497. memset(mempool->memblocks_priv_arr, 0,
  1498. sizeof(void *) * mempool->memblocks_max);
  1499. /* allocate array of memblocks DMA objects */
  1500. mempool->memblocks_dma_arr = (struct vxge_hw_mempool_dma *)
  1501. vmalloc(sizeof(struct vxge_hw_mempool_dma) *
  1502. mempool->memblocks_max);
  1503. if (mempool->memblocks_dma_arr == NULL) {
  1504. __vxge_hw_mempool_destroy(mempool);
  1505. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1506. mempool = NULL;
  1507. goto exit;
  1508. }
  1509. memset(mempool->memblocks_dma_arr, 0,
  1510. sizeof(struct vxge_hw_mempool_dma) *
  1511. mempool->memblocks_max);
  1512. /* allocate hash array of items */
  1513. mempool->items_arr =
  1514. (void **) vmalloc(sizeof(void *) * mempool->items_max);
  1515. if (mempool->items_arr == NULL) {
  1516. __vxge_hw_mempool_destroy(mempool);
  1517. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1518. mempool = NULL;
  1519. goto exit;
  1520. }
  1521. memset(mempool->items_arr, 0, sizeof(void *) * mempool->items_max);
  1522. /* calculate initial number of memblocks */
  1523. memblocks_to_allocate = (mempool->items_initial +
  1524. mempool->items_per_memblock - 1) /
  1525. mempool->items_per_memblock;
  1526. /* pre-allocate the mempool */
  1527. status = __vxge_hw_mempool_grow(mempool, memblocks_to_allocate,
  1528. &allocated);
  1529. if (status != VXGE_HW_OK) {
  1530. __vxge_hw_mempool_destroy(mempool);
  1531. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  1532. mempool = NULL;
  1533. goto exit;
  1534. }
  1535. exit:
  1536. return mempool;
  1537. }
  1538. /*
  1539. * vxge_hw_mempool_destroy
  1540. */
  1541. void __vxge_hw_mempool_destroy(struct vxge_hw_mempool *mempool)
  1542. {
  1543. u32 i, j;
  1544. struct __vxge_hw_device *devh = mempool->devh;
  1545. for (i = 0; i < mempool->memblocks_allocated; i++) {
  1546. struct vxge_hw_mempool_dma *dma_object;
  1547. vxge_assert(mempool->memblocks_arr[i]);
  1548. vxge_assert(mempool->memblocks_dma_arr + i);
  1549. dma_object = mempool->memblocks_dma_arr + i;
  1550. for (j = 0; j < mempool->items_per_memblock; j++) {
  1551. u32 index = i * mempool->items_per_memblock + j;
  1552. /* to skip last partially filled(if any) memblock */
  1553. if (index >= mempool->items_current)
  1554. break;
  1555. }
  1556. vfree(mempool->memblocks_priv_arr[i]);
  1557. __vxge_hw_blockpool_free(devh, mempool->memblocks_arr[i],
  1558. mempool->memblock_size, dma_object);
  1559. }
  1560. vfree(mempool->items_arr);
  1561. vfree(mempool->memblocks_dma_arr);
  1562. vfree(mempool->memblocks_priv_arr);
  1563. vfree(mempool->memblocks_arr);
  1564. vfree(mempool);
  1565. }
  1566. /*
  1567. * __vxge_hw_device_fifo_config_check - Check fifo configuration.
  1568. * Check the fifo configuration
  1569. */
  1570. enum vxge_hw_status
  1571. __vxge_hw_device_fifo_config_check(struct vxge_hw_fifo_config *fifo_config)
  1572. {
  1573. if ((fifo_config->fifo_blocks < VXGE_HW_MIN_FIFO_BLOCKS) ||
  1574. (fifo_config->fifo_blocks > VXGE_HW_MAX_FIFO_BLOCKS))
  1575. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  1576. return VXGE_HW_OK;
  1577. }
  1578. /*
  1579. * __vxge_hw_device_vpath_config_check - Check vpath configuration.
  1580. * Check the vpath configuration
  1581. */
  1582. enum vxge_hw_status
  1583. __vxge_hw_device_vpath_config_check(struct vxge_hw_vp_config *vp_config)
  1584. {
  1585. enum vxge_hw_status status;
  1586. if ((vp_config->min_bandwidth < VXGE_HW_VPATH_BANDWIDTH_MIN) ||
  1587. (vp_config->min_bandwidth >
  1588. VXGE_HW_VPATH_BANDWIDTH_MAX))
  1589. return VXGE_HW_BADCFG_VPATH_MIN_BANDWIDTH;
  1590. status = __vxge_hw_device_fifo_config_check(&vp_config->fifo);
  1591. if (status != VXGE_HW_OK)
  1592. return status;
  1593. if ((vp_config->mtu != VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) &&
  1594. ((vp_config->mtu < VXGE_HW_VPATH_MIN_INITIAL_MTU) ||
  1595. (vp_config->mtu > VXGE_HW_VPATH_MAX_INITIAL_MTU)))
  1596. return VXGE_HW_BADCFG_VPATH_MTU;
  1597. if ((vp_config->rpa_strip_vlan_tag !=
  1598. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) &&
  1599. (vp_config->rpa_strip_vlan_tag !=
  1600. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_ENABLE) &&
  1601. (vp_config->rpa_strip_vlan_tag !=
  1602. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_DISABLE))
  1603. return VXGE_HW_BADCFG_VPATH_RPA_STRIP_VLAN_TAG;
  1604. return VXGE_HW_OK;
  1605. }
  1606. /*
  1607. * __vxge_hw_device_config_check - Check device configuration.
  1608. * Check the device configuration
  1609. */
  1610. enum vxge_hw_status
  1611. __vxge_hw_device_config_check(struct vxge_hw_device_config *new_config)
  1612. {
  1613. u32 i;
  1614. enum vxge_hw_status status;
  1615. if ((new_config->intr_mode != VXGE_HW_INTR_MODE_IRQLINE) &&
  1616. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX) &&
  1617. (new_config->intr_mode != VXGE_HW_INTR_MODE_MSIX_ONE_SHOT) &&
  1618. (new_config->intr_mode != VXGE_HW_INTR_MODE_DEF))
  1619. return VXGE_HW_BADCFG_INTR_MODE;
  1620. if ((new_config->rts_mac_en != VXGE_HW_RTS_MAC_DISABLE) &&
  1621. (new_config->rts_mac_en != VXGE_HW_RTS_MAC_ENABLE))
  1622. return VXGE_HW_BADCFG_RTS_MAC_EN;
  1623. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1624. status = __vxge_hw_device_vpath_config_check(
  1625. &new_config->vp_config[i]);
  1626. if (status != VXGE_HW_OK)
  1627. return status;
  1628. }
  1629. return VXGE_HW_OK;
  1630. }
  1631. /*
  1632. * vxge_hw_device_config_default_get - Initialize device config with defaults.
  1633. * Initialize Titan device config with default values.
  1634. */
  1635. enum vxge_hw_status __devinit
  1636. vxge_hw_device_config_default_get(struct vxge_hw_device_config *device_config)
  1637. {
  1638. u32 i;
  1639. device_config->dma_blockpool_initial =
  1640. VXGE_HW_INITIAL_DMA_BLOCK_POOL_SIZE;
  1641. device_config->dma_blockpool_max = VXGE_HW_MAX_DMA_BLOCK_POOL_SIZE;
  1642. device_config->intr_mode = VXGE_HW_INTR_MODE_DEF;
  1643. device_config->rth_en = VXGE_HW_RTH_DEFAULT;
  1644. device_config->rth_it_type = VXGE_HW_RTH_IT_TYPE_DEFAULT;
  1645. device_config->device_poll_millis = VXGE_HW_DEF_DEVICE_POLL_MILLIS;
  1646. device_config->rts_mac_en = VXGE_HW_RTS_MAC_DEFAULT;
  1647. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  1648. device_config->vp_config[i].vp_id = i;
  1649. device_config->vp_config[i].min_bandwidth =
  1650. VXGE_HW_VPATH_BANDWIDTH_DEFAULT;
  1651. device_config->vp_config[i].ring.enable = VXGE_HW_RING_DEFAULT;
  1652. device_config->vp_config[i].ring.ring_blocks =
  1653. VXGE_HW_DEF_RING_BLOCKS;
  1654. device_config->vp_config[i].ring.buffer_mode =
  1655. VXGE_HW_RING_RXD_BUFFER_MODE_DEFAULT;
  1656. device_config->vp_config[i].ring.scatter_mode =
  1657. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT;
  1658. device_config->vp_config[i].ring.rxds_limit =
  1659. VXGE_HW_DEF_RING_RXDS_LIMIT;
  1660. device_config->vp_config[i].fifo.enable = VXGE_HW_FIFO_ENABLE;
  1661. device_config->vp_config[i].fifo.fifo_blocks =
  1662. VXGE_HW_MIN_FIFO_BLOCKS;
  1663. device_config->vp_config[i].fifo.max_frags =
  1664. VXGE_HW_MAX_FIFO_FRAGS;
  1665. device_config->vp_config[i].fifo.memblock_size =
  1666. VXGE_HW_DEF_FIFO_MEMBLOCK_SIZE;
  1667. device_config->vp_config[i].fifo.alignment_size =
  1668. VXGE_HW_DEF_FIFO_ALIGNMENT_SIZE;
  1669. device_config->vp_config[i].fifo.intr =
  1670. VXGE_HW_FIFO_QUEUE_INTR_DEFAULT;
  1671. device_config->vp_config[i].fifo.no_snoop_bits =
  1672. VXGE_HW_FIFO_NO_SNOOP_DEFAULT;
  1673. device_config->vp_config[i].tti.intr_enable =
  1674. VXGE_HW_TIM_INTR_DEFAULT;
  1675. device_config->vp_config[i].tti.btimer_val =
  1676. VXGE_HW_USE_FLASH_DEFAULT;
  1677. device_config->vp_config[i].tti.timer_ac_en =
  1678. VXGE_HW_USE_FLASH_DEFAULT;
  1679. device_config->vp_config[i].tti.timer_ci_en =
  1680. VXGE_HW_USE_FLASH_DEFAULT;
  1681. device_config->vp_config[i].tti.timer_ri_en =
  1682. VXGE_HW_USE_FLASH_DEFAULT;
  1683. device_config->vp_config[i].tti.rtimer_val =
  1684. VXGE_HW_USE_FLASH_DEFAULT;
  1685. device_config->vp_config[i].tti.util_sel =
  1686. VXGE_HW_USE_FLASH_DEFAULT;
  1687. device_config->vp_config[i].tti.ltimer_val =
  1688. VXGE_HW_USE_FLASH_DEFAULT;
  1689. device_config->vp_config[i].tti.urange_a =
  1690. VXGE_HW_USE_FLASH_DEFAULT;
  1691. device_config->vp_config[i].tti.uec_a =
  1692. VXGE_HW_USE_FLASH_DEFAULT;
  1693. device_config->vp_config[i].tti.urange_b =
  1694. VXGE_HW_USE_FLASH_DEFAULT;
  1695. device_config->vp_config[i].tti.uec_b =
  1696. VXGE_HW_USE_FLASH_DEFAULT;
  1697. device_config->vp_config[i].tti.urange_c =
  1698. VXGE_HW_USE_FLASH_DEFAULT;
  1699. device_config->vp_config[i].tti.uec_c =
  1700. VXGE_HW_USE_FLASH_DEFAULT;
  1701. device_config->vp_config[i].tti.uec_d =
  1702. VXGE_HW_USE_FLASH_DEFAULT;
  1703. device_config->vp_config[i].rti.intr_enable =
  1704. VXGE_HW_TIM_INTR_DEFAULT;
  1705. device_config->vp_config[i].rti.btimer_val =
  1706. VXGE_HW_USE_FLASH_DEFAULT;
  1707. device_config->vp_config[i].rti.timer_ac_en =
  1708. VXGE_HW_USE_FLASH_DEFAULT;
  1709. device_config->vp_config[i].rti.timer_ci_en =
  1710. VXGE_HW_USE_FLASH_DEFAULT;
  1711. device_config->vp_config[i].rti.timer_ri_en =
  1712. VXGE_HW_USE_FLASH_DEFAULT;
  1713. device_config->vp_config[i].rti.rtimer_val =
  1714. VXGE_HW_USE_FLASH_DEFAULT;
  1715. device_config->vp_config[i].rti.util_sel =
  1716. VXGE_HW_USE_FLASH_DEFAULT;
  1717. device_config->vp_config[i].rti.ltimer_val =
  1718. VXGE_HW_USE_FLASH_DEFAULT;
  1719. device_config->vp_config[i].rti.urange_a =
  1720. VXGE_HW_USE_FLASH_DEFAULT;
  1721. device_config->vp_config[i].rti.uec_a =
  1722. VXGE_HW_USE_FLASH_DEFAULT;
  1723. device_config->vp_config[i].rti.urange_b =
  1724. VXGE_HW_USE_FLASH_DEFAULT;
  1725. device_config->vp_config[i].rti.uec_b =
  1726. VXGE_HW_USE_FLASH_DEFAULT;
  1727. device_config->vp_config[i].rti.urange_c =
  1728. VXGE_HW_USE_FLASH_DEFAULT;
  1729. device_config->vp_config[i].rti.uec_c =
  1730. VXGE_HW_USE_FLASH_DEFAULT;
  1731. device_config->vp_config[i].rti.uec_d =
  1732. VXGE_HW_USE_FLASH_DEFAULT;
  1733. device_config->vp_config[i].mtu =
  1734. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU;
  1735. device_config->vp_config[i].rpa_strip_vlan_tag =
  1736. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT;
  1737. }
  1738. return VXGE_HW_OK;
  1739. }
  1740. /*
  1741. * _hw_legacy_swapper_set - Set the swapper bits for the legacy secion.
  1742. * Set the swapper bits appropriately for the lagacy section.
  1743. */
  1744. enum vxge_hw_status
  1745. __vxge_hw_legacy_swapper_set(struct vxge_hw_legacy_reg __iomem *legacy_reg)
  1746. {
  1747. u64 val64;
  1748. enum vxge_hw_status status = VXGE_HW_OK;
  1749. val64 = readq(&legacy_reg->toc_swapper_fb);
  1750. wmb();
  1751. switch (val64) {
  1752. case VXGE_HW_SWAPPER_INITIAL_VALUE:
  1753. return status;
  1754. case VXGE_HW_SWAPPER_BYTE_SWAPPED_BIT_FLIPPED:
  1755. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1756. &legacy_reg->pifm_rd_swap_en);
  1757. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1758. &legacy_reg->pifm_rd_flip_en);
  1759. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1760. &legacy_reg->pifm_wr_swap_en);
  1761. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1762. &legacy_reg->pifm_wr_flip_en);
  1763. break;
  1764. case VXGE_HW_SWAPPER_BYTE_SWAPPED:
  1765. writeq(VXGE_HW_SWAPPER_READ_BYTE_SWAP_ENABLE,
  1766. &legacy_reg->pifm_rd_swap_en);
  1767. writeq(VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE,
  1768. &legacy_reg->pifm_wr_swap_en);
  1769. break;
  1770. case VXGE_HW_SWAPPER_BIT_FLIPPED:
  1771. writeq(VXGE_HW_SWAPPER_READ_BIT_FLAP_ENABLE,
  1772. &legacy_reg->pifm_rd_flip_en);
  1773. writeq(VXGE_HW_SWAPPER_WRITE_BIT_FLAP_ENABLE,
  1774. &legacy_reg->pifm_wr_flip_en);
  1775. break;
  1776. }
  1777. wmb();
  1778. val64 = readq(&legacy_reg->toc_swapper_fb);
  1779. if (val64 != VXGE_HW_SWAPPER_INITIAL_VALUE)
  1780. status = VXGE_HW_ERR_SWAPPER_CTRL;
  1781. return status;
  1782. }
  1783. /*
  1784. * __vxge_hw_vpath_swapper_set - Set the swapper bits for the vpath.
  1785. * Set the swapper bits appropriately for the vpath.
  1786. */
  1787. enum vxge_hw_status
  1788. __vxge_hw_vpath_swapper_set(struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1789. {
  1790. #ifndef __BIG_ENDIAN
  1791. u64 val64;
  1792. val64 = readq(&vpath_reg->vpath_general_cfg1);
  1793. wmb();
  1794. val64 |= VXGE_HW_VPATH_GENERAL_CFG1_CTL_BYTE_SWAPEN;
  1795. writeq(val64, &vpath_reg->vpath_general_cfg1);
  1796. wmb();
  1797. #endif
  1798. return VXGE_HW_OK;
  1799. }
  1800. /*
  1801. * __vxge_hw_kdfc_swapper_set - Set the swapper bits for the kdfc.
  1802. * Set the swapper bits appropriately for the vpath.
  1803. */
  1804. enum vxge_hw_status
  1805. __vxge_hw_kdfc_swapper_set(
  1806. struct vxge_hw_legacy_reg __iomem *legacy_reg,
  1807. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  1808. {
  1809. u64 val64;
  1810. val64 = readq(&legacy_reg->pifm_wr_swap_en);
  1811. if (val64 == VXGE_HW_SWAPPER_WRITE_BYTE_SWAP_ENABLE) {
  1812. val64 = readq(&vpath_reg->kdfcctl_cfg0);
  1813. wmb();
  1814. val64 |= VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO0 |
  1815. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO1 |
  1816. VXGE_HW_KDFCCTL_CFG0_BYTE_SWAPEN_FIFO2;
  1817. writeq(val64, &vpath_reg->kdfcctl_cfg0);
  1818. wmb();
  1819. }
  1820. return VXGE_HW_OK;
  1821. }
  1822. /*
  1823. * vxge_hw_mgmt_device_config - Retrieve device configuration.
  1824. * Get device configuration. Permits to retrieve at run-time configuration
  1825. * values that were used to initialize and configure the device.
  1826. */
  1827. enum vxge_hw_status
  1828. vxge_hw_mgmt_device_config(struct __vxge_hw_device *hldev,
  1829. struct vxge_hw_device_config *dev_config, int size)
  1830. {
  1831. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC))
  1832. return VXGE_HW_ERR_INVALID_DEVICE;
  1833. if (size != sizeof(struct vxge_hw_device_config))
  1834. return VXGE_HW_ERR_VERSION_CONFLICT;
  1835. memcpy(dev_config, &hldev->config,
  1836. sizeof(struct vxge_hw_device_config));
  1837. return VXGE_HW_OK;
  1838. }
  1839. /*
  1840. * vxge_hw_mgmt_reg_read - Read Titan register.
  1841. */
  1842. enum vxge_hw_status
  1843. vxge_hw_mgmt_reg_read(struct __vxge_hw_device *hldev,
  1844. enum vxge_hw_mgmt_reg_type type,
  1845. u32 index, u32 offset, u64 *value)
  1846. {
  1847. enum vxge_hw_status status = VXGE_HW_OK;
  1848. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1849. status = VXGE_HW_ERR_INVALID_DEVICE;
  1850. goto exit;
  1851. }
  1852. switch (type) {
  1853. case vxge_hw_mgmt_reg_type_legacy:
  1854. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1855. status = VXGE_HW_ERR_INVALID_OFFSET;
  1856. break;
  1857. }
  1858. *value = readq((void __iomem *)hldev->legacy_reg + offset);
  1859. break;
  1860. case vxge_hw_mgmt_reg_type_toc:
  1861. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1862. status = VXGE_HW_ERR_INVALID_OFFSET;
  1863. break;
  1864. }
  1865. *value = readq((void __iomem *)hldev->toc_reg + offset);
  1866. break;
  1867. case vxge_hw_mgmt_reg_type_common:
  1868. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1869. status = VXGE_HW_ERR_INVALID_OFFSET;
  1870. break;
  1871. }
  1872. *value = readq((void __iomem *)hldev->common_reg + offset);
  1873. break;
  1874. case vxge_hw_mgmt_reg_type_mrpcim:
  1875. if (!(hldev->access_rights &
  1876. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1877. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1878. break;
  1879. }
  1880. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1881. status = VXGE_HW_ERR_INVALID_OFFSET;
  1882. break;
  1883. }
  1884. *value = readq((void __iomem *)hldev->mrpcim_reg + offset);
  1885. break;
  1886. case vxge_hw_mgmt_reg_type_srpcim:
  1887. if (!(hldev->access_rights &
  1888. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1889. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1890. break;
  1891. }
  1892. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1893. status = VXGE_HW_ERR_INVALID_INDEX;
  1894. break;
  1895. }
  1896. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1897. status = VXGE_HW_ERR_INVALID_OFFSET;
  1898. break;
  1899. }
  1900. *value = readq((void __iomem *)hldev->srpcim_reg[index] +
  1901. offset);
  1902. break;
  1903. case vxge_hw_mgmt_reg_type_vpmgmt:
  1904. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  1905. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1906. status = VXGE_HW_ERR_INVALID_INDEX;
  1907. break;
  1908. }
  1909. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  1910. status = VXGE_HW_ERR_INVALID_OFFSET;
  1911. break;
  1912. }
  1913. *value = readq((void __iomem *)hldev->vpmgmt_reg[index] +
  1914. offset);
  1915. break;
  1916. case vxge_hw_mgmt_reg_type_vpath:
  1917. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) ||
  1918. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  1919. status = VXGE_HW_ERR_INVALID_INDEX;
  1920. break;
  1921. }
  1922. if (index > VXGE_HW_TITAN_VPATH_REG_SPACES - 1) {
  1923. status = VXGE_HW_ERR_INVALID_INDEX;
  1924. break;
  1925. }
  1926. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  1927. status = VXGE_HW_ERR_INVALID_OFFSET;
  1928. break;
  1929. }
  1930. *value = readq((void __iomem *)hldev->vpath_reg[index] +
  1931. offset);
  1932. break;
  1933. default:
  1934. status = VXGE_HW_ERR_INVALID_TYPE;
  1935. break;
  1936. }
  1937. exit:
  1938. return status;
  1939. }
  1940. /*
  1941. * vxge_hw_mgmt_reg_Write - Write Titan register.
  1942. */
  1943. enum vxge_hw_status
  1944. vxge_hw_mgmt_reg_write(struct __vxge_hw_device *hldev,
  1945. enum vxge_hw_mgmt_reg_type type,
  1946. u32 index, u32 offset, u64 value)
  1947. {
  1948. enum vxge_hw_status status = VXGE_HW_OK;
  1949. if ((hldev == NULL) || (hldev->magic != VXGE_HW_DEVICE_MAGIC)) {
  1950. status = VXGE_HW_ERR_INVALID_DEVICE;
  1951. goto exit;
  1952. }
  1953. switch (type) {
  1954. case vxge_hw_mgmt_reg_type_legacy:
  1955. if (offset > sizeof(struct vxge_hw_legacy_reg) - 8) {
  1956. status = VXGE_HW_ERR_INVALID_OFFSET;
  1957. break;
  1958. }
  1959. writeq(value, (void __iomem *)hldev->legacy_reg + offset);
  1960. break;
  1961. case vxge_hw_mgmt_reg_type_toc:
  1962. if (offset > sizeof(struct vxge_hw_toc_reg) - 8) {
  1963. status = VXGE_HW_ERR_INVALID_OFFSET;
  1964. break;
  1965. }
  1966. writeq(value, (void __iomem *)hldev->toc_reg + offset);
  1967. break;
  1968. case vxge_hw_mgmt_reg_type_common:
  1969. if (offset > sizeof(struct vxge_hw_common_reg) - 8) {
  1970. status = VXGE_HW_ERR_INVALID_OFFSET;
  1971. break;
  1972. }
  1973. writeq(value, (void __iomem *)hldev->common_reg + offset);
  1974. break;
  1975. case vxge_hw_mgmt_reg_type_mrpcim:
  1976. if (!(hldev->access_rights &
  1977. VXGE_HW_DEVICE_ACCESS_RIGHT_MRPCIM)) {
  1978. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1979. break;
  1980. }
  1981. if (offset > sizeof(struct vxge_hw_mrpcim_reg) - 8) {
  1982. status = VXGE_HW_ERR_INVALID_OFFSET;
  1983. break;
  1984. }
  1985. writeq(value, (void __iomem *)hldev->mrpcim_reg + offset);
  1986. break;
  1987. case vxge_hw_mgmt_reg_type_srpcim:
  1988. if (!(hldev->access_rights &
  1989. VXGE_HW_DEVICE_ACCESS_RIGHT_SRPCIM)) {
  1990. status = VXGE_HW_ERR_PRIVILAGED_OPEARATION;
  1991. break;
  1992. }
  1993. if (index > VXGE_HW_TITAN_SRPCIM_REG_SPACES - 1) {
  1994. status = VXGE_HW_ERR_INVALID_INDEX;
  1995. break;
  1996. }
  1997. if (offset > sizeof(struct vxge_hw_srpcim_reg) - 8) {
  1998. status = VXGE_HW_ERR_INVALID_OFFSET;
  1999. break;
  2000. }
  2001. writeq(value, (void __iomem *)hldev->srpcim_reg[index] +
  2002. offset);
  2003. break;
  2004. case vxge_hw_mgmt_reg_type_vpmgmt:
  2005. if ((index > VXGE_HW_TITAN_VPMGMT_REG_SPACES - 1) ||
  2006. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2007. status = VXGE_HW_ERR_INVALID_INDEX;
  2008. break;
  2009. }
  2010. if (offset > sizeof(struct vxge_hw_vpmgmt_reg) - 8) {
  2011. status = VXGE_HW_ERR_INVALID_OFFSET;
  2012. break;
  2013. }
  2014. writeq(value, (void __iomem *)hldev->vpmgmt_reg[index] +
  2015. offset);
  2016. break;
  2017. case vxge_hw_mgmt_reg_type_vpath:
  2018. if ((index > VXGE_HW_TITAN_VPATH_REG_SPACES-1) ||
  2019. (!(hldev->vpath_assignments & vxge_mBIT(index)))) {
  2020. status = VXGE_HW_ERR_INVALID_INDEX;
  2021. break;
  2022. }
  2023. if (offset > sizeof(struct vxge_hw_vpath_reg) - 8) {
  2024. status = VXGE_HW_ERR_INVALID_OFFSET;
  2025. break;
  2026. }
  2027. writeq(value, (void __iomem *)hldev->vpath_reg[index] +
  2028. offset);
  2029. break;
  2030. default:
  2031. status = VXGE_HW_ERR_INVALID_TYPE;
  2032. break;
  2033. }
  2034. exit:
  2035. return status;
  2036. }
  2037. /*
  2038. * __vxge_hw_fifo_mempool_item_alloc - Allocate List blocks for TxD
  2039. * list callback
  2040. * This function is callback passed to __vxge_hw_mempool_create to create memory
  2041. * pool for TxD list
  2042. */
  2043. static void
  2044. __vxge_hw_fifo_mempool_item_alloc(
  2045. struct vxge_hw_mempool *mempoolh,
  2046. u32 memblock_index, struct vxge_hw_mempool_dma *dma_object,
  2047. u32 index, u32 is_last)
  2048. {
  2049. u32 memblock_item_idx;
  2050. struct __vxge_hw_fifo_txdl_priv *txdl_priv;
  2051. struct vxge_hw_fifo_txd *txdp =
  2052. (struct vxge_hw_fifo_txd *)mempoolh->items_arr[index];
  2053. struct __vxge_hw_fifo *fifo =
  2054. (struct __vxge_hw_fifo *)mempoolh->userdata;
  2055. void *memblock = mempoolh->memblocks_arr[memblock_index];
  2056. vxge_assert(txdp);
  2057. txdp->host_control = (u64) (size_t)
  2058. __vxge_hw_mempool_item_priv(mempoolh, memblock_index, txdp,
  2059. &memblock_item_idx);
  2060. txdl_priv = __vxge_hw_fifo_txdl_priv(fifo, txdp);
  2061. vxge_assert(txdl_priv);
  2062. fifo->channel.reserve_arr[fifo->channel.reserve_ptr - 1 - index] = txdp;
  2063. /* pre-format HW's TxDL's private */
  2064. txdl_priv->dma_offset = (char *)txdp - (char *)memblock;
  2065. txdl_priv->dma_addr = dma_object->addr + txdl_priv->dma_offset;
  2066. txdl_priv->dma_handle = dma_object->handle;
  2067. txdl_priv->memblock = memblock;
  2068. txdl_priv->first_txdp = txdp;
  2069. txdl_priv->next_txdl_priv = NULL;
  2070. txdl_priv->alloc_frags = 0;
  2071. return;
  2072. }
  2073. /*
  2074. * __vxge_hw_fifo_create - Create a FIFO
  2075. * This function creates FIFO and initializes it.
  2076. */
  2077. enum vxge_hw_status
  2078. __vxge_hw_fifo_create(struct __vxge_hw_vpath_handle *vp,
  2079. struct vxge_hw_fifo_attr *attr)
  2080. {
  2081. enum vxge_hw_status status = VXGE_HW_OK;
  2082. struct __vxge_hw_fifo *fifo;
  2083. struct vxge_hw_fifo_config *config;
  2084. u32 txdl_size, txdl_per_memblock;
  2085. struct vxge_hw_mempool_cbs fifo_mp_callback;
  2086. struct __vxge_hw_virtualpath *vpath;
  2087. if ((vp == NULL) || (attr == NULL)) {
  2088. status = VXGE_HW_ERR_INVALID_HANDLE;
  2089. goto exit;
  2090. }
  2091. vpath = vp->vpath;
  2092. config = &vpath->hldev->config.vp_config[vpath->vp_id].fifo;
  2093. txdl_size = config->max_frags * sizeof(struct vxge_hw_fifo_txd);
  2094. txdl_per_memblock = config->memblock_size / txdl_size;
  2095. fifo = (struct __vxge_hw_fifo *)__vxge_hw_channel_allocate(vp,
  2096. VXGE_HW_CHANNEL_TYPE_FIFO,
  2097. config->fifo_blocks * txdl_per_memblock,
  2098. attr->per_txdl_space, attr->userdata);
  2099. if (fifo == NULL) {
  2100. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2101. goto exit;
  2102. }
  2103. vpath->fifoh = fifo;
  2104. fifo->nofl_db = vpath->nofl_db;
  2105. fifo->vp_id = vpath->vp_id;
  2106. fifo->vp_reg = vpath->vp_reg;
  2107. fifo->stats = &vpath->sw_stats->fifo_stats;
  2108. fifo->config = config;
  2109. /* apply "interrupts per txdl" attribute */
  2110. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_UTILZ;
  2111. if (fifo->config->intr)
  2112. fifo->interrupt_type = VXGE_HW_FIFO_TXD_INT_TYPE_PER_LIST;
  2113. fifo->no_snoop_bits = config->no_snoop_bits;
  2114. /*
  2115. * FIFO memory management strategy:
  2116. *
  2117. * TxDL split into three independent parts:
  2118. * - set of TxD's
  2119. * - TxD HW private part
  2120. * - driver private part
  2121. *
  2122. * Adaptative memory allocation used. i.e. Memory allocated on
  2123. * demand with the size which will fit into one memory block.
  2124. * One memory block may contain more than one TxDL.
  2125. *
  2126. * During "reserve" operations more memory can be allocated on demand
  2127. * for example due to FIFO full condition.
  2128. *
  2129. * Pool of memory memblocks never shrinks except in __vxge_hw_fifo_close
  2130. * routine which will essentially stop the channel and free resources.
  2131. */
  2132. /* TxDL common private size == TxDL private + driver private */
  2133. fifo->priv_size =
  2134. sizeof(struct __vxge_hw_fifo_txdl_priv) + attr->per_txdl_space;
  2135. fifo->priv_size = ((fifo->priv_size + VXGE_CACHE_LINE_SIZE - 1) /
  2136. VXGE_CACHE_LINE_SIZE) * VXGE_CACHE_LINE_SIZE;
  2137. fifo->per_txdl_space = attr->per_txdl_space;
  2138. /* recompute txdl size to be cacheline aligned */
  2139. fifo->txdl_size = txdl_size;
  2140. fifo->txdl_per_memblock = txdl_per_memblock;
  2141. fifo->txdl_term = attr->txdl_term;
  2142. fifo->callback = attr->callback;
  2143. if (fifo->txdl_per_memblock == 0) {
  2144. __vxge_hw_fifo_delete(vp);
  2145. status = VXGE_HW_ERR_INVALID_BLOCK_SIZE;
  2146. goto exit;
  2147. }
  2148. fifo_mp_callback.item_func_alloc = __vxge_hw_fifo_mempool_item_alloc;
  2149. fifo->mempool =
  2150. __vxge_hw_mempool_create(vpath->hldev,
  2151. fifo->config->memblock_size,
  2152. fifo->txdl_size,
  2153. fifo->priv_size,
  2154. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2155. (fifo->config->fifo_blocks * fifo->txdl_per_memblock),
  2156. &fifo_mp_callback,
  2157. fifo);
  2158. if (fifo->mempool == NULL) {
  2159. __vxge_hw_fifo_delete(vp);
  2160. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  2161. goto exit;
  2162. }
  2163. status = __vxge_hw_channel_initialize(&fifo->channel);
  2164. if (status != VXGE_HW_OK) {
  2165. __vxge_hw_fifo_delete(vp);
  2166. goto exit;
  2167. }
  2168. vxge_assert(fifo->channel.reserve_ptr);
  2169. exit:
  2170. return status;
  2171. }
  2172. /*
  2173. * __vxge_hw_fifo_abort - Returns the TxD
  2174. * This function terminates the TxDs of fifo
  2175. */
  2176. enum vxge_hw_status __vxge_hw_fifo_abort(struct __vxge_hw_fifo *fifo)
  2177. {
  2178. void *txdlh;
  2179. for (;;) {
  2180. vxge_hw_channel_dtr_try_complete(&fifo->channel, &txdlh);
  2181. if (txdlh == NULL)
  2182. break;
  2183. vxge_hw_channel_dtr_complete(&fifo->channel);
  2184. if (fifo->txdl_term) {
  2185. fifo->txdl_term(txdlh,
  2186. VXGE_HW_TXDL_STATE_POSTED,
  2187. fifo->channel.userdata);
  2188. }
  2189. vxge_hw_channel_dtr_free(&fifo->channel, txdlh);
  2190. }
  2191. return VXGE_HW_OK;
  2192. }
  2193. /*
  2194. * __vxge_hw_fifo_reset - Resets the fifo
  2195. * This function resets the fifo during vpath reset operation
  2196. */
  2197. enum vxge_hw_status __vxge_hw_fifo_reset(struct __vxge_hw_fifo *fifo)
  2198. {
  2199. enum vxge_hw_status status = VXGE_HW_OK;
  2200. __vxge_hw_fifo_abort(fifo);
  2201. status = __vxge_hw_channel_reset(&fifo->channel);
  2202. return status;
  2203. }
  2204. /*
  2205. * __vxge_hw_fifo_delete - Removes the FIFO
  2206. * This function freeup the memory pool and removes the FIFO
  2207. */
  2208. enum vxge_hw_status __vxge_hw_fifo_delete(struct __vxge_hw_vpath_handle *vp)
  2209. {
  2210. struct __vxge_hw_fifo *fifo = vp->vpath->fifoh;
  2211. __vxge_hw_fifo_abort(fifo);
  2212. if (fifo->mempool)
  2213. __vxge_hw_mempool_destroy(fifo->mempool);
  2214. vp->vpath->fifoh = NULL;
  2215. __vxge_hw_channel_free(&fifo->channel);
  2216. return VXGE_HW_OK;
  2217. }
  2218. /*
  2219. * __vxge_hw_vpath_pci_read - Read the content of given address
  2220. * in pci config space.
  2221. * Read from the vpath pci config space.
  2222. */
  2223. enum vxge_hw_status
  2224. __vxge_hw_vpath_pci_read(struct __vxge_hw_virtualpath *vpath,
  2225. u32 phy_func_0, u32 offset, u32 *val)
  2226. {
  2227. u64 val64;
  2228. enum vxge_hw_status status = VXGE_HW_OK;
  2229. struct vxge_hw_vpath_reg __iomem *vp_reg = vpath->vp_reg;
  2230. val64 = VXGE_HW_PCI_CONFIG_ACCESS_CFG1_ADDRESS(offset);
  2231. if (phy_func_0)
  2232. val64 |= VXGE_HW_PCI_CONFIG_ACCESS_CFG1_SEL_FUNC0;
  2233. writeq(val64, &vp_reg->pci_config_access_cfg1);
  2234. wmb();
  2235. writeq(VXGE_HW_PCI_CONFIG_ACCESS_CFG2_REQ,
  2236. &vp_reg->pci_config_access_cfg2);
  2237. wmb();
  2238. status = __vxge_hw_device_register_poll(
  2239. &vp_reg->pci_config_access_cfg2,
  2240. VXGE_HW_INTR_MASK_ALL, VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2241. if (status != VXGE_HW_OK)
  2242. goto exit;
  2243. val64 = readq(&vp_reg->pci_config_access_status);
  2244. if (val64 & VXGE_HW_PCI_CONFIG_ACCESS_STATUS_ACCESS_ERR) {
  2245. status = VXGE_HW_FAIL;
  2246. *val = 0;
  2247. } else
  2248. *val = (u32)vxge_bVALn(val64, 32, 32);
  2249. exit:
  2250. return status;
  2251. }
  2252. /*
  2253. * __vxge_hw_vpath_func_id_get - Get the function id of the vpath.
  2254. * Returns the function number of the vpath.
  2255. */
  2256. u32
  2257. __vxge_hw_vpath_func_id_get(u32 vp_id,
  2258. struct vxge_hw_vpmgmt_reg __iomem *vpmgmt_reg)
  2259. {
  2260. u64 val64;
  2261. val64 = readq(&vpmgmt_reg->vpath_to_func_map_cfg1);
  2262. return
  2263. (u32)VXGE_HW_VPATH_TO_FUNC_MAP_CFG1_GET_VPATH_TO_FUNC_MAP_CFG1(val64);
  2264. }
  2265. /*
  2266. * __vxge_hw_read_rts_ds - Program RTS steering critieria
  2267. */
  2268. static inline void
  2269. __vxge_hw_read_rts_ds(struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2270. u64 dta_struct_sel)
  2271. {
  2272. writeq(0, &vpath_reg->rts_access_steer_ctrl);
  2273. wmb();
  2274. writeq(dta_struct_sel, &vpath_reg->rts_access_steer_data0);
  2275. writeq(0, &vpath_reg->rts_access_steer_data1);
  2276. wmb();
  2277. return;
  2278. }
  2279. /*
  2280. * __vxge_hw_vpath_card_info_get - Get the serial numbers,
  2281. * part number and product description.
  2282. */
  2283. enum vxge_hw_status
  2284. __vxge_hw_vpath_card_info_get(
  2285. u32 vp_id,
  2286. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2287. struct vxge_hw_device_hw_info *hw_info)
  2288. {
  2289. u32 i, j;
  2290. u64 val64;
  2291. u64 data1 = 0ULL;
  2292. u64 data2 = 0ULL;
  2293. enum vxge_hw_status status = VXGE_HW_OK;
  2294. u8 *serial_number = hw_info->serial_number;
  2295. u8 *part_number = hw_info->part_number;
  2296. u8 *product_desc = hw_info->product_desc;
  2297. __vxge_hw_read_rts_ds(vpath_reg,
  2298. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_SERIAL_NUMBER);
  2299. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2300. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2301. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2302. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2303. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2304. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2305. status = __vxge_hw_pio_mem_write64(val64,
  2306. &vpath_reg->rts_access_steer_ctrl,
  2307. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2308. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2309. if (status != VXGE_HW_OK)
  2310. return status;
  2311. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2312. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2313. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2314. ((u64 *)serial_number)[0] = be64_to_cpu(data1);
  2315. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2316. ((u64 *)serial_number)[1] = be64_to_cpu(data2);
  2317. status = VXGE_HW_OK;
  2318. } else
  2319. *serial_number = 0;
  2320. __vxge_hw_read_rts_ds(vpath_reg,
  2321. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PART_NUMBER);
  2322. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2323. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2324. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2325. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2326. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2327. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2328. status = __vxge_hw_pio_mem_write64(val64,
  2329. &vpath_reg->rts_access_steer_ctrl,
  2330. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2331. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2332. if (status != VXGE_HW_OK)
  2333. return status;
  2334. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2335. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2336. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2337. ((u64 *)part_number)[0] = be64_to_cpu(data1);
  2338. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2339. ((u64 *)part_number)[1] = be64_to_cpu(data2);
  2340. status = VXGE_HW_OK;
  2341. } else
  2342. *part_number = 0;
  2343. j = 0;
  2344. for (i = VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_0;
  2345. i <= VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_DESC_3; i++) {
  2346. __vxge_hw_read_rts_ds(vpath_reg, i);
  2347. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2348. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2349. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2350. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2351. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2352. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2353. status = __vxge_hw_pio_mem_write64(val64,
  2354. &vpath_reg->rts_access_steer_ctrl,
  2355. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2356. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2357. if (status != VXGE_HW_OK)
  2358. return status;
  2359. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2360. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2361. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2362. ((u64 *)product_desc)[j++] = be64_to_cpu(data1);
  2363. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2364. ((u64 *)product_desc)[j++] = be64_to_cpu(data2);
  2365. status = VXGE_HW_OK;
  2366. } else
  2367. *product_desc = 0;
  2368. }
  2369. return status;
  2370. }
  2371. /*
  2372. * __vxge_hw_vpath_fw_ver_get - Get the fw version
  2373. * Returns FW Version
  2374. */
  2375. enum vxge_hw_status
  2376. __vxge_hw_vpath_fw_ver_get(
  2377. u32 vp_id,
  2378. struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2379. struct vxge_hw_device_hw_info *hw_info)
  2380. {
  2381. u64 val64;
  2382. u64 data1 = 0ULL;
  2383. u64 data2 = 0ULL;
  2384. struct vxge_hw_device_version *fw_version = &hw_info->fw_version;
  2385. struct vxge_hw_device_date *fw_date = &hw_info->fw_date;
  2386. struct vxge_hw_device_version *flash_version = &hw_info->flash_version;
  2387. struct vxge_hw_device_date *flash_date = &hw_info->flash_date;
  2388. enum vxge_hw_status status = VXGE_HW_OK;
  2389. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2390. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY) |
  2391. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2392. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2393. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2394. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2395. status = __vxge_hw_pio_mem_write64(val64,
  2396. &vpath_reg->rts_access_steer_ctrl,
  2397. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2398. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2399. if (status != VXGE_HW_OK)
  2400. goto exit;
  2401. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2402. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2403. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2404. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2405. fw_date->day =
  2406. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_DAY(
  2407. data1);
  2408. fw_date->month =
  2409. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MONTH(
  2410. data1);
  2411. fw_date->year =
  2412. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_YEAR(
  2413. data1);
  2414. snprintf(fw_date->date, VXGE_HW_FW_STRLEN, "%2.2d/%2.2d/%4.4d",
  2415. fw_date->month, fw_date->day, fw_date->year);
  2416. fw_version->major =
  2417. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MAJOR(data1);
  2418. fw_version->minor =
  2419. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_MINOR(data1);
  2420. fw_version->build =
  2421. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_FW_VER_BUILD(data1);
  2422. snprintf(fw_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2423. fw_version->major, fw_version->minor, fw_version->build);
  2424. flash_date->day =
  2425. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_DAY(data2);
  2426. flash_date->month =
  2427. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MONTH(data2);
  2428. flash_date->year =
  2429. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_YEAR(data2);
  2430. snprintf(flash_date->date, VXGE_HW_FW_STRLEN,
  2431. "%2.2d/%2.2d/%4.4d",
  2432. flash_date->month, flash_date->day, flash_date->year);
  2433. flash_version->major =
  2434. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MAJOR(data2);
  2435. flash_version->minor =
  2436. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_MINOR(data2);
  2437. flash_version->build =
  2438. (u32)VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_FLASH_VER_BUILD(data2);
  2439. snprintf(flash_version->version, VXGE_HW_FW_STRLEN, "%d.%d.%d",
  2440. flash_version->major, flash_version->minor,
  2441. flash_version->build);
  2442. status = VXGE_HW_OK;
  2443. } else
  2444. status = VXGE_HW_FAIL;
  2445. exit:
  2446. return status;
  2447. }
  2448. /*
  2449. * __vxge_hw_vpath_pci_func_mode_get - Get the pci mode
  2450. * Returns pci function mode
  2451. */
  2452. u64
  2453. __vxge_hw_vpath_pci_func_mode_get(
  2454. u32 vp_id,
  2455. struct vxge_hw_vpath_reg __iomem *vpath_reg)
  2456. {
  2457. u64 val64;
  2458. u64 data1 = 0ULL;
  2459. enum vxge_hw_status status = VXGE_HW_OK;
  2460. __vxge_hw_read_rts_ds(vpath_reg,
  2461. VXGE_HW_RTS_ACCESS_STEER_DATA0_MEMO_ITEM_PCI_MODE);
  2462. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2463. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_MEMO_ENTRY) |
  2464. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2465. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2466. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2467. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2468. status = __vxge_hw_pio_mem_write64(val64,
  2469. &vpath_reg->rts_access_steer_ctrl,
  2470. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2471. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2472. if (status != VXGE_HW_OK)
  2473. goto exit;
  2474. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2475. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2476. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2477. status = VXGE_HW_OK;
  2478. } else {
  2479. data1 = 0;
  2480. status = VXGE_HW_FAIL;
  2481. }
  2482. exit:
  2483. return data1;
  2484. }
  2485. /**
  2486. * vxge_hw_device_flick_link_led - Flick (blink) link LED.
  2487. * @hldev: HW device.
  2488. * @on_off: TRUE if flickering to be on, FALSE to be off
  2489. *
  2490. * Flicker the link LED.
  2491. */
  2492. enum vxge_hw_status
  2493. vxge_hw_device_flick_link_led(struct __vxge_hw_device *hldev,
  2494. u64 on_off)
  2495. {
  2496. u64 val64;
  2497. enum vxge_hw_status status = VXGE_HW_OK;
  2498. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2499. if (hldev == NULL) {
  2500. status = VXGE_HW_ERR_INVALID_DEVICE;
  2501. goto exit;
  2502. }
  2503. vp_reg = hldev->vpath_reg[hldev->first_vp_id];
  2504. writeq(0, &vp_reg->rts_access_steer_ctrl);
  2505. wmb();
  2506. writeq(on_off, &vp_reg->rts_access_steer_data0);
  2507. writeq(0, &vp_reg->rts_access_steer_data1);
  2508. wmb();
  2509. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2510. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LED_CONTROL) |
  2511. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2512. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_FW_MEMO) |
  2513. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2514. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2515. status = __vxge_hw_pio_mem_write64(val64,
  2516. &vp_reg->rts_access_steer_ctrl,
  2517. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2518. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2519. exit:
  2520. return status;
  2521. }
  2522. /*
  2523. * __vxge_hw_vpath_rts_table_get - Get the entries from RTS access tables
  2524. */
  2525. enum vxge_hw_status
  2526. __vxge_hw_vpath_rts_table_get(
  2527. struct __vxge_hw_vpath_handle *vp,
  2528. u32 action, u32 rts_table, u32 offset, u64 *data1, u64 *data2)
  2529. {
  2530. u64 val64;
  2531. struct __vxge_hw_virtualpath *vpath;
  2532. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2533. enum vxge_hw_status status = VXGE_HW_OK;
  2534. if (vp == NULL) {
  2535. status = VXGE_HW_ERR_INVALID_HANDLE;
  2536. goto exit;
  2537. }
  2538. vpath = vp->vpath;
  2539. vp_reg = vpath->vp_reg;
  2540. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2541. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2542. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2543. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2544. if ((rts_table ==
  2545. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT) ||
  2546. (rts_table ==
  2547. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT) ||
  2548. (rts_table ==
  2549. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MASK) ||
  2550. (rts_table ==
  2551. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_KEY)) {
  2552. val64 = val64 | VXGE_HW_RTS_ACCESS_STEER_CTRL_TABLE_SEL;
  2553. }
  2554. status = __vxge_hw_pio_mem_write64(val64,
  2555. &vp_reg->rts_access_steer_ctrl,
  2556. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2557. vpath->hldev->config.device_poll_millis);
  2558. if (status != VXGE_HW_OK)
  2559. goto exit;
  2560. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2561. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2562. *data1 = readq(&vp_reg->rts_access_steer_data0);
  2563. if ((rts_table ==
  2564. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2565. (rts_table ==
  2566. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2567. *data2 = readq(&vp_reg->rts_access_steer_data1);
  2568. }
  2569. status = VXGE_HW_OK;
  2570. } else
  2571. status = VXGE_HW_FAIL;
  2572. exit:
  2573. return status;
  2574. }
  2575. /*
  2576. * __vxge_hw_vpath_rts_table_set - Set the entries of RTS access tables
  2577. */
  2578. enum vxge_hw_status
  2579. __vxge_hw_vpath_rts_table_set(
  2580. struct __vxge_hw_vpath_handle *vp, u32 action, u32 rts_table,
  2581. u32 offset, u64 data1, u64 data2)
  2582. {
  2583. u64 val64;
  2584. struct __vxge_hw_virtualpath *vpath;
  2585. enum vxge_hw_status status = VXGE_HW_OK;
  2586. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2587. if (vp == NULL) {
  2588. status = VXGE_HW_ERR_INVALID_HANDLE;
  2589. goto exit;
  2590. }
  2591. vpath = vp->vpath;
  2592. vp_reg = vpath->vp_reg;
  2593. writeq(data1, &vp_reg->rts_access_steer_data0);
  2594. wmb();
  2595. if ((rts_table == VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) ||
  2596. (rts_table ==
  2597. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT)) {
  2598. writeq(data2, &vp_reg->rts_access_steer_data1);
  2599. wmb();
  2600. }
  2601. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(action) |
  2602. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(rts_table) |
  2603. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2604. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(offset);
  2605. status = __vxge_hw_pio_mem_write64(val64,
  2606. &vp_reg->rts_access_steer_ctrl,
  2607. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2608. vpath->hldev->config.device_poll_millis);
  2609. if (status != VXGE_HW_OK)
  2610. goto exit;
  2611. val64 = readq(&vp_reg->rts_access_steer_ctrl);
  2612. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS)
  2613. status = VXGE_HW_OK;
  2614. else
  2615. status = VXGE_HW_FAIL;
  2616. exit:
  2617. return status;
  2618. }
  2619. /*
  2620. * __vxge_hw_vpath_addr_get - Get the hw address entry for this vpath
  2621. * from MAC address table.
  2622. */
  2623. enum vxge_hw_status
  2624. __vxge_hw_vpath_addr_get(
  2625. u32 vp_id, struct vxge_hw_vpath_reg __iomem *vpath_reg,
  2626. u8 (macaddr)[ETH_ALEN], u8 (macaddr_mask)[ETH_ALEN])
  2627. {
  2628. u32 i;
  2629. u64 val64;
  2630. u64 data1 = 0ULL;
  2631. u64 data2 = 0ULL;
  2632. enum vxge_hw_status status = VXGE_HW_OK;
  2633. val64 = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION(
  2634. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_LIST_FIRST_ENTRY) |
  2635. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL(
  2636. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_DA) |
  2637. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE |
  2638. VXGE_HW_RTS_ACCESS_STEER_CTRL_OFFSET(0);
  2639. status = __vxge_hw_pio_mem_write64(val64,
  2640. &vpath_reg->rts_access_steer_ctrl,
  2641. VXGE_HW_RTS_ACCESS_STEER_CTRL_STROBE,
  2642. VXGE_HW_DEF_DEVICE_POLL_MILLIS);
  2643. if (status != VXGE_HW_OK)
  2644. goto exit;
  2645. val64 = readq(&vpath_reg->rts_access_steer_ctrl);
  2646. if (val64 & VXGE_HW_RTS_ACCESS_STEER_CTRL_RMACJ_STATUS) {
  2647. data1 = readq(&vpath_reg->rts_access_steer_data0);
  2648. data2 = readq(&vpath_reg->rts_access_steer_data1);
  2649. data1 = VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_DA_MAC_ADDR(data1);
  2650. data2 = VXGE_HW_RTS_ACCESS_STEER_DATA1_GET_DA_MAC_ADDR_MASK(
  2651. data2);
  2652. for (i = ETH_ALEN; i > 0; i--) {
  2653. macaddr[i-1] = (u8)(data1 & 0xFF);
  2654. data1 >>= 8;
  2655. macaddr_mask[i-1] = (u8)(data2 & 0xFF);
  2656. data2 >>= 8;
  2657. }
  2658. status = VXGE_HW_OK;
  2659. } else
  2660. status = VXGE_HW_FAIL;
  2661. exit:
  2662. return status;
  2663. }
  2664. /*
  2665. * vxge_hw_vpath_rts_rth_set - Set/configure RTS hashing.
  2666. */
  2667. enum vxge_hw_status vxge_hw_vpath_rts_rth_set(
  2668. struct __vxge_hw_vpath_handle *vp,
  2669. enum vxge_hw_rth_algoritms algorithm,
  2670. struct vxge_hw_rth_hash_types *hash_type,
  2671. u16 bucket_size)
  2672. {
  2673. u64 data0, data1;
  2674. enum vxge_hw_status status = VXGE_HW_OK;
  2675. if (vp == NULL) {
  2676. status = VXGE_HW_ERR_INVALID_HANDLE;
  2677. goto exit;
  2678. }
  2679. status = __vxge_hw_vpath_rts_table_get(vp,
  2680. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_READ_ENTRY,
  2681. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2682. 0, &data0, &data1);
  2683. data0 &= ~(VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(0xf) |
  2684. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(0x3));
  2685. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_EN |
  2686. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_BUCKET_SIZE(bucket_size) |
  2687. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ALG_SEL(algorithm);
  2688. if (hash_type->hash_type_tcpipv4_en)
  2689. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV4_EN;
  2690. if (hash_type->hash_type_ipv4_en)
  2691. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV4_EN;
  2692. if (hash_type->hash_type_tcpipv6_en)
  2693. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EN;
  2694. if (hash_type->hash_type_ipv6_en)
  2695. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EN;
  2696. if (hash_type->hash_type_tcpipv6ex_en)
  2697. data0 |=
  2698. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_TCP_IPV6_EX_EN;
  2699. if (hash_type->hash_type_ipv6ex_en)
  2700. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_RTH_IPV6_EX_EN;
  2701. if (VXGE_HW_RTS_ACCESS_STEER_DATA0_GET_RTH_GEN_ACTIVE_TABLE(data0))
  2702. data0 &= ~VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2703. else
  2704. data0 |= VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_GEN_ACTIVE_TABLE;
  2705. status = __vxge_hw_vpath_rts_table_set(vp,
  2706. VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY,
  2707. VXGE_HW_RTS_ACCESS_STEER_CTRL_DATA_STRUCT_SEL_RTH_GEN_CFG,
  2708. 0, data0, 0);
  2709. exit:
  2710. return status;
  2711. }
  2712. static void
  2713. vxge_hw_rts_rth_data0_data1_get(u32 j, u64 *data0, u64 *data1,
  2714. u16 flag, u8 *itable)
  2715. {
  2716. switch (flag) {
  2717. case 1:
  2718. *data0 = VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_NUM(j)|
  2719. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_ENTRY_EN |
  2720. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM0_BUCKET_DATA(
  2721. itable[j]);
  2722. case 2:
  2723. *data0 |=
  2724. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_NUM(j)|
  2725. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_ENTRY_EN |
  2726. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_ITEM1_BUCKET_DATA(
  2727. itable[j]);
  2728. case 3:
  2729. *data1 = VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_NUM(j)|
  2730. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_ENTRY_EN |
  2731. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM0_BUCKET_DATA(
  2732. itable[j]);
  2733. case 4:
  2734. *data1 |=
  2735. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_NUM(j)|
  2736. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_ENTRY_EN |
  2737. VXGE_HW_RTS_ACCESS_STEER_DATA1_RTH_ITEM1_BUCKET_DATA(
  2738. itable[j]);
  2739. default:
  2740. return;
  2741. }
  2742. }
  2743. /*
  2744. * vxge_hw_vpath_rts_rth_itable_set - Set/configure indirection table (IT).
  2745. */
  2746. enum vxge_hw_status vxge_hw_vpath_rts_rth_itable_set(
  2747. struct __vxge_hw_vpath_handle **vpath_handles,
  2748. u32 vpath_count,
  2749. u8 *mtable,
  2750. u8 *itable,
  2751. u32 itable_size)
  2752. {
  2753. u32 i, j, action, rts_table;
  2754. u64 data0;
  2755. u64 data1;
  2756. u32 max_entries;
  2757. enum vxge_hw_status status = VXGE_HW_OK;
  2758. struct __vxge_hw_vpath_handle *vp = vpath_handles[0];
  2759. if (vp == NULL) {
  2760. status = VXGE_HW_ERR_INVALID_HANDLE;
  2761. goto exit;
  2762. }
  2763. max_entries = (((u32)1) << itable_size);
  2764. if (vp->vpath->hldev->config.rth_it_type
  2765. == VXGE_HW_RTH_IT_TYPE_SOLO_IT) {
  2766. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2767. rts_table =
  2768. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_SOLO_IT;
  2769. for (j = 0; j < max_entries; j++) {
  2770. data1 = 0;
  2771. data0 =
  2772. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2773. itable[j]);
  2774. status = __vxge_hw_vpath_rts_table_set(vpath_handles[0],
  2775. action, rts_table, j, data0, data1);
  2776. if (status != VXGE_HW_OK)
  2777. goto exit;
  2778. }
  2779. for (j = 0; j < max_entries; j++) {
  2780. data1 = 0;
  2781. data0 =
  2782. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_ENTRY_EN |
  2783. VXGE_HW_RTS_ACCESS_STEER_DATA0_RTH_SOLO_IT_BUCKET_DATA(
  2784. itable[j]);
  2785. status = __vxge_hw_vpath_rts_table_set(
  2786. vpath_handles[mtable[itable[j]]], action,
  2787. rts_table, j, data0, data1);
  2788. if (status != VXGE_HW_OK)
  2789. goto exit;
  2790. }
  2791. } else {
  2792. action = VXGE_HW_RTS_ACCESS_STEER_CTRL_ACTION_WRITE_ENTRY;
  2793. rts_table =
  2794. VXGE_HW_RTS_ACS_STEER_CTRL_DATA_STRUCT_SEL_RTH_MULTI_IT;
  2795. for (i = 0; i < vpath_count; i++) {
  2796. for (j = 0; j < max_entries;) {
  2797. data0 = 0;
  2798. data1 = 0;
  2799. while (j < max_entries) {
  2800. if (mtable[itable[j]] != i) {
  2801. j++;
  2802. continue;
  2803. }
  2804. vxge_hw_rts_rth_data0_data1_get(j,
  2805. &data0, &data1, 1, itable);
  2806. j++;
  2807. break;
  2808. }
  2809. while (j < max_entries) {
  2810. if (mtable[itable[j]] != i) {
  2811. j++;
  2812. continue;
  2813. }
  2814. vxge_hw_rts_rth_data0_data1_get(j,
  2815. &data0, &data1, 2, itable);
  2816. j++;
  2817. break;
  2818. }
  2819. while (j < max_entries) {
  2820. if (mtable[itable[j]] != i) {
  2821. j++;
  2822. continue;
  2823. }
  2824. vxge_hw_rts_rth_data0_data1_get(j,
  2825. &data0, &data1, 3, itable);
  2826. j++;
  2827. break;
  2828. }
  2829. while (j < max_entries) {
  2830. if (mtable[itable[j]] != i) {
  2831. j++;
  2832. continue;
  2833. }
  2834. vxge_hw_rts_rth_data0_data1_get(j,
  2835. &data0, &data1, 4, itable);
  2836. j++;
  2837. break;
  2838. }
  2839. if (data0 != 0) {
  2840. status = __vxge_hw_vpath_rts_table_set(
  2841. vpath_handles[i],
  2842. action, rts_table,
  2843. 0, data0, data1);
  2844. if (status != VXGE_HW_OK)
  2845. goto exit;
  2846. }
  2847. }
  2848. }
  2849. }
  2850. exit:
  2851. return status;
  2852. }
  2853. /**
  2854. * vxge_hw_vpath_check_leak - Check for memory leak
  2855. * @ringh: Handle to the ring object used for receive
  2856. *
  2857. * If PRC_RXD_DOORBELL_VPn.NEW_QW_CNT is larger or equal to
  2858. * PRC_CFG6_VPn.RXD_SPAT then a leak has occurred.
  2859. * Returns: VXGE_HW_FAIL, if leak has occurred.
  2860. *
  2861. */
  2862. enum vxge_hw_status
  2863. vxge_hw_vpath_check_leak(struct __vxge_hw_ring *ring)
  2864. {
  2865. enum vxge_hw_status status = VXGE_HW_OK;
  2866. u64 rxd_new_count, rxd_spat;
  2867. if (ring == NULL)
  2868. return status;
  2869. rxd_new_count = readl(&ring->vp_reg->prc_rxd_doorbell);
  2870. rxd_spat = readq(&ring->vp_reg->prc_cfg6);
  2871. rxd_spat = VXGE_HW_PRC_CFG6_RXD_SPAT(rxd_spat);
  2872. if (rxd_new_count >= rxd_spat)
  2873. status = VXGE_HW_FAIL;
  2874. return status;
  2875. }
  2876. /*
  2877. * __vxge_hw_vpath_mgmt_read
  2878. * This routine reads the vpath_mgmt registers
  2879. */
  2880. static enum vxge_hw_status
  2881. __vxge_hw_vpath_mgmt_read(
  2882. struct __vxge_hw_device *hldev,
  2883. struct __vxge_hw_virtualpath *vpath)
  2884. {
  2885. u32 i, mtu = 0, max_pyld = 0;
  2886. u64 val64;
  2887. enum vxge_hw_status status = VXGE_HW_OK;
  2888. for (i = 0; i < VXGE_HW_MAC_MAX_MAC_PORT_ID; i++) {
  2889. val64 = readq(&vpath->vpmgmt_reg->
  2890. rxmac_cfg0_port_vpmgmt_clone[i]);
  2891. max_pyld =
  2892. (u32)
  2893. VXGE_HW_RXMAC_CFG0_PORT_VPMGMT_CLONE_GET_MAX_PYLD_LEN
  2894. (val64);
  2895. if (mtu < max_pyld)
  2896. mtu = max_pyld;
  2897. }
  2898. vpath->max_mtu = mtu + VXGE_HW_MAC_HEADER_MAX_SIZE;
  2899. val64 = readq(&vpath->vpmgmt_reg->xmac_vsport_choices_vp);
  2900. for (i = 0; i < VXGE_HW_MAX_VIRTUAL_PATHS; i++) {
  2901. if (val64 & vxge_mBIT(i))
  2902. vpath->vsport_number = i;
  2903. }
  2904. val64 = readq(&vpath->vpmgmt_reg->xgmac_gen_status_vpmgmt_clone);
  2905. if (val64 & VXGE_HW_XGMAC_GEN_STATUS_VPMGMT_CLONE_XMACJ_NTWK_OK)
  2906. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_UP);
  2907. else
  2908. VXGE_HW_DEVICE_LINK_STATE_SET(vpath->hldev, VXGE_HW_LINK_DOWN);
  2909. return status;
  2910. }
  2911. /*
  2912. * __vxge_hw_vpath_reset_check - Check if resetting the vpath completed
  2913. * This routine checks the vpath_rst_in_prog register to see if
  2914. * adapter completed the reset process for the vpath
  2915. */
  2916. enum vxge_hw_status
  2917. __vxge_hw_vpath_reset_check(struct __vxge_hw_virtualpath *vpath)
  2918. {
  2919. enum vxge_hw_status status;
  2920. status = __vxge_hw_device_register_poll(
  2921. &vpath->hldev->common_reg->vpath_rst_in_prog,
  2922. VXGE_HW_VPATH_RST_IN_PROG_VPATH_RST_IN_PROG(
  2923. 1 << (16 - vpath->vp_id)),
  2924. vpath->hldev->config.device_poll_millis);
  2925. return status;
  2926. }
  2927. /*
  2928. * __vxge_hw_vpath_reset
  2929. * This routine resets the vpath on the device
  2930. */
  2931. enum vxge_hw_status
  2932. __vxge_hw_vpath_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2933. {
  2934. u64 val64;
  2935. enum vxge_hw_status status = VXGE_HW_OK;
  2936. val64 = VXGE_HW_CMN_RSTHDLR_CFG0_SW_RESET_VPATH(1 << (16 - vp_id));
  2937. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  2938. &hldev->common_reg->cmn_rsthdlr_cfg0);
  2939. return status;
  2940. }
  2941. /*
  2942. * __vxge_hw_vpath_sw_reset
  2943. * This routine resets the vpath structures
  2944. */
  2945. enum vxge_hw_status
  2946. __vxge_hw_vpath_sw_reset(struct __vxge_hw_device *hldev, u32 vp_id)
  2947. {
  2948. enum vxge_hw_status status = VXGE_HW_OK;
  2949. struct __vxge_hw_virtualpath *vpath;
  2950. vpath = (struct __vxge_hw_virtualpath *)&hldev->virtual_paths[vp_id];
  2951. if (vpath->ringh) {
  2952. status = __vxge_hw_ring_reset(vpath->ringh);
  2953. if (status != VXGE_HW_OK)
  2954. goto exit;
  2955. }
  2956. if (vpath->fifoh)
  2957. status = __vxge_hw_fifo_reset(vpath->fifoh);
  2958. exit:
  2959. return status;
  2960. }
  2961. /*
  2962. * __vxge_hw_vpath_prc_configure
  2963. * This routine configures the prc registers of virtual path using the config
  2964. * passed
  2965. */
  2966. void
  2967. __vxge_hw_vpath_prc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  2968. {
  2969. u64 val64;
  2970. struct __vxge_hw_virtualpath *vpath;
  2971. struct vxge_hw_vp_config *vp_config;
  2972. struct vxge_hw_vpath_reg __iomem *vp_reg;
  2973. vpath = &hldev->virtual_paths[vp_id];
  2974. vp_reg = vpath->vp_reg;
  2975. vp_config = vpath->vp_config;
  2976. if (vp_config->ring.enable == VXGE_HW_RING_DISABLE)
  2977. return;
  2978. val64 = readq(&vp_reg->prc_cfg1);
  2979. val64 |= VXGE_HW_PRC_CFG1_RTI_TINT_DISABLE;
  2980. writeq(val64, &vp_reg->prc_cfg1);
  2981. val64 = readq(&vpath->vp_reg->prc_cfg6);
  2982. val64 |= VXGE_HW_PRC_CFG6_DOORBELL_MODE_EN;
  2983. writeq(val64, &vpath->vp_reg->prc_cfg6);
  2984. val64 = readq(&vp_reg->prc_cfg7);
  2985. if (vpath->vp_config->ring.scatter_mode !=
  2986. VXGE_HW_RING_SCATTER_MODE_USE_FLASH_DEFAULT) {
  2987. val64 &= ~VXGE_HW_PRC_CFG7_SCATTER_MODE(0x3);
  2988. switch (vpath->vp_config->ring.scatter_mode) {
  2989. case VXGE_HW_RING_SCATTER_MODE_A:
  2990. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2991. VXGE_HW_PRC_CFG7_SCATTER_MODE_A);
  2992. break;
  2993. case VXGE_HW_RING_SCATTER_MODE_B:
  2994. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2995. VXGE_HW_PRC_CFG7_SCATTER_MODE_B);
  2996. break;
  2997. case VXGE_HW_RING_SCATTER_MODE_C:
  2998. val64 |= VXGE_HW_PRC_CFG7_SCATTER_MODE(
  2999. VXGE_HW_PRC_CFG7_SCATTER_MODE_C);
  3000. break;
  3001. }
  3002. }
  3003. writeq(val64, &vp_reg->prc_cfg7);
  3004. writeq(VXGE_HW_PRC_CFG5_RXD0_ADD(
  3005. __vxge_hw_ring_first_block_address_get(
  3006. vpath->ringh) >> 3), &vp_reg->prc_cfg5);
  3007. val64 = readq(&vp_reg->prc_cfg4);
  3008. val64 |= VXGE_HW_PRC_CFG4_IN_SVC;
  3009. val64 &= ~VXGE_HW_PRC_CFG4_RING_MODE(0x3);
  3010. val64 |= VXGE_HW_PRC_CFG4_RING_MODE(
  3011. VXGE_HW_PRC_CFG4_RING_MODE_ONE_BUFFER);
  3012. if (hldev->config.rth_en == VXGE_HW_RTH_DISABLE)
  3013. val64 |= VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3014. else
  3015. val64 &= ~VXGE_HW_PRC_CFG4_RTH_DISABLE;
  3016. writeq(val64, &vp_reg->prc_cfg4);
  3017. return;
  3018. }
  3019. /*
  3020. * __vxge_hw_vpath_kdfc_configure
  3021. * This routine configures the kdfc registers of virtual path using the
  3022. * config passed
  3023. */
  3024. enum vxge_hw_status
  3025. __vxge_hw_vpath_kdfc_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3026. {
  3027. u64 val64;
  3028. u64 vpath_stride;
  3029. enum vxge_hw_status status = VXGE_HW_OK;
  3030. struct __vxge_hw_virtualpath *vpath;
  3031. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3032. vpath = &hldev->virtual_paths[vp_id];
  3033. vp_reg = vpath->vp_reg;
  3034. status = __vxge_hw_kdfc_swapper_set(hldev->legacy_reg, vp_reg);
  3035. if (status != VXGE_HW_OK)
  3036. goto exit;
  3037. val64 = readq(&vp_reg->kdfc_drbl_triplet_total);
  3038. vpath->max_kdfc_db =
  3039. (u32)VXGE_HW_KDFC_DRBL_TRIPLET_TOTAL_GET_KDFC_MAX_SIZE(
  3040. val64+1)/2;
  3041. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3042. vpath->max_nofl_db = vpath->max_kdfc_db;
  3043. if (vpath->max_nofl_db <
  3044. ((vpath->vp_config->fifo.memblock_size /
  3045. (vpath->vp_config->fifo.max_frags *
  3046. sizeof(struct vxge_hw_fifo_txd))) *
  3047. vpath->vp_config->fifo.fifo_blocks)) {
  3048. return VXGE_HW_BADCFG_FIFO_BLOCKS;
  3049. }
  3050. val64 = VXGE_HW_KDFC_FIFO_TRPL_PARTITION_LENGTH_0(
  3051. (vpath->max_nofl_db*2)-1);
  3052. }
  3053. writeq(val64, &vp_reg->kdfc_fifo_trpl_partition);
  3054. writeq(VXGE_HW_KDFC_FIFO_TRPL_CTRL_TRIPLET_ENABLE,
  3055. &vp_reg->kdfc_fifo_trpl_ctrl);
  3056. val64 = readq(&vp_reg->kdfc_trpl_fifo_0_ctrl);
  3057. val64 &= ~(VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(0x3) |
  3058. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0xFF));
  3059. val64 |= VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE(
  3060. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_MODE_NON_OFFLOAD_ONLY) |
  3061. #ifndef __BIG_ENDIAN
  3062. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SWAP_EN |
  3063. #endif
  3064. VXGE_HW_KDFC_TRPL_FIFO_0_CTRL_SELECT(0);
  3065. writeq(val64, &vp_reg->kdfc_trpl_fifo_0_ctrl);
  3066. writeq((u64)0, &vp_reg->kdfc_trpl_fifo_0_wb_address);
  3067. wmb();
  3068. vpath_stride = readq(&hldev->toc_reg->toc_kdfc_vpath_stride);
  3069. vpath->nofl_db =
  3070. (struct __vxge_hw_non_offload_db_wrapper __iomem *)
  3071. (hldev->kdfc + (vp_id *
  3072. VXGE_HW_TOC_KDFC_VPATH_STRIDE_GET_TOC_KDFC_VPATH_STRIDE(
  3073. vpath_stride)));
  3074. exit:
  3075. return status;
  3076. }
  3077. /*
  3078. * __vxge_hw_vpath_mac_configure
  3079. * This routine configures the mac of virtual path using the config passed
  3080. */
  3081. enum vxge_hw_status
  3082. __vxge_hw_vpath_mac_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3083. {
  3084. u64 val64;
  3085. enum vxge_hw_status status = VXGE_HW_OK;
  3086. struct __vxge_hw_virtualpath *vpath;
  3087. struct vxge_hw_vp_config *vp_config;
  3088. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3089. vpath = &hldev->virtual_paths[vp_id];
  3090. vp_reg = vpath->vp_reg;
  3091. vp_config = vpath->vp_config;
  3092. writeq(VXGE_HW_XMAC_VSPORT_CHOICE_VSPORT_NUMBER(
  3093. vpath->vsport_number), &vp_reg->xmac_vsport_choice);
  3094. if (vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3095. val64 = readq(&vp_reg->xmac_rpa_vcfg);
  3096. if (vp_config->rpa_strip_vlan_tag !=
  3097. VXGE_HW_VPATH_RPA_STRIP_VLAN_TAG_USE_FLASH_DEFAULT) {
  3098. if (vp_config->rpa_strip_vlan_tag)
  3099. val64 |= VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3100. else
  3101. val64 &= ~VXGE_HW_XMAC_RPA_VCFG_STRIP_VLAN_TAG;
  3102. }
  3103. writeq(val64, &vp_reg->xmac_rpa_vcfg);
  3104. val64 = readq(&vp_reg->rxmac_vcfg0);
  3105. if (vp_config->mtu !=
  3106. VXGE_HW_VPATH_USE_FLASH_DEFAULT_INITIAL_MTU) {
  3107. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3108. if ((vp_config->mtu +
  3109. VXGE_HW_MAC_HEADER_MAX_SIZE) < vpath->max_mtu)
  3110. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3111. vp_config->mtu +
  3112. VXGE_HW_MAC_HEADER_MAX_SIZE);
  3113. else
  3114. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(
  3115. vpath->max_mtu);
  3116. }
  3117. writeq(val64, &vp_reg->rxmac_vcfg0);
  3118. val64 = readq(&vp_reg->rxmac_vcfg1);
  3119. val64 &= ~(VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(0x3) |
  3120. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE);
  3121. if (hldev->config.rth_it_type ==
  3122. VXGE_HW_RTH_IT_TYPE_MULTI_IT) {
  3123. val64 |= VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_BD_MODE(
  3124. 0x2) |
  3125. VXGE_HW_RXMAC_VCFG1_RTS_RTH_MULTI_IT_EN_MODE;
  3126. }
  3127. writeq(val64, &vp_reg->rxmac_vcfg1);
  3128. }
  3129. return status;
  3130. }
  3131. /*
  3132. * __vxge_hw_vpath_tim_configure
  3133. * This routine configures the tim registers of virtual path using the config
  3134. * passed
  3135. */
  3136. enum vxge_hw_status
  3137. __vxge_hw_vpath_tim_configure(struct __vxge_hw_device *hldev, u32 vp_id)
  3138. {
  3139. u64 val64;
  3140. enum vxge_hw_status status = VXGE_HW_OK;
  3141. struct __vxge_hw_virtualpath *vpath;
  3142. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3143. struct vxge_hw_vp_config *config;
  3144. vpath = &hldev->virtual_paths[vp_id];
  3145. vp_reg = vpath->vp_reg;
  3146. config = vpath->vp_config;
  3147. writeq((u64)0, &vp_reg->tim_dest_addr);
  3148. writeq((u64)0, &vp_reg->tim_vpath_map);
  3149. writeq((u64)0, &vp_reg->tim_bitmap);
  3150. writeq((u64)0, &vp_reg->tim_remap);
  3151. if (config->ring.enable == VXGE_HW_RING_ENABLE)
  3152. writeq(VXGE_HW_TIM_RING_ASSN_INT_NUM(
  3153. (vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3154. VXGE_HW_VPATH_INTR_RX), &vp_reg->tim_ring_assn);
  3155. val64 = readq(&vp_reg->tim_pci_cfg);
  3156. val64 |= VXGE_HW_TIM_PCI_CFG_ADD_PAD;
  3157. writeq(val64, &vp_reg->tim_pci_cfg);
  3158. if (config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3159. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3160. if (config->tti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3161. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3162. 0x3ffffff);
  3163. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3164. config->tti.btimer_val);
  3165. }
  3166. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3167. if (config->tti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3168. if (config->tti.timer_ac_en)
  3169. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3170. else
  3171. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3172. }
  3173. if (config->tti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3174. if (config->tti.timer_ci_en)
  3175. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3176. else
  3177. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3178. }
  3179. if (config->tti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3180. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3181. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3182. config->tti.urange_a);
  3183. }
  3184. if (config->tti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3185. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3186. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3187. config->tti.urange_b);
  3188. }
  3189. if (config->tti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3190. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3191. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3192. config->tti.urange_c);
  3193. }
  3194. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_TX]);
  3195. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3196. if (config->tti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3197. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3198. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3199. config->tti.uec_a);
  3200. }
  3201. if (config->tti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3202. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3203. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3204. config->tti.uec_b);
  3205. }
  3206. if (config->tti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3207. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3208. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3209. config->tti.uec_c);
  3210. }
  3211. if (config->tti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3212. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3213. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3214. config->tti.uec_d);
  3215. }
  3216. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_TX]);
  3217. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3218. if (config->tti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3219. if (config->tti.timer_ri_en)
  3220. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3221. else
  3222. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3223. }
  3224. if (config->tti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3225. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3226. 0x3ffffff);
  3227. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3228. config->tti.rtimer_val);
  3229. }
  3230. if (config->tti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3231. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3232. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3233. config->tti.util_sel);
  3234. }
  3235. if (config->tti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3236. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3237. 0x3ffffff);
  3238. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3239. config->tti.ltimer_val);
  3240. }
  3241. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_TX]);
  3242. }
  3243. if (config->ring.enable == VXGE_HW_RING_ENABLE) {
  3244. val64 = readq(&vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3245. if (config->rti.btimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3246. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3247. 0x3ffffff);
  3248. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_BTIMER_VAL(
  3249. config->rti.btimer_val);
  3250. }
  3251. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_BITMP_EN;
  3252. if (config->rti.timer_ac_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3253. if (config->rti.timer_ac_en)
  3254. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3255. else
  3256. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_AC;
  3257. }
  3258. if (config->rti.timer_ci_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3259. if (config->rti.timer_ci_en)
  3260. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3261. else
  3262. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_TIMER_CI;
  3263. }
  3264. if (config->rti.urange_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3265. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(0x3f);
  3266. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_A(
  3267. config->rti.urange_a);
  3268. }
  3269. if (config->rti.urange_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3270. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(0x3f);
  3271. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_B(
  3272. config->rti.urange_b);
  3273. }
  3274. if (config->rti.urange_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3275. val64 &= ~VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(0x3f);
  3276. val64 |= VXGE_HW_TIM_CFG1_INT_NUM_URNG_C(
  3277. config->rti.urange_c);
  3278. }
  3279. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_RX]);
  3280. val64 = readq(&vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3281. if (config->rti.uec_a != VXGE_HW_USE_FLASH_DEFAULT) {
  3282. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(0xffff);
  3283. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_A(
  3284. config->rti.uec_a);
  3285. }
  3286. if (config->rti.uec_b != VXGE_HW_USE_FLASH_DEFAULT) {
  3287. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(0xffff);
  3288. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_B(
  3289. config->rti.uec_b);
  3290. }
  3291. if (config->rti.uec_c != VXGE_HW_USE_FLASH_DEFAULT) {
  3292. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(0xffff);
  3293. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_C(
  3294. config->rti.uec_c);
  3295. }
  3296. if (config->rti.uec_d != VXGE_HW_USE_FLASH_DEFAULT) {
  3297. val64 &= ~VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(0xffff);
  3298. val64 |= VXGE_HW_TIM_CFG2_INT_NUM_UEC_D(
  3299. config->rti.uec_d);
  3300. }
  3301. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_RX]);
  3302. val64 = readq(&vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3303. if (config->rti.timer_ri_en != VXGE_HW_USE_FLASH_DEFAULT) {
  3304. if (config->rti.timer_ri_en)
  3305. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3306. else
  3307. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_TIMER_RI;
  3308. }
  3309. if (config->rti.rtimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3310. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3311. 0x3ffffff);
  3312. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_RTIMER_VAL(
  3313. config->rti.rtimer_val);
  3314. }
  3315. if (config->rti.util_sel != VXGE_HW_USE_FLASH_DEFAULT) {
  3316. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(0x3f);
  3317. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_UTIL_SEL(
  3318. config->rti.util_sel);
  3319. }
  3320. if (config->rti.ltimer_val != VXGE_HW_USE_FLASH_DEFAULT) {
  3321. val64 &= ~VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3322. 0x3ffffff);
  3323. val64 |= VXGE_HW_TIM_CFG3_INT_NUM_LTIMER_VAL(
  3324. config->rti.ltimer_val);
  3325. }
  3326. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_RX]);
  3327. }
  3328. val64 = 0;
  3329. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3330. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3331. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_EINTA]);
  3332. writeq(val64, &vp_reg->tim_cfg1_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3333. writeq(val64, &vp_reg->tim_cfg2_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3334. writeq(val64, &vp_reg->tim_cfg3_int_num[VXGE_HW_VPATH_INTR_BMAP]);
  3335. return status;
  3336. }
  3337. /*
  3338. * __vxge_hw_vpath_initialize
  3339. * This routine is the final phase of init which initializes the
  3340. * registers of the vpath using the configuration passed.
  3341. */
  3342. enum vxge_hw_status
  3343. __vxge_hw_vpath_initialize(struct __vxge_hw_device *hldev, u32 vp_id)
  3344. {
  3345. u64 val64;
  3346. u32 val32;
  3347. enum vxge_hw_status status = VXGE_HW_OK;
  3348. struct __vxge_hw_virtualpath *vpath;
  3349. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3350. vpath = &hldev->virtual_paths[vp_id];
  3351. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3352. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3353. goto exit;
  3354. }
  3355. vp_reg = vpath->vp_reg;
  3356. status = __vxge_hw_vpath_swapper_set(vpath->vp_reg);
  3357. if (status != VXGE_HW_OK)
  3358. goto exit;
  3359. status = __vxge_hw_vpath_mac_configure(hldev, vp_id);
  3360. if (status != VXGE_HW_OK)
  3361. goto exit;
  3362. status = __vxge_hw_vpath_kdfc_configure(hldev, vp_id);
  3363. if (status != VXGE_HW_OK)
  3364. goto exit;
  3365. status = __vxge_hw_vpath_tim_configure(hldev, vp_id);
  3366. if (status != VXGE_HW_OK)
  3367. goto exit;
  3368. writeq(0, &vp_reg->gendma_int);
  3369. val64 = readq(&vp_reg->rtdma_rd_optimization_ctrl);
  3370. /* Get MRRS value from device control */
  3371. status = __vxge_hw_vpath_pci_read(vpath, 1, 0x78, &val32);
  3372. if (status == VXGE_HW_OK) {
  3373. val32 = (val32 & VXGE_HW_PCI_EXP_DEVCTL_READRQ) >> 12;
  3374. val64 &=
  3375. ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(7));
  3376. val64 |=
  3377. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_FILL_THRESH(val32);
  3378. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_WAIT_FOR_SPACE;
  3379. }
  3380. val64 &= ~(VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(7));
  3381. val64 |=
  3382. VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY(
  3383. VXGE_HW_MAX_PAYLOAD_SIZE_512);
  3384. val64 |= VXGE_HW_RTDMA_RD_OPTIMIZATION_CTRL_FB_ADDR_BDRY_EN;
  3385. writeq(val64, &vp_reg->rtdma_rd_optimization_ctrl);
  3386. exit:
  3387. return status;
  3388. }
  3389. /*
  3390. * __vxge_hw_vp_initialize - Initialize Virtual Path structure
  3391. * This routine is the initial phase of init which resets the vpath and
  3392. * initializes the software support structures.
  3393. */
  3394. enum vxge_hw_status
  3395. __vxge_hw_vp_initialize(struct __vxge_hw_device *hldev, u32 vp_id,
  3396. struct vxge_hw_vp_config *config)
  3397. {
  3398. struct __vxge_hw_virtualpath *vpath;
  3399. enum vxge_hw_status status = VXGE_HW_OK;
  3400. if (!(hldev->vpath_assignments & vxge_mBIT(vp_id))) {
  3401. status = VXGE_HW_ERR_VPATH_NOT_AVAILABLE;
  3402. goto exit;
  3403. }
  3404. vpath = &hldev->virtual_paths[vp_id];
  3405. vpath->vp_id = vp_id;
  3406. vpath->vp_open = VXGE_HW_VP_OPEN;
  3407. vpath->hldev = hldev;
  3408. vpath->vp_config = config;
  3409. vpath->vp_reg = hldev->vpath_reg[vp_id];
  3410. vpath->vpmgmt_reg = hldev->vpmgmt_reg[vp_id];
  3411. __vxge_hw_vpath_reset(hldev, vp_id);
  3412. status = __vxge_hw_vpath_reset_check(vpath);
  3413. if (status != VXGE_HW_OK) {
  3414. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3415. goto exit;
  3416. }
  3417. status = __vxge_hw_vpath_mgmt_read(hldev, vpath);
  3418. if (status != VXGE_HW_OK) {
  3419. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3420. goto exit;
  3421. }
  3422. INIT_LIST_HEAD(&vpath->vpath_handles);
  3423. vpath->sw_stats = &hldev->stats.sw_dev_info_stats.vpath_info[vp_id];
  3424. VXGE_HW_DEVICE_TIM_INT_MASK_SET(hldev->tim_int_mask0,
  3425. hldev->tim_int_mask1, vp_id);
  3426. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3427. if (status != VXGE_HW_OK)
  3428. __vxge_hw_vp_terminate(hldev, vp_id);
  3429. exit:
  3430. return status;
  3431. }
  3432. /*
  3433. * __vxge_hw_vp_terminate - Terminate Virtual Path structure
  3434. * This routine closes all channels it opened and freeup memory
  3435. */
  3436. void
  3437. __vxge_hw_vp_terminate(struct __vxge_hw_device *hldev, u32 vp_id)
  3438. {
  3439. struct __vxge_hw_virtualpath *vpath;
  3440. vpath = &hldev->virtual_paths[vp_id];
  3441. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN)
  3442. goto exit;
  3443. VXGE_HW_DEVICE_TIM_INT_MASK_RESET(vpath->hldev->tim_int_mask0,
  3444. vpath->hldev->tim_int_mask1, vpath->vp_id);
  3445. hldev->stats.hw_dev_info_stats.vpath_info[vpath->vp_id] = NULL;
  3446. memset(vpath, 0, sizeof(struct __vxge_hw_virtualpath));
  3447. exit:
  3448. return;
  3449. }
  3450. /*
  3451. * vxge_hw_vpath_mtu_set - Set MTU.
  3452. * Set new MTU value. Example, to use jumbo frames:
  3453. * vxge_hw_vpath_mtu_set(my_device, 9600);
  3454. */
  3455. enum vxge_hw_status
  3456. vxge_hw_vpath_mtu_set(struct __vxge_hw_vpath_handle *vp, u32 new_mtu)
  3457. {
  3458. u64 val64;
  3459. enum vxge_hw_status status = VXGE_HW_OK;
  3460. struct __vxge_hw_virtualpath *vpath;
  3461. if (vp == NULL) {
  3462. status = VXGE_HW_ERR_INVALID_HANDLE;
  3463. goto exit;
  3464. }
  3465. vpath = vp->vpath;
  3466. new_mtu += VXGE_HW_MAC_HEADER_MAX_SIZE;
  3467. if ((new_mtu < VXGE_HW_MIN_MTU) || (new_mtu > vpath->max_mtu))
  3468. status = VXGE_HW_ERR_INVALID_MTU_SIZE;
  3469. val64 = readq(&vpath->vp_reg->rxmac_vcfg0);
  3470. val64 &= ~VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(0x3fff);
  3471. val64 |= VXGE_HW_RXMAC_VCFG0_RTS_MAX_FRM_LEN(new_mtu);
  3472. writeq(val64, &vpath->vp_reg->rxmac_vcfg0);
  3473. vpath->vp_config->mtu = new_mtu - VXGE_HW_MAC_HEADER_MAX_SIZE;
  3474. exit:
  3475. return status;
  3476. }
  3477. /*
  3478. * vxge_hw_vpath_open - Open a virtual path on a given adapter
  3479. * This function is used to open access to virtual path of an
  3480. * adapter for offload, GRO operations. This function returns
  3481. * synchronously.
  3482. */
  3483. enum vxge_hw_status
  3484. vxge_hw_vpath_open(struct __vxge_hw_device *hldev,
  3485. struct vxge_hw_vpath_attr *attr,
  3486. struct __vxge_hw_vpath_handle **vpath_handle)
  3487. {
  3488. struct __vxge_hw_virtualpath *vpath;
  3489. struct __vxge_hw_vpath_handle *vp;
  3490. enum vxge_hw_status status;
  3491. vpath = &hldev->virtual_paths[attr->vp_id];
  3492. if (vpath->vp_open == VXGE_HW_VP_OPEN) {
  3493. status = VXGE_HW_ERR_INVALID_STATE;
  3494. goto vpath_open_exit1;
  3495. }
  3496. status = __vxge_hw_vp_initialize(hldev, attr->vp_id,
  3497. &hldev->config.vp_config[attr->vp_id]);
  3498. if (status != VXGE_HW_OK)
  3499. goto vpath_open_exit1;
  3500. vp = (struct __vxge_hw_vpath_handle *)
  3501. vmalloc(sizeof(struct __vxge_hw_vpath_handle));
  3502. if (vp == NULL) {
  3503. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3504. goto vpath_open_exit2;
  3505. }
  3506. memset(vp, 0, sizeof(struct __vxge_hw_vpath_handle));
  3507. vp->vpath = vpath;
  3508. if (vpath->vp_config->fifo.enable == VXGE_HW_FIFO_ENABLE) {
  3509. status = __vxge_hw_fifo_create(vp, &attr->fifo_attr);
  3510. if (status != VXGE_HW_OK)
  3511. goto vpath_open_exit6;
  3512. }
  3513. if (vpath->vp_config->ring.enable == VXGE_HW_RING_ENABLE) {
  3514. status = __vxge_hw_ring_create(vp, &attr->ring_attr);
  3515. if (status != VXGE_HW_OK)
  3516. goto vpath_open_exit7;
  3517. __vxge_hw_vpath_prc_configure(hldev, attr->vp_id);
  3518. }
  3519. vpath->fifoh->tx_intr_num =
  3520. (attr->vp_id * VXGE_HW_MAX_INTR_PER_VP) +
  3521. VXGE_HW_VPATH_INTR_TX;
  3522. vpath->stats_block = __vxge_hw_blockpool_block_allocate(hldev,
  3523. VXGE_HW_BLOCK_SIZE);
  3524. if (vpath->stats_block == NULL) {
  3525. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3526. goto vpath_open_exit8;
  3527. }
  3528. vpath->hw_stats = (struct vxge_hw_vpath_stats_hw_info *)vpath->
  3529. stats_block->memblock;
  3530. memset(vpath->hw_stats, 0,
  3531. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3532. hldev->stats.hw_dev_info_stats.vpath_info[attr->vp_id] =
  3533. vpath->hw_stats;
  3534. vpath->hw_stats_sav =
  3535. &hldev->stats.hw_dev_info_stats.vpath_info_sav[attr->vp_id];
  3536. memset(vpath->hw_stats_sav, 0,
  3537. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3538. writeq(vpath->stats_block->dma_addr, &vpath->vp_reg->stats_cfg);
  3539. status = vxge_hw_vpath_stats_enable(vp);
  3540. if (status != VXGE_HW_OK)
  3541. goto vpath_open_exit8;
  3542. list_add(&vp->item, &vpath->vpath_handles);
  3543. hldev->vpaths_deployed |= vxge_mBIT(vpath->vp_id);
  3544. *vpath_handle = vp;
  3545. attr->fifo_attr.userdata = vpath->fifoh;
  3546. attr->ring_attr.userdata = vpath->ringh;
  3547. return VXGE_HW_OK;
  3548. vpath_open_exit8:
  3549. if (vpath->ringh != NULL)
  3550. __vxge_hw_ring_delete(vp);
  3551. vpath_open_exit7:
  3552. if (vpath->fifoh != NULL)
  3553. __vxge_hw_fifo_delete(vp);
  3554. vpath_open_exit6:
  3555. vfree(vp);
  3556. vpath_open_exit2:
  3557. __vxge_hw_vp_terminate(hldev, attr->vp_id);
  3558. vpath_open_exit1:
  3559. return status;
  3560. }
  3561. /**
  3562. * vxge_hw_vpath_rx_doorbell_post - Close the handle got from previous vpath
  3563. * (vpath) open
  3564. * @vp: Handle got from previous vpath open
  3565. *
  3566. * This function is used to close access to virtual path opened
  3567. * earlier.
  3568. */
  3569. void
  3570. vxge_hw_vpath_rx_doorbell_init(struct __vxge_hw_vpath_handle *vp)
  3571. {
  3572. struct __vxge_hw_virtualpath *vpath = NULL;
  3573. u64 new_count, val64, val164;
  3574. struct __vxge_hw_ring *ring;
  3575. vpath = vp->vpath;
  3576. ring = vpath->ringh;
  3577. new_count = readq(&vpath->vp_reg->rxdmem_size);
  3578. new_count &= 0x1fff;
  3579. val164 = (VXGE_HW_RXDMEM_SIZE_PRC_RXDMEM_SIZE(new_count));
  3580. writeq(VXGE_HW_PRC_RXD_DOORBELL_NEW_QW_CNT(val164),
  3581. &vpath->vp_reg->prc_rxd_doorbell);
  3582. readl(&vpath->vp_reg->prc_rxd_doorbell);
  3583. val164 /= 2;
  3584. val64 = readq(&vpath->vp_reg->prc_cfg6);
  3585. val64 = VXGE_HW_PRC_CFG6_RXD_SPAT(val64);
  3586. val64 &= 0x1ff;
  3587. /*
  3588. * Each RxD is of 4 qwords
  3589. */
  3590. new_count -= (val64 + 1);
  3591. val64 = min(val164, new_count) / 4;
  3592. ring->rxds_limit = min(ring->rxds_limit, val64);
  3593. if (ring->rxds_limit < 4)
  3594. ring->rxds_limit = 4;
  3595. }
  3596. /*
  3597. * vxge_hw_vpath_close - Close the handle got from previous vpath (vpath) open
  3598. * This function is used to close access to virtual path opened
  3599. * earlier.
  3600. */
  3601. enum vxge_hw_status vxge_hw_vpath_close(struct __vxge_hw_vpath_handle *vp)
  3602. {
  3603. struct __vxge_hw_virtualpath *vpath = NULL;
  3604. struct __vxge_hw_device *devh = NULL;
  3605. u32 vp_id = vp->vpath->vp_id;
  3606. u32 is_empty = TRUE;
  3607. enum vxge_hw_status status = VXGE_HW_OK;
  3608. vpath = vp->vpath;
  3609. devh = vpath->hldev;
  3610. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3611. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3612. goto vpath_close_exit;
  3613. }
  3614. list_del(&vp->item);
  3615. if (!list_empty(&vpath->vpath_handles)) {
  3616. list_add(&vp->item, &vpath->vpath_handles);
  3617. is_empty = FALSE;
  3618. }
  3619. if (!is_empty) {
  3620. status = VXGE_HW_FAIL;
  3621. goto vpath_close_exit;
  3622. }
  3623. devh->vpaths_deployed &= ~vxge_mBIT(vp_id);
  3624. if (vpath->ringh != NULL)
  3625. __vxge_hw_ring_delete(vp);
  3626. if (vpath->fifoh != NULL)
  3627. __vxge_hw_fifo_delete(vp);
  3628. if (vpath->stats_block != NULL)
  3629. __vxge_hw_blockpool_block_free(devh, vpath->stats_block);
  3630. vfree(vp);
  3631. __vxge_hw_vp_terminate(devh, vp_id);
  3632. vpath->vp_open = VXGE_HW_VP_NOT_OPEN;
  3633. vpath_close_exit:
  3634. return status;
  3635. }
  3636. /*
  3637. * vxge_hw_vpath_reset - Resets vpath
  3638. * This function is used to request a reset of vpath
  3639. */
  3640. enum vxge_hw_status vxge_hw_vpath_reset(struct __vxge_hw_vpath_handle *vp)
  3641. {
  3642. enum vxge_hw_status status;
  3643. u32 vp_id;
  3644. struct __vxge_hw_virtualpath *vpath = vp->vpath;
  3645. vp_id = vpath->vp_id;
  3646. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3647. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3648. goto exit;
  3649. }
  3650. status = __vxge_hw_vpath_reset(vpath->hldev, vp_id);
  3651. if (status == VXGE_HW_OK)
  3652. vpath->sw_stats->soft_reset_cnt++;
  3653. exit:
  3654. return status;
  3655. }
  3656. /*
  3657. * vxge_hw_vpath_recover_from_reset - Poll for reset complete and re-initialize.
  3658. * This function poll's for the vpath reset completion and re initializes
  3659. * the vpath.
  3660. */
  3661. enum vxge_hw_status
  3662. vxge_hw_vpath_recover_from_reset(struct __vxge_hw_vpath_handle *vp)
  3663. {
  3664. struct __vxge_hw_virtualpath *vpath = NULL;
  3665. enum vxge_hw_status status;
  3666. struct __vxge_hw_device *hldev;
  3667. u32 vp_id;
  3668. vp_id = vp->vpath->vp_id;
  3669. vpath = vp->vpath;
  3670. hldev = vpath->hldev;
  3671. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3672. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3673. goto exit;
  3674. }
  3675. status = __vxge_hw_vpath_reset_check(vpath);
  3676. if (status != VXGE_HW_OK)
  3677. goto exit;
  3678. status = __vxge_hw_vpath_sw_reset(hldev, vp_id);
  3679. if (status != VXGE_HW_OK)
  3680. goto exit;
  3681. status = __vxge_hw_vpath_initialize(hldev, vp_id);
  3682. if (status != VXGE_HW_OK)
  3683. goto exit;
  3684. if (vpath->ringh != NULL)
  3685. __vxge_hw_vpath_prc_configure(hldev, vp_id);
  3686. memset(vpath->hw_stats, 0,
  3687. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3688. memset(vpath->hw_stats_sav, 0,
  3689. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3690. writeq(vpath->stats_block->dma_addr,
  3691. &vpath->vp_reg->stats_cfg);
  3692. status = vxge_hw_vpath_stats_enable(vp);
  3693. exit:
  3694. return status;
  3695. }
  3696. /*
  3697. * vxge_hw_vpath_enable - Enable vpath.
  3698. * This routine clears the vpath reset thereby enabling a vpath
  3699. * to start forwarding frames and generating interrupts.
  3700. */
  3701. void
  3702. vxge_hw_vpath_enable(struct __vxge_hw_vpath_handle *vp)
  3703. {
  3704. struct __vxge_hw_device *hldev;
  3705. u64 val64;
  3706. hldev = vp->vpath->hldev;
  3707. val64 = VXGE_HW_CMN_RSTHDLR_CFG1_CLR_VPATH_RESET(
  3708. 1 << (16 - vp->vpath->vp_id));
  3709. __vxge_hw_pio_mem_write32_upper((u32)vxge_bVALn(val64, 0, 32),
  3710. &hldev->common_reg->cmn_rsthdlr_cfg1);
  3711. }
  3712. /*
  3713. * vxge_hw_vpath_stats_enable - Enable vpath h/wstatistics.
  3714. * Enable the DMA vpath statistics. The function is to be called to re-enable
  3715. * the adapter to update stats into the host memory
  3716. */
  3717. enum vxge_hw_status
  3718. vxge_hw_vpath_stats_enable(struct __vxge_hw_vpath_handle *vp)
  3719. {
  3720. enum vxge_hw_status status = VXGE_HW_OK;
  3721. struct __vxge_hw_virtualpath *vpath;
  3722. vpath = vp->vpath;
  3723. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3724. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3725. goto exit;
  3726. }
  3727. memcpy(vpath->hw_stats_sav, vpath->hw_stats,
  3728. sizeof(struct vxge_hw_vpath_stats_hw_info));
  3729. status = __vxge_hw_vpath_stats_get(vpath, vpath->hw_stats);
  3730. exit:
  3731. return status;
  3732. }
  3733. /*
  3734. * __vxge_hw_vpath_stats_access - Get the statistics from the given location
  3735. * and offset and perform an operation
  3736. */
  3737. enum vxge_hw_status
  3738. __vxge_hw_vpath_stats_access(struct __vxge_hw_virtualpath *vpath,
  3739. u32 operation, u32 offset, u64 *stat)
  3740. {
  3741. u64 val64;
  3742. enum vxge_hw_status status = VXGE_HW_OK;
  3743. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3744. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3745. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3746. goto vpath_stats_access_exit;
  3747. }
  3748. vp_reg = vpath->vp_reg;
  3749. val64 = VXGE_HW_XMAC_STATS_ACCESS_CMD_OP(operation) |
  3750. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE |
  3751. VXGE_HW_XMAC_STATS_ACCESS_CMD_OFFSET_SEL(offset);
  3752. status = __vxge_hw_pio_mem_write64(val64,
  3753. &vp_reg->xmac_stats_access_cmd,
  3754. VXGE_HW_XMAC_STATS_ACCESS_CMD_STROBE,
  3755. vpath->hldev->config.device_poll_millis);
  3756. if ((status == VXGE_HW_OK) && (operation == VXGE_HW_STATS_OP_READ))
  3757. *stat = readq(&vp_reg->xmac_stats_access_data);
  3758. else
  3759. *stat = 0;
  3760. vpath_stats_access_exit:
  3761. return status;
  3762. }
  3763. /*
  3764. * __vxge_hw_vpath_xmac_tx_stats_get - Get the TX Statistics of a vpath
  3765. */
  3766. enum vxge_hw_status
  3767. __vxge_hw_vpath_xmac_tx_stats_get(
  3768. struct __vxge_hw_virtualpath *vpath,
  3769. struct vxge_hw_xmac_vpath_tx_stats *vpath_tx_stats)
  3770. {
  3771. u64 *val64;
  3772. int i;
  3773. u32 offset = VXGE_HW_STATS_VPATH_TX_OFFSET;
  3774. enum vxge_hw_status status = VXGE_HW_OK;
  3775. val64 = (u64 *) vpath_tx_stats;
  3776. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3777. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3778. goto exit;
  3779. }
  3780. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_tx_stats) / 8; i++) {
  3781. status = __vxge_hw_vpath_stats_access(vpath,
  3782. VXGE_HW_STATS_OP_READ,
  3783. offset, val64);
  3784. if (status != VXGE_HW_OK)
  3785. goto exit;
  3786. offset++;
  3787. val64++;
  3788. }
  3789. exit:
  3790. return status;
  3791. }
  3792. /*
  3793. * __vxge_hw_vpath_xmac_rx_stats_get - Get the RX Statistics of a vpath
  3794. */
  3795. enum vxge_hw_status
  3796. __vxge_hw_vpath_xmac_rx_stats_get(struct __vxge_hw_virtualpath *vpath,
  3797. struct vxge_hw_xmac_vpath_rx_stats *vpath_rx_stats)
  3798. {
  3799. u64 *val64;
  3800. enum vxge_hw_status status = VXGE_HW_OK;
  3801. int i;
  3802. u32 offset = VXGE_HW_STATS_VPATH_RX_OFFSET;
  3803. val64 = (u64 *) vpath_rx_stats;
  3804. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3805. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3806. goto exit;
  3807. }
  3808. for (i = 0; i < sizeof(struct vxge_hw_xmac_vpath_rx_stats) / 8; i++) {
  3809. status = __vxge_hw_vpath_stats_access(vpath,
  3810. VXGE_HW_STATS_OP_READ,
  3811. offset >> 3, val64);
  3812. if (status != VXGE_HW_OK)
  3813. goto exit;
  3814. offset += 8;
  3815. val64++;
  3816. }
  3817. exit:
  3818. return status;
  3819. }
  3820. /*
  3821. * __vxge_hw_vpath_stats_get - Get the vpath hw statistics.
  3822. */
  3823. enum vxge_hw_status __vxge_hw_vpath_stats_get(
  3824. struct __vxge_hw_virtualpath *vpath,
  3825. struct vxge_hw_vpath_stats_hw_info *hw_stats)
  3826. {
  3827. u64 val64;
  3828. enum vxge_hw_status status = VXGE_HW_OK;
  3829. struct vxge_hw_vpath_reg __iomem *vp_reg;
  3830. if (vpath->vp_open == VXGE_HW_VP_NOT_OPEN) {
  3831. status = VXGE_HW_ERR_VPATH_NOT_OPEN;
  3832. goto exit;
  3833. }
  3834. vp_reg = vpath->vp_reg;
  3835. val64 = readq(&vp_reg->vpath_debug_stats0);
  3836. hw_stats->ini_num_mwr_sent =
  3837. (u32)VXGE_HW_VPATH_DEBUG_STATS0_GET_INI_NUM_MWR_SENT(val64);
  3838. val64 = readq(&vp_reg->vpath_debug_stats1);
  3839. hw_stats->ini_num_mrd_sent =
  3840. (u32)VXGE_HW_VPATH_DEBUG_STATS1_GET_INI_NUM_MRD_SENT(val64);
  3841. val64 = readq(&vp_reg->vpath_debug_stats2);
  3842. hw_stats->ini_num_cpl_rcvd =
  3843. (u32)VXGE_HW_VPATH_DEBUG_STATS2_GET_INI_NUM_CPL_RCVD(val64);
  3844. val64 = readq(&vp_reg->vpath_debug_stats3);
  3845. hw_stats->ini_num_mwr_byte_sent =
  3846. VXGE_HW_VPATH_DEBUG_STATS3_GET_INI_NUM_MWR_BYTE_SENT(val64);
  3847. val64 = readq(&vp_reg->vpath_debug_stats4);
  3848. hw_stats->ini_num_cpl_byte_rcvd =
  3849. VXGE_HW_VPATH_DEBUG_STATS4_GET_INI_NUM_CPL_BYTE_RCVD(val64);
  3850. val64 = readq(&vp_reg->vpath_debug_stats5);
  3851. hw_stats->wrcrdtarb_xoff =
  3852. (u32)VXGE_HW_VPATH_DEBUG_STATS5_GET_WRCRDTARB_XOFF(val64);
  3853. val64 = readq(&vp_reg->vpath_debug_stats6);
  3854. hw_stats->rdcrdtarb_xoff =
  3855. (u32)VXGE_HW_VPATH_DEBUG_STATS6_GET_RDCRDTARB_XOFF(val64);
  3856. val64 = readq(&vp_reg->vpath_genstats_count01);
  3857. hw_stats->vpath_genstats_count0 =
  3858. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT0(
  3859. val64);
  3860. val64 = readq(&vp_reg->vpath_genstats_count01);
  3861. hw_stats->vpath_genstats_count1 =
  3862. (u32)VXGE_HW_VPATH_GENSTATS_COUNT01_GET_PPIF_VPATH_GENSTATS_COUNT1(
  3863. val64);
  3864. val64 = readq(&vp_reg->vpath_genstats_count23);
  3865. hw_stats->vpath_genstats_count2 =
  3866. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT2(
  3867. val64);
  3868. val64 = readq(&vp_reg->vpath_genstats_count01);
  3869. hw_stats->vpath_genstats_count3 =
  3870. (u32)VXGE_HW_VPATH_GENSTATS_COUNT23_GET_PPIF_VPATH_GENSTATS_COUNT3(
  3871. val64);
  3872. val64 = readq(&vp_reg->vpath_genstats_count4);
  3873. hw_stats->vpath_genstats_count4 =
  3874. (u32)VXGE_HW_VPATH_GENSTATS_COUNT4_GET_PPIF_VPATH_GENSTATS_COUNT4(
  3875. val64);
  3876. val64 = readq(&vp_reg->vpath_genstats_count5);
  3877. hw_stats->vpath_genstats_count5 =
  3878. (u32)VXGE_HW_VPATH_GENSTATS_COUNT5_GET_PPIF_VPATH_GENSTATS_COUNT5(
  3879. val64);
  3880. status = __vxge_hw_vpath_xmac_tx_stats_get(vpath, &hw_stats->tx_stats);
  3881. if (status != VXGE_HW_OK)
  3882. goto exit;
  3883. status = __vxge_hw_vpath_xmac_rx_stats_get(vpath, &hw_stats->rx_stats);
  3884. if (status != VXGE_HW_OK)
  3885. goto exit;
  3886. VXGE_HW_VPATH_STATS_PIO_READ(
  3887. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM0_OFFSET);
  3888. hw_stats->prog_event_vnum0 =
  3889. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM0(val64);
  3890. hw_stats->prog_event_vnum1 =
  3891. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM1(val64);
  3892. VXGE_HW_VPATH_STATS_PIO_READ(
  3893. VXGE_HW_STATS_VPATH_PROG_EVENT_VNUM2_OFFSET);
  3894. hw_stats->prog_event_vnum2 =
  3895. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM2(val64);
  3896. hw_stats->prog_event_vnum3 =
  3897. (u32)VXGE_HW_STATS_GET_VPATH_PROG_EVENT_VNUM3(val64);
  3898. val64 = readq(&vp_reg->rx_multi_cast_stats);
  3899. hw_stats->rx_multi_cast_frame_discard =
  3900. (u16)VXGE_HW_RX_MULTI_CAST_STATS_GET_FRAME_DISCARD(val64);
  3901. val64 = readq(&vp_reg->rx_frm_transferred);
  3902. hw_stats->rx_frm_transferred =
  3903. (u32)VXGE_HW_RX_FRM_TRANSFERRED_GET_RX_FRM_TRANSFERRED(val64);
  3904. val64 = readq(&vp_reg->rxd_returned);
  3905. hw_stats->rxd_returned =
  3906. (u16)VXGE_HW_RXD_RETURNED_GET_RXD_RETURNED(val64);
  3907. val64 = readq(&vp_reg->dbg_stats_rx_mpa);
  3908. hw_stats->rx_mpa_len_fail_frms =
  3909. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_LEN_FAIL_FRMS(val64);
  3910. hw_stats->rx_mpa_mrk_fail_frms =
  3911. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_MRK_FAIL_FRMS(val64);
  3912. hw_stats->rx_mpa_crc_fail_frms =
  3913. (u16)VXGE_HW_DBG_STATS_GET_RX_MPA_CRC_FAIL_FRMS(val64);
  3914. val64 = readq(&vp_reg->dbg_stats_rx_fau);
  3915. hw_stats->rx_permitted_frms =
  3916. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_PERMITTED_FRMS(val64);
  3917. hw_stats->rx_vp_reset_discarded_frms =
  3918. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_VP_RESET_DISCARDED_FRMS(val64);
  3919. hw_stats->rx_wol_frms =
  3920. (u16)VXGE_HW_DBG_STATS_GET_RX_FAU_RX_WOL_FRMS(val64);
  3921. val64 = readq(&vp_reg->tx_vp_reset_discarded_frms);
  3922. hw_stats->tx_vp_reset_discarded_frms =
  3923. (u16)VXGE_HW_TX_VP_RESET_DISCARDED_FRMS_GET_TX_VP_RESET_DISCARDED_FRMS(
  3924. val64);
  3925. exit:
  3926. return status;
  3927. }
  3928. /*
  3929. * __vxge_hw_blockpool_create - Create block pool
  3930. */
  3931. enum vxge_hw_status
  3932. __vxge_hw_blockpool_create(struct __vxge_hw_device *hldev,
  3933. struct __vxge_hw_blockpool *blockpool,
  3934. u32 pool_size,
  3935. u32 pool_max)
  3936. {
  3937. u32 i;
  3938. struct __vxge_hw_blockpool_entry *entry = NULL;
  3939. void *memblock;
  3940. dma_addr_t dma_addr;
  3941. struct pci_dev *dma_handle;
  3942. struct pci_dev *acc_handle;
  3943. enum vxge_hw_status status = VXGE_HW_OK;
  3944. if (blockpool == NULL) {
  3945. status = VXGE_HW_FAIL;
  3946. goto blockpool_create_exit;
  3947. }
  3948. blockpool->hldev = hldev;
  3949. blockpool->block_size = VXGE_HW_BLOCK_SIZE;
  3950. blockpool->pool_size = 0;
  3951. blockpool->pool_max = pool_max;
  3952. blockpool->req_out = 0;
  3953. INIT_LIST_HEAD(&blockpool->free_block_list);
  3954. INIT_LIST_HEAD(&blockpool->free_entry_list);
  3955. for (i = 0; i < pool_size + pool_max; i++) {
  3956. entry = kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3957. GFP_KERNEL);
  3958. if (entry == NULL) {
  3959. __vxge_hw_blockpool_destroy(blockpool);
  3960. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3961. goto blockpool_create_exit;
  3962. }
  3963. list_add(&entry->item, &blockpool->free_entry_list);
  3964. }
  3965. for (i = 0; i < pool_size; i++) {
  3966. memblock = vxge_os_dma_malloc(
  3967. hldev->pdev,
  3968. VXGE_HW_BLOCK_SIZE,
  3969. &dma_handle,
  3970. &acc_handle);
  3971. if (memblock == NULL) {
  3972. __vxge_hw_blockpool_destroy(blockpool);
  3973. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3974. goto blockpool_create_exit;
  3975. }
  3976. dma_addr = pci_map_single(hldev->pdev, memblock,
  3977. VXGE_HW_BLOCK_SIZE, PCI_DMA_BIDIRECTIONAL);
  3978. if (unlikely(pci_dma_mapping_error(hldev->pdev,
  3979. dma_addr))) {
  3980. vxge_os_dma_free(hldev->pdev, memblock, &acc_handle);
  3981. __vxge_hw_blockpool_destroy(blockpool);
  3982. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  3983. goto blockpool_create_exit;
  3984. }
  3985. if (!list_empty(&blockpool->free_entry_list))
  3986. entry = (struct __vxge_hw_blockpool_entry *)
  3987. list_first_entry(&blockpool->free_entry_list,
  3988. struct __vxge_hw_blockpool_entry,
  3989. item);
  3990. if (entry == NULL)
  3991. entry =
  3992. kzalloc(sizeof(struct __vxge_hw_blockpool_entry),
  3993. GFP_KERNEL);
  3994. if (entry != NULL) {
  3995. list_del(&entry->item);
  3996. entry->length = VXGE_HW_BLOCK_SIZE;
  3997. entry->memblock = memblock;
  3998. entry->dma_addr = dma_addr;
  3999. entry->acc_handle = acc_handle;
  4000. entry->dma_handle = dma_handle;
  4001. list_add(&entry->item,
  4002. &blockpool->free_block_list);
  4003. blockpool->pool_size++;
  4004. } else {
  4005. __vxge_hw_blockpool_destroy(blockpool);
  4006. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4007. goto blockpool_create_exit;
  4008. }
  4009. }
  4010. blockpool_create_exit:
  4011. return status;
  4012. }
  4013. /*
  4014. * __vxge_hw_blockpool_destroy - Deallocates the block pool
  4015. */
  4016. void __vxge_hw_blockpool_destroy(struct __vxge_hw_blockpool *blockpool)
  4017. {
  4018. struct __vxge_hw_device *hldev;
  4019. struct list_head *p, *n;
  4020. u16 ret;
  4021. if (blockpool == NULL) {
  4022. ret = 1;
  4023. goto exit;
  4024. }
  4025. hldev = blockpool->hldev;
  4026. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4027. pci_unmap_single(hldev->pdev,
  4028. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4029. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4030. PCI_DMA_BIDIRECTIONAL);
  4031. vxge_os_dma_free(hldev->pdev,
  4032. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4033. &((struct __vxge_hw_blockpool_entry *) p)->acc_handle);
  4034. list_del(
  4035. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4036. kfree(p);
  4037. blockpool->pool_size--;
  4038. }
  4039. list_for_each_safe(p, n, &blockpool->free_entry_list) {
  4040. list_del(
  4041. &((struct __vxge_hw_blockpool_entry *)p)->item);
  4042. kfree((void *)p);
  4043. }
  4044. ret = 0;
  4045. exit:
  4046. return;
  4047. }
  4048. /*
  4049. * __vxge_hw_blockpool_blocks_add - Request additional blocks
  4050. */
  4051. static
  4052. void __vxge_hw_blockpool_blocks_add(struct __vxge_hw_blockpool *blockpool)
  4053. {
  4054. u32 nreq = 0, i;
  4055. if ((blockpool->pool_size + blockpool->req_out) <
  4056. VXGE_HW_MIN_DMA_BLOCK_POOL_SIZE) {
  4057. nreq = VXGE_HW_INCR_DMA_BLOCK_POOL_SIZE;
  4058. blockpool->req_out += nreq;
  4059. }
  4060. for (i = 0; i < nreq; i++)
  4061. vxge_os_dma_malloc_async(
  4062. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4063. blockpool->hldev, VXGE_HW_BLOCK_SIZE);
  4064. }
  4065. /*
  4066. * __vxge_hw_blockpool_blocks_remove - Free additional blocks
  4067. */
  4068. static
  4069. void __vxge_hw_blockpool_blocks_remove(struct __vxge_hw_blockpool *blockpool)
  4070. {
  4071. struct list_head *p, *n;
  4072. list_for_each_safe(p, n, &blockpool->free_block_list) {
  4073. if (blockpool->pool_size < blockpool->pool_max)
  4074. break;
  4075. pci_unmap_single(
  4076. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4077. ((struct __vxge_hw_blockpool_entry *)p)->dma_addr,
  4078. ((struct __vxge_hw_blockpool_entry *)p)->length,
  4079. PCI_DMA_BIDIRECTIONAL);
  4080. vxge_os_dma_free(
  4081. ((struct __vxge_hw_device *)blockpool->hldev)->pdev,
  4082. ((struct __vxge_hw_blockpool_entry *)p)->memblock,
  4083. &((struct __vxge_hw_blockpool_entry *)p)->acc_handle);
  4084. list_del(&((struct __vxge_hw_blockpool_entry *)p)->item);
  4085. list_add(p, &blockpool->free_entry_list);
  4086. blockpool->pool_size--;
  4087. }
  4088. }
  4089. /*
  4090. * vxge_hw_blockpool_block_add - callback for vxge_os_dma_malloc_async
  4091. * Adds a block to block pool
  4092. */
  4093. void vxge_hw_blockpool_block_add(
  4094. struct __vxge_hw_device *devh,
  4095. void *block_addr,
  4096. u32 length,
  4097. struct pci_dev *dma_h,
  4098. struct pci_dev *acc_handle)
  4099. {
  4100. struct __vxge_hw_blockpool *blockpool;
  4101. struct __vxge_hw_blockpool_entry *entry = NULL;
  4102. dma_addr_t dma_addr;
  4103. enum vxge_hw_status status = VXGE_HW_OK;
  4104. u32 req_out;
  4105. blockpool = &devh->block_pool;
  4106. if (block_addr == NULL) {
  4107. blockpool->req_out--;
  4108. status = VXGE_HW_FAIL;
  4109. goto exit;
  4110. }
  4111. dma_addr = pci_map_single(devh->pdev, block_addr, length,
  4112. PCI_DMA_BIDIRECTIONAL);
  4113. if (unlikely(pci_dma_mapping_error(devh->pdev, dma_addr))) {
  4114. vxge_os_dma_free(devh->pdev, block_addr, &acc_handle);
  4115. blockpool->req_out--;
  4116. status = VXGE_HW_FAIL;
  4117. goto exit;
  4118. }
  4119. if (!list_empty(&blockpool->free_entry_list))
  4120. entry = (struct __vxge_hw_blockpool_entry *)
  4121. list_first_entry(&blockpool->free_entry_list,
  4122. struct __vxge_hw_blockpool_entry,
  4123. item);
  4124. if (entry == NULL)
  4125. entry = (struct __vxge_hw_blockpool_entry *)
  4126. vmalloc(sizeof(struct __vxge_hw_blockpool_entry));
  4127. else
  4128. list_del(&entry->item);
  4129. if (entry != NULL) {
  4130. entry->length = length;
  4131. entry->memblock = block_addr;
  4132. entry->dma_addr = dma_addr;
  4133. entry->acc_handle = acc_handle;
  4134. entry->dma_handle = dma_h;
  4135. list_add(&entry->item, &blockpool->free_block_list);
  4136. blockpool->pool_size++;
  4137. status = VXGE_HW_OK;
  4138. } else
  4139. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4140. blockpool->req_out--;
  4141. req_out = blockpool->req_out;
  4142. exit:
  4143. return;
  4144. }
  4145. /*
  4146. * __vxge_hw_blockpool_malloc - Allocate a memory block from pool
  4147. * Allocates a block of memory of given size, either from block pool
  4148. * or by calling vxge_os_dma_malloc()
  4149. */
  4150. void *
  4151. __vxge_hw_blockpool_malloc(struct __vxge_hw_device *devh, u32 size,
  4152. struct vxge_hw_mempool_dma *dma_object)
  4153. {
  4154. struct __vxge_hw_blockpool_entry *entry = NULL;
  4155. struct __vxge_hw_blockpool *blockpool;
  4156. void *memblock = NULL;
  4157. enum vxge_hw_status status = VXGE_HW_OK;
  4158. blockpool = &devh->block_pool;
  4159. if (size != blockpool->block_size) {
  4160. memblock = vxge_os_dma_malloc(devh->pdev, size,
  4161. &dma_object->handle,
  4162. &dma_object->acc_handle);
  4163. if (memblock == NULL) {
  4164. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4165. goto exit;
  4166. }
  4167. dma_object->addr = pci_map_single(devh->pdev, memblock, size,
  4168. PCI_DMA_BIDIRECTIONAL);
  4169. if (unlikely(pci_dma_mapping_error(devh->pdev,
  4170. dma_object->addr))) {
  4171. vxge_os_dma_free(devh->pdev, memblock,
  4172. &dma_object->acc_handle);
  4173. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4174. goto exit;
  4175. }
  4176. } else {
  4177. if (!list_empty(&blockpool->free_block_list))
  4178. entry = (struct __vxge_hw_blockpool_entry *)
  4179. list_first_entry(&blockpool->free_block_list,
  4180. struct __vxge_hw_blockpool_entry,
  4181. item);
  4182. if (entry != NULL) {
  4183. list_del(&entry->item);
  4184. dma_object->addr = entry->dma_addr;
  4185. dma_object->handle = entry->dma_handle;
  4186. dma_object->acc_handle = entry->acc_handle;
  4187. memblock = entry->memblock;
  4188. list_add(&entry->item,
  4189. &blockpool->free_entry_list);
  4190. blockpool->pool_size--;
  4191. }
  4192. if (memblock != NULL)
  4193. __vxge_hw_blockpool_blocks_add(blockpool);
  4194. }
  4195. exit:
  4196. return memblock;
  4197. }
  4198. /*
  4199. * __vxge_hw_blockpool_free - Frees the memory allcoated with
  4200. __vxge_hw_blockpool_malloc
  4201. */
  4202. void
  4203. __vxge_hw_blockpool_free(struct __vxge_hw_device *devh,
  4204. void *memblock, u32 size,
  4205. struct vxge_hw_mempool_dma *dma_object)
  4206. {
  4207. struct __vxge_hw_blockpool_entry *entry = NULL;
  4208. struct __vxge_hw_blockpool *blockpool;
  4209. enum vxge_hw_status status = VXGE_HW_OK;
  4210. blockpool = &devh->block_pool;
  4211. if (size != blockpool->block_size) {
  4212. pci_unmap_single(devh->pdev, dma_object->addr, size,
  4213. PCI_DMA_BIDIRECTIONAL);
  4214. vxge_os_dma_free(devh->pdev, memblock, &dma_object->acc_handle);
  4215. } else {
  4216. if (!list_empty(&blockpool->free_entry_list))
  4217. entry = (struct __vxge_hw_blockpool_entry *)
  4218. list_first_entry(&blockpool->free_entry_list,
  4219. struct __vxge_hw_blockpool_entry,
  4220. item);
  4221. if (entry == NULL)
  4222. entry = (struct __vxge_hw_blockpool_entry *)
  4223. vmalloc(sizeof(
  4224. struct __vxge_hw_blockpool_entry));
  4225. else
  4226. list_del(&entry->item);
  4227. if (entry != NULL) {
  4228. entry->length = size;
  4229. entry->memblock = memblock;
  4230. entry->dma_addr = dma_object->addr;
  4231. entry->acc_handle = dma_object->acc_handle;
  4232. entry->dma_handle = dma_object->handle;
  4233. list_add(&entry->item,
  4234. &blockpool->free_block_list);
  4235. blockpool->pool_size++;
  4236. status = VXGE_HW_OK;
  4237. } else
  4238. status = VXGE_HW_ERR_OUT_OF_MEMORY;
  4239. if (status == VXGE_HW_OK)
  4240. __vxge_hw_blockpool_blocks_remove(blockpool);
  4241. }
  4242. return;
  4243. }
  4244. /*
  4245. * __vxge_hw_blockpool_block_allocate - Allocates a block from block pool
  4246. * This function allocates a block from block pool or from the system
  4247. */
  4248. struct __vxge_hw_blockpool_entry *
  4249. __vxge_hw_blockpool_block_allocate(struct __vxge_hw_device *devh, u32 size)
  4250. {
  4251. struct __vxge_hw_blockpool_entry *entry = NULL;
  4252. struct __vxge_hw_blockpool *blockpool;
  4253. blockpool = &devh->block_pool;
  4254. if (size == blockpool->block_size) {
  4255. if (!list_empty(&blockpool->free_block_list))
  4256. entry = (struct __vxge_hw_blockpool_entry *)
  4257. list_first_entry(&blockpool->free_block_list,
  4258. struct __vxge_hw_blockpool_entry,
  4259. item);
  4260. if (entry != NULL) {
  4261. list_del(&entry->item);
  4262. blockpool->pool_size--;
  4263. }
  4264. }
  4265. if (entry != NULL)
  4266. __vxge_hw_blockpool_blocks_add(blockpool);
  4267. return entry;
  4268. }
  4269. /*
  4270. * __vxge_hw_blockpool_block_free - Frees a block from block pool
  4271. * @devh: Hal device
  4272. * @entry: Entry of block to be freed
  4273. *
  4274. * This function frees a block from block pool
  4275. */
  4276. void
  4277. __vxge_hw_blockpool_block_free(struct __vxge_hw_device *devh,
  4278. struct __vxge_hw_blockpool_entry *entry)
  4279. {
  4280. struct __vxge_hw_blockpool *blockpool;
  4281. blockpool = &devh->block_pool;
  4282. if (entry->length == blockpool->block_size) {
  4283. list_add(&entry->item, &blockpool->free_block_list);
  4284. blockpool->pool_size++;
  4285. }
  4286. __vxge_hw_blockpool_blocks_remove(blockpool);
  4287. return;
  4288. }