uli526x.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. This program is free software; you can redistribute it and/or
  3. modify it under the terms of the GNU General Public License
  4. as published by the Free Software Foundation; either version 2
  5. of the License, or (at your option) any later version.
  6. This program is distributed in the hope that it will be useful,
  7. but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. GNU General Public License for more details.
  10. */
  11. #define DRV_NAME "uli526x"
  12. #define DRV_VERSION "0.9.3"
  13. #define DRV_RELDATE "2005-7-29"
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/string.h>
  17. #include <linux/timer.h>
  18. #include <linux/errno.h>
  19. #include <linux/ioport.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/skbuff.h>
  28. #include <linux/delay.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/bitops.h>
  32. #include <asm/processor.h>
  33. #include <asm/io.h>
  34. #include <asm/dma.h>
  35. #include <asm/uaccess.h>
  36. /* Board/System/Debug information/definition ---------------- */
  37. #define PCI_ULI5261_ID 0x526110B9 /* ULi M5261 ID*/
  38. #define PCI_ULI5263_ID 0x526310B9 /* ULi M5263 ID*/
  39. #define ULI526X_IO_SIZE 0x100
  40. #define TX_DESC_CNT 0x20 /* Allocated Tx descriptors */
  41. #define RX_DESC_CNT 0x30 /* Allocated Rx descriptors */
  42. #define TX_FREE_DESC_CNT (TX_DESC_CNT - 2) /* Max TX packet count */
  43. #define TX_WAKE_DESC_CNT (TX_DESC_CNT - 3) /* TX wakeup count */
  44. #define DESC_ALL_CNT (TX_DESC_CNT + RX_DESC_CNT)
  45. #define TX_BUF_ALLOC 0x600
  46. #define RX_ALLOC_SIZE 0x620
  47. #define ULI526X_RESET 1
  48. #define CR0_DEFAULT 0
  49. #define CR6_DEFAULT 0x22200000
  50. #define CR7_DEFAULT 0x180c1
  51. #define CR15_DEFAULT 0x06 /* TxJabber RxWatchdog */
  52. #define TDES0_ERR_MASK 0x4302 /* TXJT, LC, EC, FUE */
  53. #define MAX_PACKET_SIZE 1514
  54. #define ULI5261_MAX_MULTICAST 14
  55. #define RX_COPY_SIZE 100
  56. #define MAX_CHECK_PACKET 0x8000
  57. #define ULI526X_10MHF 0
  58. #define ULI526X_100MHF 1
  59. #define ULI526X_10MFD 4
  60. #define ULI526X_100MFD 5
  61. #define ULI526X_AUTO 8
  62. #define ULI526X_TXTH_72 0x400000 /* TX TH 72 byte */
  63. #define ULI526X_TXTH_96 0x404000 /* TX TH 96 byte */
  64. #define ULI526X_TXTH_128 0x0000 /* TX TH 128 byte */
  65. #define ULI526X_TXTH_256 0x4000 /* TX TH 256 byte */
  66. #define ULI526X_TXTH_512 0x8000 /* TX TH 512 byte */
  67. #define ULI526X_TXTH_1K 0xC000 /* TX TH 1K byte */
  68. #define ULI526X_TIMER_WUT (jiffies + HZ * 1)/* timer wakeup time : 1 second */
  69. #define ULI526X_TX_TIMEOUT ((16*HZ)/2) /* tx packet time-out time 8 s" */
  70. #define ULI526X_TX_KICK (4*HZ/2) /* tx packet Kick-out time 2 s" */
  71. #define ULI526X_DBUG(dbug_now, msg, value) if (uli526x_debug || (dbug_now)) printk(KERN_ERR DRV_NAME ": %s %lx\n", (msg), (long) (value))
  72. #define SHOW_MEDIA_TYPE(mode) printk(KERN_ERR DRV_NAME ": Change Speed to %sMhz %s duplex\n",mode & 1 ?"100":"10", mode & 4 ? "full":"half");
  73. /* CR9 definition: SROM/MII */
  74. #define CR9_SROM_READ 0x4800
  75. #define CR9_SRCS 0x1
  76. #define CR9_SRCLK 0x2
  77. #define CR9_CRDOUT 0x8
  78. #define SROM_DATA_0 0x0
  79. #define SROM_DATA_1 0x4
  80. #define PHY_DATA_1 0x20000
  81. #define PHY_DATA_0 0x00000
  82. #define MDCLKH 0x10000
  83. #define PHY_POWER_DOWN 0x800
  84. #define SROM_V41_CODE 0x14
  85. #define SROM_CLK_WRITE(data, ioaddr) \
  86. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  87. udelay(5); \
  88. outl(data|CR9_SROM_READ|CR9_SRCS|CR9_SRCLK,ioaddr); \
  89. udelay(5); \
  90. outl(data|CR9_SROM_READ|CR9_SRCS,ioaddr); \
  91. udelay(5);
  92. /* Structure/enum declaration ------------------------------- */
  93. struct tx_desc {
  94. __le32 tdes0, tdes1, tdes2, tdes3; /* Data for the card */
  95. char *tx_buf_ptr; /* Data for us */
  96. struct tx_desc *next_tx_desc;
  97. } __attribute__(( aligned(32) ));
  98. struct rx_desc {
  99. __le32 rdes0, rdes1, rdes2, rdes3; /* Data for the card */
  100. struct sk_buff *rx_skb_ptr; /* Data for us */
  101. struct rx_desc *next_rx_desc;
  102. } __attribute__(( aligned(32) ));
  103. struct uli526x_board_info {
  104. u32 chip_id; /* Chip vendor/Device ID */
  105. struct net_device *next_dev; /* next device */
  106. struct pci_dev *pdev; /* PCI device */
  107. spinlock_t lock;
  108. long ioaddr; /* I/O base address */
  109. u32 cr0_data;
  110. u32 cr5_data;
  111. u32 cr6_data;
  112. u32 cr7_data;
  113. u32 cr15_data;
  114. /* pointer for memory physical address */
  115. dma_addr_t buf_pool_dma_ptr; /* Tx buffer pool memory */
  116. dma_addr_t buf_pool_dma_start; /* Tx buffer pool align dword */
  117. dma_addr_t desc_pool_dma_ptr; /* descriptor pool memory */
  118. dma_addr_t first_tx_desc_dma;
  119. dma_addr_t first_rx_desc_dma;
  120. /* descriptor pointer */
  121. unsigned char *buf_pool_ptr; /* Tx buffer pool memory */
  122. unsigned char *buf_pool_start; /* Tx buffer pool align dword */
  123. unsigned char *desc_pool_ptr; /* descriptor pool memory */
  124. struct tx_desc *first_tx_desc;
  125. struct tx_desc *tx_insert_ptr;
  126. struct tx_desc *tx_remove_ptr;
  127. struct rx_desc *first_rx_desc;
  128. struct rx_desc *rx_insert_ptr;
  129. struct rx_desc *rx_ready_ptr; /* packet come pointer */
  130. unsigned long tx_packet_cnt; /* transmitted packet count */
  131. unsigned long rx_avail_cnt; /* available rx descriptor count */
  132. unsigned long interval_rx_cnt; /* rx packet count a callback time */
  133. u16 dbug_cnt;
  134. u16 NIC_capability; /* NIC media capability */
  135. u16 PHY_reg4; /* Saved Phyxcer register 4 value */
  136. u8 media_mode; /* user specify media mode */
  137. u8 op_mode; /* real work media mode */
  138. u8 phy_addr;
  139. u8 link_failed; /* Ever link failed */
  140. u8 wait_reset; /* Hardware failed, need to reset */
  141. struct timer_list timer;
  142. /* Driver defined statistic counter */
  143. unsigned long tx_fifo_underrun;
  144. unsigned long tx_loss_carrier;
  145. unsigned long tx_no_carrier;
  146. unsigned long tx_late_collision;
  147. unsigned long tx_excessive_collision;
  148. unsigned long tx_jabber_timeout;
  149. unsigned long reset_count;
  150. unsigned long reset_cr8;
  151. unsigned long reset_fatal;
  152. unsigned long reset_TXtimeout;
  153. /* NIC SROM data */
  154. unsigned char srom[128];
  155. u8 init;
  156. };
  157. enum uli526x_offsets {
  158. DCR0 = 0x00, DCR1 = 0x08, DCR2 = 0x10, DCR3 = 0x18, DCR4 = 0x20,
  159. DCR5 = 0x28, DCR6 = 0x30, DCR7 = 0x38, DCR8 = 0x40, DCR9 = 0x48,
  160. DCR10 = 0x50, DCR11 = 0x58, DCR12 = 0x60, DCR13 = 0x68, DCR14 = 0x70,
  161. DCR15 = 0x78
  162. };
  163. enum uli526x_CR6_bits {
  164. CR6_RXSC = 0x2, CR6_PBF = 0x8, CR6_PM = 0x40, CR6_PAM = 0x80,
  165. CR6_FDM = 0x200, CR6_TXSC = 0x2000, CR6_STI = 0x100000,
  166. CR6_SFT = 0x200000, CR6_RXA = 0x40000000, CR6_NO_PURGE = 0x20000000
  167. };
  168. /* Global variable declaration ----------------------------- */
  169. static int __devinitdata printed_version;
  170. static const char version[] __devinitconst =
  171. KERN_INFO DRV_NAME ": ULi M5261/M5263 net driver, version "
  172. DRV_VERSION " (" DRV_RELDATE ")\n";
  173. static int uli526x_debug;
  174. static unsigned char uli526x_media_mode = ULI526X_AUTO;
  175. static u32 uli526x_cr6_user_set;
  176. /* For module input parameter */
  177. static int debug;
  178. static u32 cr6set;
  179. static int mode = 8;
  180. /* function declaration ------------------------------------- */
  181. static int uli526x_open(struct net_device *);
  182. static netdev_tx_t uli526x_start_xmit(struct sk_buff *,
  183. struct net_device *);
  184. static int uli526x_stop(struct net_device *);
  185. static void uli526x_set_filter_mode(struct net_device *);
  186. static const struct ethtool_ops netdev_ethtool_ops;
  187. static u16 read_srom_word(long, int);
  188. static irqreturn_t uli526x_interrupt(int, void *);
  189. #ifdef CONFIG_NET_POLL_CONTROLLER
  190. static void uli526x_poll(struct net_device *dev);
  191. #endif
  192. static void uli526x_descriptor_init(struct uli526x_board_info *, unsigned long);
  193. static void allocate_rx_buffer(struct uli526x_board_info *);
  194. static void update_cr6(u32, unsigned long);
  195. static void send_filter_frame(struct net_device *, int);
  196. static u16 phy_read(unsigned long, u8, u8, u32);
  197. static u16 phy_readby_cr10(unsigned long, u8, u8);
  198. static void phy_write(unsigned long, u8, u8, u16, u32);
  199. static void phy_writeby_cr10(unsigned long, u8, u8, u16);
  200. static void phy_write_1bit(unsigned long, u32, u32);
  201. static u16 phy_read_1bit(unsigned long, u32);
  202. static u8 uli526x_sense_speed(struct uli526x_board_info *);
  203. static void uli526x_process_mode(struct uli526x_board_info *);
  204. static void uli526x_timer(unsigned long);
  205. static void uli526x_rx_packet(struct net_device *, struct uli526x_board_info *);
  206. static void uli526x_free_tx_pkt(struct net_device *, struct uli526x_board_info *);
  207. static void uli526x_reuse_skb(struct uli526x_board_info *, struct sk_buff *);
  208. static void uli526x_dynamic_reset(struct net_device *);
  209. static void uli526x_free_rxbuffer(struct uli526x_board_info *);
  210. static void uli526x_init(struct net_device *);
  211. static void uli526x_set_phyxcer(struct uli526x_board_info *);
  212. /* ULI526X network board routine ---------------------------- */
  213. static const struct net_device_ops netdev_ops = {
  214. .ndo_open = uli526x_open,
  215. .ndo_stop = uli526x_stop,
  216. .ndo_start_xmit = uli526x_start_xmit,
  217. .ndo_set_multicast_list = uli526x_set_filter_mode,
  218. .ndo_change_mtu = eth_change_mtu,
  219. .ndo_set_mac_address = eth_mac_addr,
  220. .ndo_validate_addr = eth_validate_addr,
  221. #ifdef CONFIG_NET_POLL_CONTROLLER
  222. .ndo_poll_controller = uli526x_poll,
  223. #endif
  224. };
  225. /*
  226. * Search ULI526X board, allocate space and register it
  227. */
  228. static int __devinit uli526x_init_one (struct pci_dev *pdev,
  229. const struct pci_device_id *ent)
  230. {
  231. struct uli526x_board_info *db; /* board information structure */
  232. struct net_device *dev;
  233. int i, err;
  234. ULI526X_DBUG(0, "uli526x_init_one()", 0);
  235. if (!printed_version++)
  236. printk(version);
  237. /* Init network device */
  238. dev = alloc_etherdev(sizeof(*db));
  239. if (dev == NULL)
  240. return -ENOMEM;
  241. SET_NETDEV_DEV(dev, &pdev->dev);
  242. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  243. printk(KERN_WARNING DRV_NAME ": 32-bit PCI DMA not available.\n");
  244. err = -ENODEV;
  245. goto err_out_free;
  246. }
  247. /* Enable Master/IO access, Disable memory access */
  248. err = pci_enable_device(pdev);
  249. if (err)
  250. goto err_out_free;
  251. if (!pci_resource_start(pdev, 0)) {
  252. printk(KERN_ERR DRV_NAME ": I/O base is zero\n");
  253. err = -ENODEV;
  254. goto err_out_disable;
  255. }
  256. if (pci_resource_len(pdev, 0) < (ULI526X_IO_SIZE) ) {
  257. printk(KERN_ERR DRV_NAME ": Allocated I/O size too small\n");
  258. err = -ENODEV;
  259. goto err_out_disable;
  260. }
  261. if (pci_request_regions(pdev, DRV_NAME)) {
  262. printk(KERN_ERR DRV_NAME ": Failed to request PCI regions\n");
  263. err = -ENODEV;
  264. goto err_out_disable;
  265. }
  266. /* Init system & device */
  267. db = netdev_priv(dev);
  268. /* Allocate Tx/Rx descriptor memory */
  269. db->desc_pool_ptr = pci_alloc_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20, &db->desc_pool_dma_ptr);
  270. if(db->desc_pool_ptr == NULL)
  271. {
  272. err = -ENOMEM;
  273. goto err_out_nomem;
  274. }
  275. db->buf_pool_ptr = pci_alloc_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4, &db->buf_pool_dma_ptr);
  276. if(db->buf_pool_ptr == NULL)
  277. {
  278. err = -ENOMEM;
  279. goto err_out_nomem;
  280. }
  281. db->first_tx_desc = (struct tx_desc *) db->desc_pool_ptr;
  282. db->first_tx_desc_dma = db->desc_pool_dma_ptr;
  283. db->buf_pool_start = db->buf_pool_ptr;
  284. db->buf_pool_dma_start = db->buf_pool_dma_ptr;
  285. db->chip_id = ent->driver_data;
  286. db->ioaddr = pci_resource_start(pdev, 0);
  287. db->pdev = pdev;
  288. db->init = 1;
  289. dev->base_addr = db->ioaddr;
  290. dev->irq = pdev->irq;
  291. pci_set_drvdata(pdev, dev);
  292. /* Register some necessary functions */
  293. dev->netdev_ops = &netdev_ops;
  294. dev->ethtool_ops = &netdev_ethtool_ops;
  295. spin_lock_init(&db->lock);
  296. /* read 64 word srom data */
  297. for (i = 0; i < 64; i++)
  298. ((__le16 *) db->srom)[i] = cpu_to_le16(read_srom_word(db->ioaddr, i));
  299. /* Set Node address */
  300. if(((u16 *) db->srom)[0] == 0xffff || ((u16 *) db->srom)[0] == 0) /* SROM absent, so read MAC address from ID Table */
  301. {
  302. outl(0x10000, db->ioaddr + DCR0); //Diagnosis mode
  303. outl(0x1c0, db->ioaddr + DCR13); //Reset dianostic pointer port
  304. outl(0, db->ioaddr + DCR14); //Clear reset port
  305. outl(0x10, db->ioaddr + DCR14); //Reset ID Table pointer
  306. outl(0, db->ioaddr + DCR14); //Clear reset port
  307. outl(0, db->ioaddr + DCR13); //Clear CR13
  308. outl(0x1b0, db->ioaddr + DCR13); //Select ID Table access port
  309. //Read MAC address from CR14
  310. for (i = 0; i < 6; i++)
  311. dev->dev_addr[i] = inl(db->ioaddr + DCR14);
  312. //Read end
  313. outl(0, db->ioaddr + DCR13); //Clear CR13
  314. outl(0, db->ioaddr + DCR0); //Clear CR0
  315. udelay(10);
  316. }
  317. else /*Exist SROM*/
  318. {
  319. for (i = 0; i < 6; i++)
  320. dev->dev_addr[i] = db->srom[20 + i];
  321. }
  322. err = register_netdev (dev);
  323. if (err)
  324. goto err_out_res;
  325. printk(KERN_INFO "%s: ULi M%04lx at pci%s, %pM, irq %d.\n",
  326. dev->name,ent->driver_data >> 16,pci_name(pdev),
  327. dev->dev_addr, dev->irq);
  328. pci_set_master(pdev);
  329. return 0;
  330. err_out_res:
  331. pci_release_regions(pdev);
  332. err_out_nomem:
  333. if(db->desc_pool_ptr)
  334. pci_free_consistent(pdev, sizeof(struct tx_desc) * DESC_ALL_CNT + 0x20,
  335. db->desc_pool_ptr, db->desc_pool_dma_ptr);
  336. if(db->buf_pool_ptr != NULL)
  337. pci_free_consistent(pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  338. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  339. err_out_disable:
  340. pci_disable_device(pdev);
  341. err_out_free:
  342. pci_set_drvdata(pdev, NULL);
  343. free_netdev(dev);
  344. return err;
  345. }
  346. static void __devexit uli526x_remove_one (struct pci_dev *pdev)
  347. {
  348. struct net_device *dev = pci_get_drvdata(pdev);
  349. struct uli526x_board_info *db = netdev_priv(dev);
  350. ULI526X_DBUG(0, "uli526x_remove_one()", 0);
  351. pci_free_consistent(db->pdev, sizeof(struct tx_desc) *
  352. DESC_ALL_CNT + 0x20, db->desc_pool_ptr,
  353. db->desc_pool_dma_ptr);
  354. pci_free_consistent(db->pdev, TX_BUF_ALLOC * TX_DESC_CNT + 4,
  355. db->buf_pool_ptr, db->buf_pool_dma_ptr);
  356. unregister_netdev(dev);
  357. pci_release_regions(pdev);
  358. free_netdev(dev); /* free board information */
  359. pci_set_drvdata(pdev, NULL);
  360. pci_disable_device(pdev);
  361. ULI526X_DBUG(0, "uli526x_remove_one() exit", 0);
  362. }
  363. /*
  364. * Open the interface.
  365. * The interface is opened whenever "ifconfig" activates it.
  366. */
  367. static int uli526x_open(struct net_device *dev)
  368. {
  369. int ret;
  370. struct uli526x_board_info *db = netdev_priv(dev);
  371. ULI526X_DBUG(0, "uli526x_open", 0);
  372. /* system variable init */
  373. db->cr6_data = CR6_DEFAULT | uli526x_cr6_user_set;
  374. db->tx_packet_cnt = 0;
  375. db->rx_avail_cnt = 0;
  376. db->link_failed = 1;
  377. netif_carrier_off(dev);
  378. db->wait_reset = 0;
  379. db->NIC_capability = 0xf; /* All capability*/
  380. db->PHY_reg4 = 0x1e0;
  381. /* CR6 operation mode decision */
  382. db->cr6_data |= ULI526X_TXTH_256;
  383. db->cr0_data = CR0_DEFAULT;
  384. /* Initialize ULI526X board */
  385. uli526x_init(dev);
  386. ret = request_irq(dev->irq, &uli526x_interrupt, IRQF_SHARED, dev->name, dev);
  387. if (ret)
  388. return ret;
  389. /* Active System Interface */
  390. netif_wake_queue(dev);
  391. /* set and active a timer process */
  392. init_timer(&db->timer);
  393. db->timer.expires = ULI526X_TIMER_WUT + HZ * 2;
  394. db->timer.data = (unsigned long)dev;
  395. db->timer.function = &uli526x_timer;
  396. add_timer(&db->timer);
  397. return 0;
  398. }
  399. /* Initialize ULI526X board
  400. * Reset ULI526X board
  401. * Initialize TX/Rx descriptor chain structure
  402. * Send the set-up frame
  403. * Enable Tx/Rx machine
  404. */
  405. static void uli526x_init(struct net_device *dev)
  406. {
  407. struct uli526x_board_info *db = netdev_priv(dev);
  408. unsigned long ioaddr = db->ioaddr;
  409. u8 phy_tmp;
  410. u8 timeout;
  411. u16 phy_value;
  412. u16 phy_reg_reset;
  413. ULI526X_DBUG(0, "uli526x_init()", 0);
  414. /* Reset M526x MAC controller */
  415. outl(ULI526X_RESET, ioaddr + DCR0); /* RESET MAC */
  416. udelay(100);
  417. outl(db->cr0_data, ioaddr + DCR0);
  418. udelay(5);
  419. /* Phy addr : In some boards,M5261/M5263 phy address != 1 */
  420. db->phy_addr = 1;
  421. for(phy_tmp=0;phy_tmp<32;phy_tmp++)
  422. {
  423. phy_value=phy_read(db->ioaddr,phy_tmp,3,db->chip_id);//peer add
  424. if(phy_value != 0xffff&&phy_value!=0)
  425. {
  426. db->phy_addr = phy_tmp;
  427. break;
  428. }
  429. }
  430. if(phy_tmp == 32)
  431. printk(KERN_WARNING "Can not find the phy address!!!");
  432. /* Parser SROM and media mode */
  433. db->media_mode = uli526x_media_mode;
  434. /* phyxcer capability setting */
  435. phy_reg_reset = phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id);
  436. phy_reg_reset = (phy_reg_reset | 0x8000);
  437. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg_reset, db->chip_id);
  438. /* See IEEE 802.3-2002.pdf (Section 2, Chapter "22.2.4 Management
  439. * functions") or phy data sheet for details on phy reset
  440. */
  441. udelay(500);
  442. timeout = 10;
  443. while (timeout-- &&
  444. phy_read(db->ioaddr, db->phy_addr, 0, db->chip_id) & 0x8000)
  445. udelay(100);
  446. /* Process Phyxcer Media Mode */
  447. uli526x_set_phyxcer(db);
  448. /* Media Mode Process */
  449. if ( !(db->media_mode & ULI526X_AUTO) )
  450. db->op_mode = db->media_mode; /* Force Mode */
  451. /* Initialize Transmit/Receive decriptor and CR3/4 */
  452. uli526x_descriptor_init(db, ioaddr);
  453. /* Init CR6 to program M526X operation */
  454. update_cr6(db->cr6_data, ioaddr);
  455. /* Send setup frame */
  456. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  457. /* Init CR7, interrupt active bit */
  458. db->cr7_data = CR7_DEFAULT;
  459. outl(db->cr7_data, ioaddr + DCR7);
  460. /* Init CR15, Tx jabber and Rx watchdog timer */
  461. outl(db->cr15_data, ioaddr + DCR15);
  462. /* Enable ULI526X Tx/Rx function */
  463. db->cr6_data |= CR6_RXSC | CR6_TXSC;
  464. update_cr6(db->cr6_data, ioaddr);
  465. }
  466. /*
  467. * Hardware start transmission.
  468. * Send a packet to media from the upper layer.
  469. */
  470. static netdev_tx_t uli526x_start_xmit(struct sk_buff *skb,
  471. struct net_device *dev)
  472. {
  473. struct uli526x_board_info *db = netdev_priv(dev);
  474. struct tx_desc *txptr;
  475. unsigned long flags;
  476. ULI526X_DBUG(0, "uli526x_start_xmit", 0);
  477. /* Resource flag check */
  478. netif_stop_queue(dev);
  479. /* Too large packet check */
  480. if (skb->len > MAX_PACKET_SIZE) {
  481. printk(KERN_ERR DRV_NAME ": big packet = %d\n", (u16)skb->len);
  482. dev_kfree_skb(skb);
  483. return NETDEV_TX_OK;
  484. }
  485. spin_lock_irqsave(&db->lock, flags);
  486. /* No Tx resource check, it never happen nromally */
  487. if (db->tx_packet_cnt >= TX_FREE_DESC_CNT) {
  488. spin_unlock_irqrestore(&db->lock, flags);
  489. printk(KERN_ERR DRV_NAME ": No Tx resource %ld\n", db->tx_packet_cnt);
  490. return NETDEV_TX_BUSY;
  491. }
  492. /* Disable NIC interrupt */
  493. outl(0, dev->base_addr + DCR7);
  494. /* transmit this packet */
  495. txptr = db->tx_insert_ptr;
  496. skb_copy_from_linear_data(skb, txptr->tx_buf_ptr, skb->len);
  497. txptr->tdes1 = cpu_to_le32(0xe1000000 | skb->len);
  498. /* Point to next transmit free descriptor */
  499. db->tx_insert_ptr = txptr->next_tx_desc;
  500. /* Transmit Packet Process */
  501. if ( (db->tx_packet_cnt < TX_DESC_CNT) ) {
  502. txptr->tdes0 = cpu_to_le32(0x80000000); /* Set owner bit */
  503. db->tx_packet_cnt++; /* Ready to send */
  504. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  505. dev->trans_start = jiffies; /* saved time stamp */
  506. }
  507. /* Tx resource check */
  508. if ( db->tx_packet_cnt < TX_FREE_DESC_CNT )
  509. netif_wake_queue(dev);
  510. /* Restore CR7 to enable interrupt */
  511. spin_unlock_irqrestore(&db->lock, flags);
  512. outl(db->cr7_data, dev->base_addr + DCR7);
  513. /* free this SKB */
  514. dev_kfree_skb(skb);
  515. return NETDEV_TX_OK;
  516. }
  517. /*
  518. * Stop the interface.
  519. * The interface is stopped when it is brought.
  520. */
  521. static int uli526x_stop(struct net_device *dev)
  522. {
  523. struct uli526x_board_info *db = netdev_priv(dev);
  524. unsigned long ioaddr = dev->base_addr;
  525. ULI526X_DBUG(0, "uli526x_stop", 0);
  526. /* disable system */
  527. netif_stop_queue(dev);
  528. /* deleted timer */
  529. del_timer_sync(&db->timer);
  530. /* Reset & stop ULI526X board */
  531. outl(ULI526X_RESET, ioaddr + DCR0);
  532. udelay(5);
  533. phy_write(db->ioaddr, db->phy_addr, 0, 0x8000, db->chip_id);
  534. /* free interrupt */
  535. free_irq(dev->irq, dev);
  536. /* free allocated rx buffer */
  537. uli526x_free_rxbuffer(db);
  538. #if 0
  539. /* show statistic counter */
  540. printk(DRV_NAME ": FU:%lx EC:%lx LC:%lx NC:%lx LOC:%lx TXJT:%lx RESET:%lx RCR8:%lx FAL:%lx TT:%lx\n",
  541. db->tx_fifo_underrun, db->tx_excessive_collision,
  542. db->tx_late_collision, db->tx_no_carrier, db->tx_loss_carrier,
  543. db->tx_jabber_timeout, db->reset_count, db->reset_cr8,
  544. db->reset_fatal, db->reset_TXtimeout);
  545. #endif
  546. return 0;
  547. }
  548. /*
  549. * M5261/M5263 insterrupt handler
  550. * receive the packet to upper layer, free the transmitted packet
  551. */
  552. static irqreturn_t uli526x_interrupt(int irq, void *dev_id)
  553. {
  554. struct net_device *dev = dev_id;
  555. struct uli526x_board_info *db = netdev_priv(dev);
  556. unsigned long ioaddr = dev->base_addr;
  557. unsigned long flags;
  558. spin_lock_irqsave(&db->lock, flags);
  559. outl(0, ioaddr + DCR7);
  560. /* Got ULI526X status */
  561. db->cr5_data = inl(ioaddr + DCR5);
  562. outl(db->cr5_data, ioaddr + DCR5);
  563. if ( !(db->cr5_data & 0x180c1) ) {
  564. /* Restore CR7 to enable interrupt mask */
  565. outl(db->cr7_data, ioaddr + DCR7);
  566. spin_unlock_irqrestore(&db->lock, flags);
  567. return IRQ_HANDLED;
  568. }
  569. /* Check system status */
  570. if (db->cr5_data & 0x2000) {
  571. /* system bus error happen */
  572. ULI526X_DBUG(1, "System bus error happen. CR5=", db->cr5_data);
  573. db->reset_fatal++;
  574. db->wait_reset = 1; /* Need to RESET */
  575. spin_unlock_irqrestore(&db->lock, flags);
  576. return IRQ_HANDLED;
  577. }
  578. /* Received the coming packet */
  579. if ( (db->cr5_data & 0x40) && db->rx_avail_cnt )
  580. uli526x_rx_packet(dev, db);
  581. /* reallocate rx descriptor buffer */
  582. if (db->rx_avail_cnt<RX_DESC_CNT)
  583. allocate_rx_buffer(db);
  584. /* Free the transmitted descriptor */
  585. if ( db->cr5_data & 0x01)
  586. uli526x_free_tx_pkt(dev, db);
  587. /* Restore CR7 to enable interrupt mask */
  588. outl(db->cr7_data, ioaddr + DCR7);
  589. spin_unlock_irqrestore(&db->lock, flags);
  590. return IRQ_HANDLED;
  591. }
  592. #ifdef CONFIG_NET_POLL_CONTROLLER
  593. static void uli526x_poll(struct net_device *dev)
  594. {
  595. /* ISR grabs the irqsave lock, so this should be safe */
  596. uli526x_interrupt(dev->irq, dev);
  597. }
  598. #endif
  599. /*
  600. * Free TX resource after TX complete
  601. */
  602. static void uli526x_free_tx_pkt(struct net_device *dev,
  603. struct uli526x_board_info * db)
  604. {
  605. struct tx_desc *txptr;
  606. u32 tdes0;
  607. txptr = db->tx_remove_ptr;
  608. while(db->tx_packet_cnt) {
  609. tdes0 = le32_to_cpu(txptr->tdes0);
  610. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  611. if (tdes0 & 0x80000000)
  612. break;
  613. /* A packet sent completed */
  614. db->tx_packet_cnt--;
  615. dev->stats.tx_packets++;
  616. /* Transmit statistic counter */
  617. if ( tdes0 != 0x7fffffff ) {
  618. /* printk(DRV_NAME ": tdes0=%x\n", tdes0); */
  619. dev->stats.collisions += (tdes0 >> 3) & 0xf;
  620. dev->stats.tx_bytes += le32_to_cpu(txptr->tdes1) & 0x7ff;
  621. if (tdes0 & TDES0_ERR_MASK) {
  622. dev->stats.tx_errors++;
  623. if (tdes0 & 0x0002) { /* UnderRun */
  624. db->tx_fifo_underrun++;
  625. if ( !(db->cr6_data & CR6_SFT) ) {
  626. db->cr6_data = db->cr6_data | CR6_SFT;
  627. update_cr6(db->cr6_data, db->ioaddr);
  628. }
  629. }
  630. if (tdes0 & 0x0100)
  631. db->tx_excessive_collision++;
  632. if (tdes0 & 0x0200)
  633. db->tx_late_collision++;
  634. if (tdes0 & 0x0400)
  635. db->tx_no_carrier++;
  636. if (tdes0 & 0x0800)
  637. db->tx_loss_carrier++;
  638. if (tdes0 & 0x4000)
  639. db->tx_jabber_timeout++;
  640. }
  641. }
  642. txptr = txptr->next_tx_desc;
  643. }/* End of while */
  644. /* Update TX remove pointer to next */
  645. db->tx_remove_ptr = txptr;
  646. /* Resource available check */
  647. if ( db->tx_packet_cnt < TX_WAKE_DESC_CNT )
  648. netif_wake_queue(dev); /* Active upper layer, send again */
  649. }
  650. /*
  651. * Receive the come packet and pass to upper layer
  652. */
  653. static void uli526x_rx_packet(struct net_device *dev, struct uli526x_board_info * db)
  654. {
  655. struct rx_desc *rxptr;
  656. struct sk_buff *skb;
  657. int rxlen;
  658. u32 rdes0;
  659. rxptr = db->rx_ready_ptr;
  660. while(db->rx_avail_cnt) {
  661. rdes0 = le32_to_cpu(rxptr->rdes0);
  662. if (rdes0 & 0x80000000) /* packet owner check */
  663. {
  664. break;
  665. }
  666. db->rx_avail_cnt--;
  667. db->interval_rx_cnt++;
  668. pci_unmap_single(db->pdev, le32_to_cpu(rxptr->rdes2), RX_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  669. if ( (rdes0 & 0x300) != 0x300) {
  670. /* A packet without First/Last flag */
  671. /* reuse this SKB */
  672. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  673. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  674. } else {
  675. /* A packet with First/Last flag */
  676. rxlen = ( (rdes0 >> 16) & 0x3fff) - 4;
  677. /* error summary bit check */
  678. if (rdes0 & 0x8000) {
  679. /* This is a error packet */
  680. //printk(DRV_NAME ": rdes0: %lx\n", rdes0);
  681. dev->stats.rx_errors++;
  682. if (rdes0 & 1)
  683. dev->stats.rx_fifo_errors++;
  684. if (rdes0 & 2)
  685. dev->stats.rx_crc_errors++;
  686. if (rdes0 & 0x80)
  687. dev->stats.rx_length_errors++;
  688. }
  689. if ( !(rdes0 & 0x8000) ||
  690. ((db->cr6_data & CR6_PM) && (rxlen>6)) ) {
  691. skb = rxptr->rx_skb_ptr;
  692. /* Good packet, send to upper layer */
  693. /* Shorst packet used new SKB */
  694. if ( (rxlen < RX_COPY_SIZE) &&
  695. ( (skb = dev_alloc_skb(rxlen + 2) )
  696. != NULL) ) {
  697. /* size less than COPY_SIZE, allocate a rxlen SKB */
  698. skb_reserve(skb, 2); /* 16byte align */
  699. memcpy(skb_put(skb, rxlen),
  700. skb_tail_pointer(rxptr->rx_skb_ptr),
  701. rxlen);
  702. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  703. } else
  704. skb_put(skb, rxlen);
  705. skb->protocol = eth_type_trans(skb, dev);
  706. netif_rx(skb);
  707. dev->stats.rx_packets++;
  708. dev->stats.rx_bytes += rxlen;
  709. } else {
  710. /* Reuse SKB buffer when the packet is error */
  711. ULI526X_DBUG(0, "Reuse SK buffer, rdes0", rdes0);
  712. uli526x_reuse_skb(db, rxptr->rx_skb_ptr);
  713. }
  714. }
  715. rxptr = rxptr->next_rx_desc;
  716. }
  717. db->rx_ready_ptr = rxptr;
  718. }
  719. /*
  720. * Set ULI526X multicast address
  721. */
  722. static void uli526x_set_filter_mode(struct net_device * dev)
  723. {
  724. struct uli526x_board_info *db = netdev_priv(dev);
  725. unsigned long flags;
  726. ULI526X_DBUG(0, "uli526x_set_filter_mode()", 0);
  727. spin_lock_irqsave(&db->lock, flags);
  728. if (dev->flags & IFF_PROMISC) {
  729. ULI526X_DBUG(0, "Enable PROM Mode", 0);
  730. db->cr6_data |= CR6_PM | CR6_PBF;
  731. update_cr6(db->cr6_data, db->ioaddr);
  732. spin_unlock_irqrestore(&db->lock, flags);
  733. return;
  734. }
  735. if (dev->flags & IFF_ALLMULTI || dev->mc_count > ULI5261_MAX_MULTICAST) {
  736. ULI526X_DBUG(0, "Pass all multicast address", dev->mc_count);
  737. db->cr6_data &= ~(CR6_PM | CR6_PBF);
  738. db->cr6_data |= CR6_PAM;
  739. spin_unlock_irqrestore(&db->lock, flags);
  740. return;
  741. }
  742. ULI526X_DBUG(0, "Set multicast address", dev->mc_count);
  743. send_filter_frame(dev, dev->mc_count); /* M5261/M5263 */
  744. spin_unlock_irqrestore(&db->lock, flags);
  745. }
  746. static void
  747. ULi_ethtool_gset(struct uli526x_board_info *db, struct ethtool_cmd *ecmd)
  748. {
  749. ecmd->supported = (SUPPORTED_10baseT_Half |
  750. SUPPORTED_10baseT_Full |
  751. SUPPORTED_100baseT_Half |
  752. SUPPORTED_100baseT_Full |
  753. SUPPORTED_Autoneg |
  754. SUPPORTED_MII);
  755. ecmd->advertising = (ADVERTISED_10baseT_Half |
  756. ADVERTISED_10baseT_Full |
  757. ADVERTISED_100baseT_Half |
  758. ADVERTISED_100baseT_Full |
  759. ADVERTISED_Autoneg |
  760. ADVERTISED_MII);
  761. ecmd->port = PORT_MII;
  762. ecmd->phy_address = db->phy_addr;
  763. ecmd->transceiver = XCVR_EXTERNAL;
  764. ecmd->speed = 10;
  765. ecmd->duplex = DUPLEX_HALF;
  766. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  767. {
  768. ecmd->speed = 100;
  769. }
  770. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  771. {
  772. ecmd->duplex = DUPLEX_FULL;
  773. }
  774. if(db->link_failed)
  775. {
  776. ecmd->speed = -1;
  777. ecmd->duplex = -1;
  778. }
  779. if (db->media_mode & ULI526X_AUTO)
  780. {
  781. ecmd->autoneg = AUTONEG_ENABLE;
  782. }
  783. }
  784. static void netdev_get_drvinfo(struct net_device *dev,
  785. struct ethtool_drvinfo *info)
  786. {
  787. struct uli526x_board_info *np = netdev_priv(dev);
  788. strcpy(info->driver, DRV_NAME);
  789. strcpy(info->version, DRV_VERSION);
  790. if (np->pdev)
  791. strcpy(info->bus_info, pci_name(np->pdev));
  792. else
  793. sprintf(info->bus_info, "EISA 0x%lx %d",
  794. dev->base_addr, dev->irq);
  795. }
  796. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd) {
  797. struct uli526x_board_info *np = netdev_priv(dev);
  798. ULi_ethtool_gset(np, cmd);
  799. return 0;
  800. }
  801. static u32 netdev_get_link(struct net_device *dev) {
  802. struct uli526x_board_info *np = netdev_priv(dev);
  803. if(np->link_failed)
  804. return 0;
  805. else
  806. return 1;
  807. }
  808. static void uli526x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  809. {
  810. wol->supported = WAKE_PHY | WAKE_MAGIC;
  811. wol->wolopts = 0;
  812. }
  813. static const struct ethtool_ops netdev_ethtool_ops = {
  814. .get_drvinfo = netdev_get_drvinfo,
  815. .get_settings = netdev_get_settings,
  816. .get_link = netdev_get_link,
  817. .get_wol = uli526x_get_wol,
  818. };
  819. /*
  820. * A periodic timer routine
  821. * Dynamic media sense, allocate Rx buffer...
  822. */
  823. static void uli526x_timer(unsigned long data)
  824. {
  825. u32 tmp_cr8;
  826. unsigned char tmp_cr12=0;
  827. struct net_device *dev = (struct net_device *) data;
  828. struct uli526x_board_info *db = netdev_priv(dev);
  829. unsigned long flags;
  830. u8 TmpSpeed=10;
  831. //ULI526X_DBUG(0, "uli526x_timer()", 0);
  832. spin_lock_irqsave(&db->lock, flags);
  833. /* Dynamic reset ULI526X : system error or transmit time-out */
  834. tmp_cr8 = inl(db->ioaddr + DCR8);
  835. if ( (db->interval_rx_cnt==0) && (tmp_cr8) ) {
  836. db->reset_cr8++;
  837. db->wait_reset = 1;
  838. }
  839. db->interval_rx_cnt = 0;
  840. /* TX polling kick monitor */
  841. if ( db->tx_packet_cnt &&
  842. time_after(jiffies, dev->trans_start + ULI526X_TX_KICK) ) {
  843. outl(0x1, dev->base_addr + DCR1); // Tx polling again
  844. // TX Timeout
  845. if ( time_after(jiffies, dev->trans_start + ULI526X_TX_TIMEOUT) ) {
  846. db->reset_TXtimeout++;
  847. db->wait_reset = 1;
  848. printk( "%s: Tx timeout - resetting\n",
  849. dev->name);
  850. }
  851. }
  852. if (db->wait_reset) {
  853. ULI526X_DBUG(0, "Dynamic Reset device", db->tx_packet_cnt);
  854. db->reset_count++;
  855. uli526x_dynamic_reset(dev);
  856. db->timer.expires = ULI526X_TIMER_WUT;
  857. add_timer(&db->timer);
  858. spin_unlock_irqrestore(&db->lock, flags);
  859. return;
  860. }
  861. /* Link status check, Dynamic media type change */
  862. if((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)!=0)
  863. tmp_cr12 = 3;
  864. if ( !(tmp_cr12 & 0x3) && !db->link_failed ) {
  865. /* Link Failed */
  866. ULI526X_DBUG(0, "Link Failed", tmp_cr12);
  867. netif_carrier_off(dev);
  868. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  869. db->link_failed = 1;
  870. /* For Force 10/100M Half/Full mode: Enable Auto-Nego mode */
  871. /* AUTO don't need */
  872. if ( !(db->media_mode & 0x8) )
  873. phy_write(db->ioaddr, db->phy_addr, 0, 0x1000, db->chip_id);
  874. /* AUTO mode, if INT phyxcer link failed, select EXT device */
  875. if (db->media_mode & ULI526X_AUTO) {
  876. db->cr6_data&=~0x00000200; /* bit9=0, HD mode */
  877. update_cr6(db->cr6_data, db->ioaddr);
  878. }
  879. } else
  880. if ((tmp_cr12 & 0x3) && db->link_failed) {
  881. ULI526X_DBUG(0, "Link link OK", tmp_cr12);
  882. db->link_failed = 0;
  883. /* Auto Sense Speed */
  884. if ( (db->media_mode & ULI526X_AUTO) &&
  885. uli526x_sense_speed(db) )
  886. db->link_failed = 1;
  887. uli526x_process_mode(db);
  888. if(db->link_failed==0)
  889. {
  890. if(db->op_mode==ULI526X_100MHF || db->op_mode==ULI526X_100MFD)
  891. {
  892. TmpSpeed = 100;
  893. }
  894. if(db->op_mode==ULI526X_10MFD || db->op_mode==ULI526X_100MFD)
  895. {
  896. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Full duplex\n",dev->name,TmpSpeed);
  897. }
  898. else
  899. {
  900. printk(KERN_INFO "uli526x: %s NIC Link is Up %d Mbps Half duplex\n",dev->name,TmpSpeed);
  901. }
  902. netif_carrier_on(dev);
  903. }
  904. /* SHOW_MEDIA_TYPE(db->op_mode); */
  905. }
  906. else if(!(tmp_cr12 & 0x3) && db->link_failed)
  907. {
  908. if(db->init==1)
  909. {
  910. printk(KERN_INFO "uli526x: %s NIC Link is Down\n",dev->name);
  911. netif_carrier_off(dev);
  912. }
  913. }
  914. db->init=0;
  915. /* Timer active again */
  916. db->timer.expires = ULI526X_TIMER_WUT;
  917. add_timer(&db->timer);
  918. spin_unlock_irqrestore(&db->lock, flags);
  919. }
  920. /*
  921. * Stop ULI526X board
  922. * Free Tx/Rx allocated memory
  923. * Init system variable
  924. */
  925. static void uli526x_reset_prepare(struct net_device *dev)
  926. {
  927. struct uli526x_board_info *db = netdev_priv(dev);
  928. /* Sopt MAC controller */
  929. db->cr6_data &= ~(CR6_RXSC | CR6_TXSC); /* Disable Tx/Rx */
  930. update_cr6(db->cr6_data, dev->base_addr);
  931. outl(0, dev->base_addr + DCR7); /* Disable Interrupt */
  932. outl(inl(dev->base_addr + DCR5), dev->base_addr + DCR5);
  933. /* Disable upper layer interface */
  934. netif_stop_queue(dev);
  935. /* Free Rx Allocate buffer */
  936. uli526x_free_rxbuffer(db);
  937. /* system variable init */
  938. db->tx_packet_cnt = 0;
  939. db->rx_avail_cnt = 0;
  940. db->link_failed = 1;
  941. db->init=1;
  942. db->wait_reset = 0;
  943. }
  944. /*
  945. * Dynamic reset the ULI526X board
  946. * Stop ULI526X board
  947. * Free Tx/Rx allocated memory
  948. * Reset ULI526X board
  949. * Re-initialize ULI526X board
  950. */
  951. static void uli526x_dynamic_reset(struct net_device *dev)
  952. {
  953. ULI526X_DBUG(0, "uli526x_dynamic_reset()", 0);
  954. uli526x_reset_prepare(dev);
  955. /* Re-initialize ULI526X board */
  956. uli526x_init(dev);
  957. /* Restart upper layer interface */
  958. netif_wake_queue(dev);
  959. }
  960. #ifdef CONFIG_PM
  961. /*
  962. * Suspend the interface.
  963. */
  964. static int uli526x_suspend(struct pci_dev *pdev, pm_message_t state)
  965. {
  966. struct net_device *dev = pci_get_drvdata(pdev);
  967. pci_power_t power_state;
  968. int err;
  969. ULI526X_DBUG(0, "uli526x_suspend", 0);
  970. if (!netdev_priv(dev))
  971. return 0;
  972. pci_save_state(pdev);
  973. if (!netif_running(dev))
  974. return 0;
  975. netif_device_detach(dev);
  976. uli526x_reset_prepare(dev);
  977. power_state = pci_choose_state(pdev, state);
  978. pci_enable_wake(pdev, power_state, 0);
  979. err = pci_set_power_state(pdev, power_state);
  980. if (err) {
  981. netif_device_attach(dev);
  982. /* Re-initialize ULI526X board */
  983. uli526x_init(dev);
  984. /* Restart upper layer interface */
  985. netif_wake_queue(dev);
  986. }
  987. return err;
  988. }
  989. /*
  990. * Resume the interface.
  991. */
  992. static int uli526x_resume(struct pci_dev *pdev)
  993. {
  994. struct net_device *dev = pci_get_drvdata(pdev);
  995. int err;
  996. ULI526X_DBUG(0, "uli526x_resume", 0);
  997. if (!netdev_priv(dev))
  998. return 0;
  999. pci_restore_state(pdev);
  1000. if (!netif_running(dev))
  1001. return 0;
  1002. err = pci_set_power_state(pdev, PCI_D0);
  1003. if (err) {
  1004. printk(KERN_WARNING "%s: Could not put device into D0\n",
  1005. dev->name);
  1006. return err;
  1007. }
  1008. netif_device_attach(dev);
  1009. /* Re-initialize ULI526X board */
  1010. uli526x_init(dev);
  1011. /* Restart upper layer interface */
  1012. netif_wake_queue(dev);
  1013. return 0;
  1014. }
  1015. #else /* !CONFIG_PM */
  1016. #define uli526x_suspend NULL
  1017. #define uli526x_resume NULL
  1018. #endif /* !CONFIG_PM */
  1019. /*
  1020. * free all allocated rx buffer
  1021. */
  1022. static void uli526x_free_rxbuffer(struct uli526x_board_info * db)
  1023. {
  1024. ULI526X_DBUG(0, "uli526x_free_rxbuffer()", 0);
  1025. /* free allocated rx buffer */
  1026. while (db->rx_avail_cnt) {
  1027. dev_kfree_skb(db->rx_ready_ptr->rx_skb_ptr);
  1028. db->rx_ready_ptr = db->rx_ready_ptr->next_rx_desc;
  1029. db->rx_avail_cnt--;
  1030. }
  1031. }
  1032. /*
  1033. * Reuse the SK buffer
  1034. */
  1035. static void uli526x_reuse_skb(struct uli526x_board_info *db, struct sk_buff * skb)
  1036. {
  1037. struct rx_desc *rxptr = db->rx_insert_ptr;
  1038. if (!(rxptr->rdes0 & cpu_to_le32(0x80000000))) {
  1039. rxptr->rx_skb_ptr = skb;
  1040. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1041. skb_tail_pointer(skb),
  1042. RX_ALLOC_SIZE,
  1043. PCI_DMA_FROMDEVICE));
  1044. wmb();
  1045. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1046. db->rx_avail_cnt++;
  1047. db->rx_insert_ptr = rxptr->next_rx_desc;
  1048. } else
  1049. ULI526X_DBUG(0, "SK Buffer reuse method error", db->rx_avail_cnt);
  1050. }
  1051. /*
  1052. * Initialize transmit/Receive descriptor
  1053. * Using Chain structure, and allocate Tx/Rx buffer
  1054. */
  1055. static void uli526x_descriptor_init(struct uli526x_board_info *db, unsigned long ioaddr)
  1056. {
  1057. struct tx_desc *tmp_tx;
  1058. struct rx_desc *tmp_rx;
  1059. unsigned char *tmp_buf;
  1060. dma_addr_t tmp_tx_dma, tmp_rx_dma;
  1061. dma_addr_t tmp_buf_dma;
  1062. int i;
  1063. ULI526X_DBUG(0, "uli526x_descriptor_init()", 0);
  1064. /* tx descriptor start pointer */
  1065. db->tx_insert_ptr = db->first_tx_desc;
  1066. db->tx_remove_ptr = db->first_tx_desc;
  1067. outl(db->first_tx_desc_dma, ioaddr + DCR4); /* TX DESC address */
  1068. /* rx descriptor start pointer */
  1069. db->first_rx_desc = (void *)db->first_tx_desc + sizeof(struct tx_desc) * TX_DESC_CNT;
  1070. db->first_rx_desc_dma = db->first_tx_desc_dma + sizeof(struct tx_desc) * TX_DESC_CNT;
  1071. db->rx_insert_ptr = db->first_rx_desc;
  1072. db->rx_ready_ptr = db->first_rx_desc;
  1073. outl(db->first_rx_desc_dma, ioaddr + DCR3); /* RX DESC address */
  1074. /* Init Transmit chain */
  1075. tmp_buf = db->buf_pool_start;
  1076. tmp_buf_dma = db->buf_pool_dma_start;
  1077. tmp_tx_dma = db->first_tx_desc_dma;
  1078. for (tmp_tx = db->first_tx_desc, i = 0; i < TX_DESC_CNT; i++, tmp_tx++) {
  1079. tmp_tx->tx_buf_ptr = tmp_buf;
  1080. tmp_tx->tdes0 = cpu_to_le32(0);
  1081. tmp_tx->tdes1 = cpu_to_le32(0x81000000); /* IC, chain */
  1082. tmp_tx->tdes2 = cpu_to_le32(tmp_buf_dma);
  1083. tmp_tx_dma += sizeof(struct tx_desc);
  1084. tmp_tx->tdes3 = cpu_to_le32(tmp_tx_dma);
  1085. tmp_tx->next_tx_desc = tmp_tx + 1;
  1086. tmp_buf = tmp_buf + TX_BUF_ALLOC;
  1087. tmp_buf_dma = tmp_buf_dma + TX_BUF_ALLOC;
  1088. }
  1089. (--tmp_tx)->tdes3 = cpu_to_le32(db->first_tx_desc_dma);
  1090. tmp_tx->next_tx_desc = db->first_tx_desc;
  1091. /* Init Receive descriptor chain */
  1092. tmp_rx_dma=db->first_rx_desc_dma;
  1093. for (tmp_rx = db->first_rx_desc, i = 0; i < RX_DESC_CNT; i++, tmp_rx++) {
  1094. tmp_rx->rdes0 = cpu_to_le32(0);
  1095. tmp_rx->rdes1 = cpu_to_le32(0x01000600);
  1096. tmp_rx_dma += sizeof(struct rx_desc);
  1097. tmp_rx->rdes3 = cpu_to_le32(tmp_rx_dma);
  1098. tmp_rx->next_rx_desc = tmp_rx + 1;
  1099. }
  1100. (--tmp_rx)->rdes3 = cpu_to_le32(db->first_rx_desc_dma);
  1101. tmp_rx->next_rx_desc = db->first_rx_desc;
  1102. /* pre-allocate Rx buffer */
  1103. allocate_rx_buffer(db);
  1104. }
  1105. /*
  1106. * Update CR6 value
  1107. * Firstly stop ULI526X, then written value and start
  1108. */
  1109. static void update_cr6(u32 cr6_data, unsigned long ioaddr)
  1110. {
  1111. outl(cr6_data, ioaddr + DCR6);
  1112. udelay(5);
  1113. }
  1114. /*
  1115. * Send a setup frame for M5261/M5263
  1116. * This setup frame initialize ULI526X address filter mode
  1117. */
  1118. #ifdef __BIG_ENDIAN
  1119. #define FLT_SHIFT 16
  1120. #else
  1121. #define FLT_SHIFT 0
  1122. #endif
  1123. static void send_filter_frame(struct net_device *dev, int mc_cnt)
  1124. {
  1125. struct uli526x_board_info *db = netdev_priv(dev);
  1126. struct dev_mc_list *mcptr;
  1127. struct tx_desc *txptr;
  1128. u16 * addrptr;
  1129. u32 * suptr;
  1130. int i;
  1131. ULI526X_DBUG(0, "send_filter_frame()", 0);
  1132. txptr = db->tx_insert_ptr;
  1133. suptr = (u32 *) txptr->tx_buf_ptr;
  1134. /* Node address */
  1135. addrptr = (u16 *) dev->dev_addr;
  1136. *suptr++ = addrptr[0] << FLT_SHIFT;
  1137. *suptr++ = addrptr[1] << FLT_SHIFT;
  1138. *suptr++ = addrptr[2] << FLT_SHIFT;
  1139. /* broadcast address */
  1140. *suptr++ = 0xffff << FLT_SHIFT;
  1141. *suptr++ = 0xffff << FLT_SHIFT;
  1142. *suptr++ = 0xffff << FLT_SHIFT;
  1143. /* fit the multicast address */
  1144. for (mcptr = dev->mc_list, i = 0; i < mc_cnt; i++, mcptr = mcptr->next) {
  1145. addrptr = (u16 *) mcptr->dmi_addr;
  1146. *suptr++ = addrptr[0] << FLT_SHIFT;
  1147. *suptr++ = addrptr[1] << FLT_SHIFT;
  1148. *suptr++ = addrptr[2] << FLT_SHIFT;
  1149. }
  1150. for (; i<14; i++) {
  1151. *suptr++ = 0xffff << FLT_SHIFT;
  1152. *suptr++ = 0xffff << FLT_SHIFT;
  1153. *suptr++ = 0xffff << FLT_SHIFT;
  1154. }
  1155. /* prepare the setup frame */
  1156. db->tx_insert_ptr = txptr->next_tx_desc;
  1157. txptr->tdes1 = cpu_to_le32(0x890000c0);
  1158. /* Resource Check and Send the setup packet */
  1159. if (db->tx_packet_cnt < TX_DESC_CNT) {
  1160. /* Resource Empty */
  1161. db->tx_packet_cnt++;
  1162. txptr->tdes0 = cpu_to_le32(0x80000000);
  1163. update_cr6(db->cr6_data | 0x2000, dev->base_addr);
  1164. outl(0x1, dev->base_addr + DCR1); /* Issue Tx polling */
  1165. update_cr6(db->cr6_data, dev->base_addr);
  1166. dev->trans_start = jiffies;
  1167. } else
  1168. printk(KERN_ERR DRV_NAME ": No Tx resource - Send_filter_frame!\n");
  1169. }
  1170. /*
  1171. * Allocate rx buffer,
  1172. * As possible as allocate maxiumn Rx buffer
  1173. */
  1174. static void allocate_rx_buffer(struct uli526x_board_info *db)
  1175. {
  1176. struct rx_desc *rxptr;
  1177. struct sk_buff *skb;
  1178. rxptr = db->rx_insert_ptr;
  1179. while(db->rx_avail_cnt < RX_DESC_CNT) {
  1180. if ( ( skb = dev_alloc_skb(RX_ALLOC_SIZE) ) == NULL )
  1181. break;
  1182. rxptr->rx_skb_ptr = skb; /* FIXME (?) */
  1183. rxptr->rdes2 = cpu_to_le32(pci_map_single(db->pdev,
  1184. skb_tail_pointer(skb),
  1185. RX_ALLOC_SIZE,
  1186. PCI_DMA_FROMDEVICE));
  1187. wmb();
  1188. rxptr->rdes0 = cpu_to_le32(0x80000000);
  1189. rxptr = rxptr->next_rx_desc;
  1190. db->rx_avail_cnt++;
  1191. }
  1192. db->rx_insert_ptr = rxptr;
  1193. }
  1194. /*
  1195. * Read one word data from the serial ROM
  1196. */
  1197. static u16 read_srom_word(long ioaddr, int offset)
  1198. {
  1199. int i;
  1200. u16 srom_data = 0;
  1201. long cr9_ioaddr = ioaddr + DCR9;
  1202. outl(CR9_SROM_READ, cr9_ioaddr);
  1203. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1204. /* Send the Read Command 110b */
  1205. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1206. SROM_CLK_WRITE(SROM_DATA_1, cr9_ioaddr);
  1207. SROM_CLK_WRITE(SROM_DATA_0, cr9_ioaddr);
  1208. /* Send the offset */
  1209. for (i = 5; i >= 0; i--) {
  1210. srom_data = (offset & (1 << i)) ? SROM_DATA_1 : SROM_DATA_0;
  1211. SROM_CLK_WRITE(srom_data, cr9_ioaddr);
  1212. }
  1213. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1214. for (i = 16; i > 0; i--) {
  1215. outl(CR9_SROM_READ | CR9_SRCS | CR9_SRCLK, cr9_ioaddr);
  1216. udelay(5);
  1217. srom_data = (srom_data << 1) | ((inl(cr9_ioaddr) & CR9_CRDOUT) ? 1 : 0);
  1218. outl(CR9_SROM_READ | CR9_SRCS, cr9_ioaddr);
  1219. udelay(5);
  1220. }
  1221. outl(CR9_SROM_READ, cr9_ioaddr);
  1222. return srom_data;
  1223. }
  1224. /*
  1225. * Auto sense the media mode
  1226. */
  1227. static u8 uli526x_sense_speed(struct uli526x_board_info * db)
  1228. {
  1229. u8 ErrFlag = 0;
  1230. u16 phy_mode;
  1231. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1232. phy_mode = phy_read(db->ioaddr, db->phy_addr, 1, db->chip_id);
  1233. if ( (phy_mode & 0x24) == 0x24 ) {
  1234. phy_mode = ((phy_read(db->ioaddr, db->phy_addr, 5, db->chip_id) & 0x01e0)<<7);
  1235. if(phy_mode&0x8000)
  1236. phy_mode = 0x8000;
  1237. else if(phy_mode&0x4000)
  1238. phy_mode = 0x4000;
  1239. else if(phy_mode&0x2000)
  1240. phy_mode = 0x2000;
  1241. else
  1242. phy_mode = 0x1000;
  1243. /* printk(DRV_NAME ": Phy_mode %x ",phy_mode); */
  1244. switch (phy_mode) {
  1245. case 0x1000: db->op_mode = ULI526X_10MHF; break;
  1246. case 0x2000: db->op_mode = ULI526X_10MFD; break;
  1247. case 0x4000: db->op_mode = ULI526X_100MHF; break;
  1248. case 0x8000: db->op_mode = ULI526X_100MFD; break;
  1249. default: db->op_mode = ULI526X_10MHF; ErrFlag = 1; break;
  1250. }
  1251. } else {
  1252. db->op_mode = ULI526X_10MHF;
  1253. ULI526X_DBUG(0, "Link Failed :", phy_mode);
  1254. ErrFlag = 1;
  1255. }
  1256. return ErrFlag;
  1257. }
  1258. /*
  1259. * Set 10/100 phyxcer capability
  1260. * AUTO mode : phyxcer register4 is NIC capability
  1261. * Force mode: phyxcer register4 is the force media
  1262. */
  1263. static void uli526x_set_phyxcer(struct uli526x_board_info *db)
  1264. {
  1265. u16 phy_reg;
  1266. /* Phyxcer capability setting */
  1267. phy_reg = phy_read(db->ioaddr, db->phy_addr, 4, db->chip_id) & ~0x01e0;
  1268. if (db->media_mode & ULI526X_AUTO) {
  1269. /* AUTO Mode */
  1270. phy_reg |= db->PHY_reg4;
  1271. } else {
  1272. /* Force Mode */
  1273. switch(db->media_mode) {
  1274. case ULI526X_10MHF: phy_reg |= 0x20; break;
  1275. case ULI526X_10MFD: phy_reg |= 0x40; break;
  1276. case ULI526X_100MHF: phy_reg |= 0x80; break;
  1277. case ULI526X_100MFD: phy_reg |= 0x100; break;
  1278. }
  1279. }
  1280. /* Write new capability to Phyxcer Reg4 */
  1281. if ( !(phy_reg & 0x01e0)) {
  1282. phy_reg|=db->PHY_reg4;
  1283. db->media_mode|=ULI526X_AUTO;
  1284. }
  1285. phy_write(db->ioaddr, db->phy_addr, 4, phy_reg, db->chip_id);
  1286. /* Restart Auto-Negotiation */
  1287. phy_write(db->ioaddr, db->phy_addr, 0, 0x1200, db->chip_id);
  1288. udelay(50);
  1289. }
  1290. /*
  1291. * Process op-mode
  1292. AUTO mode : PHY controller in Auto-negotiation Mode
  1293. * Force mode: PHY controller in force mode with HUB
  1294. * N-way force capability with SWITCH
  1295. */
  1296. static void uli526x_process_mode(struct uli526x_board_info *db)
  1297. {
  1298. u16 phy_reg;
  1299. /* Full Duplex Mode Check */
  1300. if (db->op_mode & 0x4)
  1301. db->cr6_data |= CR6_FDM; /* Set Full Duplex Bit */
  1302. else
  1303. db->cr6_data &= ~CR6_FDM; /* Clear Full Duplex Bit */
  1304. update_cr6(db->cr6_data, db->ioaddr);
  1305. /* 10/100M phyxcer force mode need */
  1306. if ( !(db->media_mode & 0x8)) {
  1307. /* Forece Mode */
  1308. phy_reg = phy_read(db->ioaddr, db->phy_addr, 6, db->chip_id);
  1309. if ( !(phy_reg & 0x1) ) {
  1310. /* parter without N-Way capability */
  1311. phy_reg = 0x0;
  1312. switch(db->op_mode) {
  1313. case ULI526X_10MHF: phy_reg = 0x0; break;
  1314. case ULI526X_10MFD: phy_reg = 0x100; break;
  1315. case ULI526X_100MHF: phy_reg = 0x2000; break;
  1316. case ULI526X_100MFD: phy_reg = 0x2100; break;
  1317. }
  1318. phy_write(db->ioaddr, db->phy_addr, 0, phy_reg, db->chip_id);
  1319. }
  1320. }
  1321. }
  1322. /*
  1323. * Write a word to Phy register
  1324. */
  1325. static void phy_write(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data, u32 chip_id)
  1326. {
  1327. u16 i;
  1328. unsigned long ioaddr;
  1329. if(chip_id == PCI_ULI5263_ID)
  1330. {
  1331. phy_writeby_cr10(iobase, phy_addr, offset, phy_data);
  1332. return;
  1333. }
  1334. /* M5261/M5263 Chip */
  1335. ioaddr = iobase + DCR9;
  1336. /* Send 33 synchronization clock to Phy controller */
  1337. for (i = 0; i < 35; i++)
  1338. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1339. /* Send start command(01) to Phy */
  1340. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1341. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1342. /* Send write command(01) to Phy */
  1343. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1344. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1345. /* Send Phy address */
  1346. for (i = 0x10; i > 0; i = i >> 1)
  1347. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1348. /* Send register address */
  1349. for (i = 0x10; i > 0; i = i >> 1)
  1350. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1351. /* written trasnition */
  1352. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1353. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1354. /* Write a word data to PHY controller */
  1355. for ( i = 0x8000; i > 0; i >>= 1)
  1356. phy_write_1bit(ioaddr, phy_data & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1357. }
  1358. /*
  1359. * Read a word data from phy register
  1360. */
  1361. static u16 phy_read(unsigned long iobase, u8 phy_addr, u8 offset, u32 chip_id)
  1362. {
  1363. int i;
  1364. u16 phy_data;
  1365. unsigned long ioaddr;
  1366. if(chip_id == PCI_ULI5263_ID)
  1367. return phy_readby_cr10(iobase, phy_addr, offset);
  1368. /* M5261/M5263 Chip */
  1369. ioaddr = iobase + DCR9;
  1370. /* Send 33 synchronization clock to Phy controller */
  1371. for (i = 0; i < 35; i++)
  1372. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1373. /* Send start command(01) to Phy */
  1374. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1375. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1376. /* Send read command(10) to Phy */
  1377. phy_write_1bit(ioaddr, PHY_DATA_1, chip_id);
  1378. phy_write_1bit(ioaddr, PHY_DATA_0, chip_id);
  1379. /* Send Phy address */
  1380. for (i = 0x10; i > 0; i = i >> 1)
  1381. phy_write_1bit(ioaddr, phy_addr & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1382. /* Send register address */
  1383. for (i = 0x10; i > 0; i = i >> 1)
  1384. phy_write_1bit(ioaddr, offset & i ? PHY_DATA_1 : PHY_DATA_0, chip_id);
  1385. /* Skip transition state */
  1386. phy_read_1bit(ioaddr, chip_id);
  1387. /* read 16bit data */
  1388. for (phy_data = 0, i = 0; i < 16; i++) {
  1389. phy_data <<= 1;
  1390. phy_data |= phy_read_1bit(ioaddr, chip_id);
  1391. }
  1392. return phy_data;
  1393. }
  1394. static u16 phy_readby_cr10(unsigned long iobase, u8 phy_addr, u8 offset)
  1395. {
  1396. unsigned long ioaddr,cr10_value;
  1397. ioaddr = iobase + DCR10;
  1398. cr10_value = phy_addr;
  1399. cr10_value = (cr10_value<<5) + offset;
  1400. cr10_value = (cr10_value<<16) + 0x08000000;
  1401. outl(cr10_value,ioaddr);
  1402. udelay(1);
  1403. while(1)
  1404. {
  1405. cr10_value = inl(ioaddr);
  1406. if(cr10_value&0x10000000)
  1407. break;
  1408. }
  1409. return (cr10_value&0x0ffff);
  1410. }
  1411. static void phy_writeby_cr10(unsigned long iobase, u8 phy_addr, u8 offset, u16 phy_data)
  1412. {
  1413. unsigned long ioaddr,cr10_value;
  1414. ioaddr = iobase + DCR10;
  1415. cr10_value = phy_addr;
  1416. cr10_value = (cr10_value<<5) + offset;
  1417. cr10_value = (cr10_value<<16) + 0x04000000 + phy_data;
  1418. outl(cr10_value,ioaddr);
  1419. udelay(1);
  1420. }
  1421. /*
  1422. * Write one bit data to Phy Controller
  1423. */
  1424. static void phy_write_1bit(unsigned long ioaddr, u32 phy_data, u32 chip_id)
  1425. {
  1426. outl(phy_data , ioaddr); /* MII Clock Low */
  1427. udelay(1);
  1428. outl(phy_data | MDCLKH, ioaddr); /* MII Clock High */
  1429. udelay(1);
  1430. outl(phy_data , ioaddr); /* MII Clock Low */
  1431. udelay(1);
  1432. }
  1433. /*
  1434. * Read one bit phy data from PHY controller
  1435. */
  1436. static u16 phy_read_1bit(unsigned long ioaddr, u32 chip_id)
  1437. {
  1438. u16 phy_data;
  1439. outl(0x50000 , ioaddr);
  1440. udelay(1);
  1441. phy_data = ( inl(ioaddr) >> 19 ) & 0x1;
  1442. outl(0x40000 , ioaddr);
  1443. udelay(1);
  1444. return phy_data;
  1445. }
  1446. static struct pci_device_id uli526x_pci_tbl[] = {
  1447. { 0x10B9, 0x5261, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5261_ID },
  1448. { 0x10B9, 0x5263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, PCI_ULI5263_ID },
  1449. { 0, }
  1450. };
  1451. MODULE_DEVICE_TABLE(pci, uli526x_pci_tbl);
  1452. static struct pci_driver uli526x_driver = {
  1453. .name = "uli526x",
  1454. .id_table = uli526x_pci_tbl,
  1455. .probe = uli526x_init_one,
  1456. .remove = __devexit_p(uli526x_remove_one),
  1457. .suspend = uli526x_suspend,
  1458. .resume = uli526x_resume,
  1459. };
  1460. MODULE_AUTHOR("Peer Chen, peer.chen@uli.com.tw");
  1461. MODULE_DESCRIPTION("ULi M5261/M5263 fast ethernet driver");
  1462. MODULE_LICENSE("GPL");
  1463. module_param(debug, int, 0644);
  1464. module_param(mode, int, 0);
  1465. module_param(cr6set, int, 0);
  1466. MODULE_PARM_DESC(debug, "ULi M5261/M5263 enable debugging (0-1)");
  1467. MODULE_PARM_DESC(mode, "ULi M5261/M5263: Bit 0: 10/100Mbps, bit 2: duplex, bit 8: HomePNA");
  1468. /* Description:
  1469. * when user used insmod to add module, system invoked init_module()
  1470. * to register the services.
  1471. */
  1472. static int __init uli526x_init_module(void)
  1473. {
  1474. printk(version);
  1475. printed_version = 1;
  1476. ULI526X_DBUG(0, "init_module() ", debug);
  1477. if (debug)
  1478. uli526x_debug = debug; /* set debug flag */
  1479. if (cr6set)
  1480. uli526x_cr6_user_set = cr6set;
  1481. switch (mode) {
  1482. case ULI526X_10MHF:
  1483. case ULI526X_100MHF:
  1484. case ULI526X_10MFD:
  1485. case ULI526X_100MFD:
  1486. uli526x_media_mode = mode;
  1487. break;
  1488. default:
  1489. uli526x_media_mode = ULI526X_AUTO;
  1490. break;
  1491. }
  1492. return pci_register_driver(&uli526x_driver);
  1493. }
  1494. /*
  1495. * Description:
  1496. * when user used rmmod to delete module, system invoked clean_module()
  1497. * to un-register all registered services.
  1498. */
  1499. static void __exit uli526x_cleanup_module(void)
  1500. {
  1501. ULI526X_DBUG(0, "uli526x_clean_module() ", debug);
  1502. pci_unregister_driver(&uli526x_driver);
  1503. }
  1504. module_init(uli526x_init_module);
  1505. module_exit(uli526x_cleanup_module);