tc35815.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499
  1. /*
  2. * tc35815.c: A TOSHIBA TC35815CF PCI 10/100Mbps ethernet driver for linux.
  3. *
  4. * Based on skelton.c by Donald Becker.
  5. *
  6. * This driver is a replacement of older and less maintained version.
  7. * This is a header of the older version:
  8. * -----<snip>-----
  9. * Copyright 2001 MontaVista Software Inc.
  10. * Author: MontaVista Software, Inc.
  11. * ahennessy@mvista.com
  12. * Copyright (C) 2000-2001 Toshiba Corporation
  13. * static const char *version =
  14. * "tc35815.c:v0.00 26/07/2000 by Toshiba Corporation\n";
  15. * -----<snip>-----
  16. *
  17. * This file is subject to the terms and conditions of the GNU General Public
  18. * License. See the file "COPYING" in the main directory of this archive
  19. * for more details.
  20. *
  21. * (C) Copyright TOSHIBA CORPORATION 2004-2005
  22. * All Rights Reserved.
  23. */
  24. #ifdef TC35815_NAPI
  25. #define DRV_VERSION "1.38-NAPI"
  26. #else
  27. #define DRV_VERSION "1.38"
  28. #endif
  29. static const char *version = "tc35815.c:v" DRV_VERSION "\n";
  30. #define MODNAME "tc35815"
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/types.h>
  34. #include <linux/fcntl.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/ioport.h>
  37. #include <linux/in.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/errno.h>
  43. #include <linux/init.h>
  44. #include <linux/netdevice.h>
  45. #include <linux/etherdevice.h>
  46. #include <linux/skbuff.h>
  47. #include <linux/delay.h>
  48. #include <linux/pci.h>
  49. #include <linux/phy.h>
  50. #include <linux/workqueue.h>
  51. #include <linux/platform_device.h>
  52. #include <asm/io.h>
  53. #include <asm/byteorder.h>
  54. /* First, a few definitions that the brave might change. */
  55. #define GATHER_TXINT /* On-Demand Tx Interrupt */
  56. #define WORKAROUND_LOSTCAR
  57. #define WORKAROUND_100HALF_PROMISC
  58. /* #define TC35815_USE_PACKEDBUFFER */
  59. enum tc35815_chiptype {
  60. TC35815CF = 0,
  61. TC35815_NWU,
  62. TC35815_TX4939,
  63. };
  64. /* indexed by tc35815_chiptype, above */
  65. static const struct {
  66. const char *name;
  67. } chip_info[] __devinitdata = {
  68. { "TOSHIBA TC35815CF 10/100BaseTX" },
  69. { "TOSHIBA TC35815 with Wake on LAN" },
  70. { "TOSHIBA TC35815/TX4939" },
  71. };
  72. static const struct pci_device_id tc35815_pci_tbl[] = {
  73. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815CF), .driver_data = TC35815CF },
  74. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_NWU), .driver_data = TC35815_NWU },
  75. {PCI_DEVICE(PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC35815_TX4939), .driver_data = TC35815_TX4939 },
  76. {0,}
  77. };
  78. MODULE_DEVICE_TABLE(pci, tc35815_pci_tbl);
  79. /* see MODULE_PARM_DESC */
  80. static struct tc35815_options {
  81. int speed;
  82. int duplex;
  83. } options;
  84. /*
  85. * Registers
  86. */
  87. struct tc35815_regs {
  88. __u32 DMA_Ctl; /* 0x00 */
  89. __u32 TxFrmPtr;
  90. __u32 TxThrsh;
  91. __u32 TxPollCtr;
  92. __u32 BLFrmPtr;
  93. __u32 RxFragSize;
  94. __u32 Int_En;
  95. __u32 FDA_Bas;
  96. __u32 FDA_Lim; /* 0x20 */
  97. __u32 Int_Src;
  98. __u32 unused0[2];
  99. __u32 PauseCnt;
  100. __u32 RemPauCnt;
  101. __u32 TxCtlFrmStat;
  102. __u32 unused1;
  103. __u32 MAC_Ctl; /* 0x40 */
  104. __u32 CAM_Ctl;
  105. __u32 Tx_Ctl;
  106. __u32 Tx_Stat;
  107. __u32 Rx_Ctl;
  108. __u32 Rx_Stat;
  109. __u32 MD_Data;
  110. __u32 MD_CA;
  111. __u32 CAM_Adr; /* 0x60 */
  112. __u32 CAM_Data;
  113. __u32 CAM_Ena;
  114. __u32 PROM_Ctl;
  115. __u32 PROM_Data;
  116. __u32 Algn_Cnt;
  117. __u32 CRC_Cnt;
  118. __u32 Miss_Cnt;
  119. };
  120. /*
  121. * Bit assignments
  122. */
  123. /* DMA_Ctl bit asign ------------------------------------------------------- */
  124. #define DMA_RxAlign 0x00c00000 /* 1:Reception Alignment */
  125. #define DMA_RxAlign_1 0x00400000
  126. #define DMA_RxAlign_2 0x00800000
  127. #define DMA_RxAlign_3 0x00c00000
  128. #define DMA_M66EnStat 0x00080000 /* 1:66MHz Enable State */
  129. #define DMA_IntMask 0x00040000 /* 1:Interupt mask */
  130. #define DMA_SWIntReq 0x00020000 /* 1:Software Interrupt request */
  131. #define DMA_TxWakeUp 0x00010000 /* 1:Transmit Wake Up */
  132. #define DMA_RxBigE 0x00008000 /* 1:Receive Big Endian */
  133. #define DMA_TxBigE 0x00004000 /* 1:Transmit Big Endian */
  134. #define DMA_TestMode 0x00002000 /* 1:Test Mode */
  135. #define DMA_PowrMgmnt 0x00001000 /* 1:Power Management */
  136. #define DMA_DmBurst_Mask 0x000001fc /* DMA Burst size */
  137. /* RxFragSize bit asign ---------------------------------------------------- */
  138. #define RxFrag_EnPack 0x00008000 /* 1:Enable Packing */
  139. #define RxFrag_MinFragMask 0x00000ffc /* Minimum Fragment */
  140. /* MAC_Ctl bit asign ------------------------------------------------------- */
  141. #define MAC_Link10 0x00008000 /* 1:Link Status 10Mbits */
  142. #define MAC_EnMissRoll 0x00002000 /* 1:Enable Missed Roll */
  143. #define MAC_MissRoll 0x00000400 /* 1:Missed Roll */
  144. #define MAC_Loop10 0x00000080 /* 1:Loop 10 Mbps */
  145. #define MAC_Conn_Auto 0x00000000 /*00:Connection mode (Automatic) */
  146. #define MAC_Conn_10M 0x00000020 /*01: (10Mbps endec)*/
  147. #define MAC_Conn_Mll 0x00000040 /*10: (Mll clock) */
  148. #define MAC_MacLoop 0x00000010 /* 1:MAC Loopback */
  149. #define MAC_FullDup 0x00000008 /* 1:Full Duplex 0:Half Duplex */
  150. #define MAC_Reset 0x00000004 /* 1:Software Reset */
  151. #define MAC_HaltImm 0x00000002 /* 1:Halt Immediate */
  152. #define MAC_HaltReq 0x00000001 /* 1:Halt request */
  153. /* PROM_Ctl bit asign ------------------------------------------------------ */
  154. #define PROM_Busy 0x00008000 /* 1:Busy (Start Operation) */
  155. #define PROM_Read 0x00004000 /*10:Read operation */
  156. #define PROM_Write 0x00002000 /*01:Write operation */
  157. #define PROM_Erase 0x00006000 /*11:Erase operation */
  158. /*00:Enable or Disable Writting, */
  159. /* as specified in PROM_Addr. */
  160. #define PROM_Addr_Ena 0x00000030 /*11xxxx:PROM Write enable */
  161. /*00xxxx: disable */
  162. /* CAM_Ctl bit asign ------------------------------------------------------- */
  163. #define CAM_CompEn 0x00000010 /* 1:CAM Compare Enable */
  164. #define CAM_NegCAM 0x00000008 /* 1:Reject packets CAM recognizes,*/
  165. /* accept other */
  166. #define CAM_BroadAcc 0x00000004 /* 1:Broadcast assept */
  167. #define CAM_GroupAcc 0x00000002 /* 1:Multicast assept */
  168. #define CAM_StationAcc 0x00000001 /* 1:unicast accept */
  169. /* CAM_Ena bit asign ------------------------------------------------------- */
  170. #define CAM_ENTRY_MAX 21 /* CAM Data entry max count */
  171. #define CAM_Ena_Mask ((1<<CAM_ENTRY_MAX)-1) /* CAM Enable bits (Max 21bits) */
  172. #define CAM_Ena_Bit(index) (1 << (index))
  173. #define CAM_ENTRY_DESTINATION 0
  174. #define CAM_ENTRY_SOURCE 1
  175. #define CAM_ENTRY_MACCTL 20
  176. /* Tx_Ctl bit asign -------------------------------------------------------- */
  177. #define Tx_En 0x00000001 /* 1:Transmit enable */
  178. #define Tx_TxHalt 0x00000002 /* 1:Transmit Halt Request */
  179. #define Tx_NoPad 0x00000004 /* 1:Suppress Padding */
  180. #define Tx_NoCRC 0x00000008 /* 1:Suppress Padding */
  181. #define Tx_FBack 0x00000010 /* 1:Fast Back-off */
  182. #define Tx_EnUnder 0x00000100 /* 1:Enable Underrun */
  183. #define Tx_EnExDefer 0x00000200 /* 1:Enable Excessive Deferral */
  184. #define Tx_EnLCarr 0x00000400 /* 1:Enable Lost Carrier */
  185. #define Tx_EnExColl 0x00000800 /* 1:Enable Excessive Collision */
  186. #define Tx_EnLateColl 0x00001000 /* 1:Enable Late Collision */
  187. #define Tx_EnTxPar 0x00002000 /* 1:Enable Transmit Parity */
  188. #define Tx_EnComp 0x00004000 /* 1:Enable Completion */
  189. /* Tx_Stat bit asign ------------------------------------------------------- */
  190. #define Tx_TxColl_MASK 0x0000000F /* Tx Collision Count */
  191. #define Tx_ExColl 0x00000010 /* Excessive Collision */
  192. #define Tx_TXDefer 0x00000020 /* Transmit Defered */
  193. #define Tx_Paused 0x00000040 /* Transmit Paused */
  194. #define Tx_IntTx 0x00000080 /* Interrupt on Tx */
  195. #define Tx_Under 0x00000100 /* Underrun */
  196. #define Tx_Defer 0x00000200 /* Deferral */
  197. #define Tx_NCarr 0x00000400 /* No Carrier */
  198. #define Tx_10Stat 0x00000800 /* 10Mbps Status */
  199. #define Tx_LateColl 0x00001000 /* Late Collision */
  200. #define Tx_TxPar 0x00002000 /* Tx Parity Error */
  201. #define Tx_Comp 0x00004000 /* Completion */
  202. #define Tx_Halted 0x00008000 /* Tx Halted */
  203. #define Tx_SQErr 0x00010000 /* Signal Quality Error(SQE) */
  204. /* Rx_Ctl bit asign -------------------------------------------------------- */
  205. #define Rx_EnGood 0x00004000 /* 1:Enable Good */
  206. #define Rx_EnRxPar 0x00002000 /* 1:Enable Receive Parity */
  207. #define Rx_EnLongErr 0x00000800 /* 1:Enable Long Error */
  208. #define Rx_EnOver 0x00000400 /* 1:Enable OverFlow */
  209. #define Rx_EnCRCErr 0x00000200 /* 1:Enable CRC Error */
  210. #define Rx_EnAlign 0x00000100 /* 1:Enable Alignment */
  211. #define Rx_IgnoreCRC 0x00000040 /* 1:Ignore CRC Value */
  212. #define Rx_StripCRC 0x00000010 /* 1:Strip CRC Value */
  213. #define Rx_ShortEn 0x00000008 /* 1:Short Enable */
  214. #define Rx_LongEn 0x00000004 /* 1:Long Enable */
  215. #define Rx_RxHalt 0x00000002 /* 1:Receive Halt Request */
  216. #define Rx_RxEn 0x00000001 /* 1:Receive Intrrupt Enable */
  217. /* Rx_Stat bit asign ------------------------------------------------------- */
  218. #define Rx_Halted 0x00008000 /* Rx Halted */
  219. #define Rx_Good 0x00004000 /* Rx Good */
  220. #define Rx_RxPar 0x00002000 /* Rx Parity Error */
  221. #define Rx_TypePkt 0x00001000 /* Rx Type Packet */
  222. #define Rx_LongErr 0x00000800 /* Rx Long Error */
  223. #define Rx_Over 0x00000400 /* Rx Overflow */
  224. #define Rx_CRCErr 0x00000200 /* Rx CRC Error */
  225. #define Rx_Align 0x00000100 /* Rx Alignment Error */
  226. #define Rx_10Stat 0x00000080 /* Rx 10Mbps Status */
  227. #define Rx_IntRx 0x00000040 /* Rx Interrupt */
  228. #define Rx_CtlRecd 0x00000020 /* Rx Control Receive */
  229. #define Rx_InLenErr 0x00000010 /* Rx In Range Frame Length Error */
  230. #define Rx_Stat_Mask 0x0000FFF0 /* Rx All Status Mask */
  231. /* Int_En bit asign -------------------------------------------------------- */
  232. #define Int_NRAbtEn 0x00000800 /* 1:Non-recoverable Abort Enable */
  233. #define Int_TxCtlCmpEn 0x00000400 /* 1:Transmit Ctl Complete Enable */
  234. #define Int_DmParErrEn 0x00000200 /* 1:DMA Parity Error Enable */
  235. #define Int_DParDEn 0x00000100 /* 1:Data Parity Error Enable */
  236. #define Int_EarNotEn 0x00000080 /* 1:Early Notify Enable */
  237. #define Int_DParErrEn 0x00000040 /* 1:Detected Parity Error Enable */
  238. #define Int_SSysErrEn 0x00000020 /* 1:Signalled System Error Enable */
  239. #define Int_RMasAbtEn 0x00000010 /* 1:Received Master Abort Enable */
  240. #define Int_RTargAbtEn 0x00000008 /* 1:Received Target Abort Enable */
  241. #define Int_STargAbtEn 0x00000004 /* 1:Signalled Target Abort Enable */
  242. #define Int_BLExEn 0x00000002 /* 1:Buffer List Exhausted Enable */
  243. #define Int_FDAExEn 0x00000001 /* 1:Free Descriptor Area */
  244. /* Exhausted Enable */
  245. /* Int_Src bit asign ------------------------------------------------------- */
  246. #define Int_NRabt 0x00004000 /* 1:Non Recoverable error */
  247. #define Int_DmParErrStat 0x00002000 /* 1:DMA Parity Error & Clear */
  248. #define Int_BLEx 0x00001000 /* 1:Buffer List Empty & Clear */
  249. #define Int_FDAEx 0x00000800 /* 1:FDA Empty & Clear */
  250. #define Int_IntNRAbt 0x00000400 /* 1:Non Recoverable Abort */
  251. #define Int_IntCmp 0x00000200 /* 1:MAC control packet complete */
  252. #define Int_IntExBD 0x00000100 /* 1:Interrupt Extra BD & Clear */
  253. #define Int_DmParErr 0x00000080 /* 1:DMA Parity Error & Clear */
  254. #define Int_IntEarNot 0x00000040 /* 1:Receive Data write & Clear */
  255. #define Int_SWInt 0x00000020 /* 1:Software request & Clear */
  256. #define Int_IntBLEx 0x00000010 /* 1:Buffer List Empty & Clear */
  257. #define Int_IntFDAEx 0x00000008 /* 1:FDA Empty & Clear */
  258. #define Int_IntPCI 0x00000004 /* 1:PCI controller & Clear */
  259. #define Int_IntMacRx 0x00000002 /* 1:Rx controller & Clear */
  260. #define Int_IntMacTx 0x00000001 /* 1:Tx controller & Clear */
  261. /* MD_CA bit asign --------------------------------------------------------- */
  262. #define MD_CA_PreSup 0x00001000 /* 1:Preamble Supress */
  263. #define MD_CA_Busy 0x00000800 /* 1:Busy (Start Operation) */
  264. #define MD_CA_Wr 0x00000400 /* 1:Write 0:Read */
  265. /*
  266. * Descriptors
  267. */
  268. /* Frame descripter */
  269. struct FDesc {
  270. volatile __u32 FDNext;
  271. volatile __u32 FDSystem;
  272. volatile __u32 FDStat;
  273. volatile __u32 FDCtl;
  274. };
  275. /* Buffer descripter */
  276. struct BDesc {
  277. volatile __u32 BuffData;
  278. volatile __u32 BDCtl;
  279. };
  280. #define FD_ALIGN 16
  281. /* Frame Descripter bit asign ---------------------------------------------- */
  282. #define FD_FDLength_MASK 0x0000FFFF /* Length MASK */
  283. #define FD_BDCnt_MASK 0x001F0000 /* BD count MASK in FD */
  284. #define FD_FrmOpt_MASK 0x7C000000 /* Frame option MASK */
  285. #define FD_FrmOpt_BigEndian 0x40000000 /* Tx/Rx */
  286. #define FD_FrmOpt_IntTx 0x20000000 /* Tx only */
  287. #define FD_FrmOpt_NoCRC 0x10000000 /* Tx only */
  288. #define FD_FrmOpt_NoPadding 0x08000000 /* Tx only */
  289. #define FD_FrmOpt_Packing 0x04000000 /* Rx only */
  290. #define FD_CownsFD 0x80000000 /* FD Controller owner bit */
  291. #define FD_Next_EOL 0x00000001 /* FD EOL indicator */
  292. #define FD_BDCnt_SHIFT 16
  293. /* Buffer Descripter bit asign --------------------------------------------- */
  294. #define BD_BuffLength_MASK 0x0000FFFF /* Recieve Data Size */
  295. #define BD_RxBDID_MASK 0x00FF0000 /* BD ID Number MASK */
  296. #define BD_RxBDSeqN_MASK 0x7F000000 /* Rx BD Sequence Number */
  297. #define BD_CownsBD 0x80000000 /* BD Controller owner bit */
  298. #define BD_RxBDID_SHIFT 16
  299. #define BD_RxBDSeqN_SHIFT 24
  300. /* Some useful constants. */
  301. #undef NO_CHECK_CARRIER /* Does not check No-Carrier with TP */
  302. #ifdef NO_CHECK_CARRIER
  303. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  304. Tx_EnExColl | Tx_EnExDefer | Tx_EnUnder | \
  305. Tx_En) /* maybe 0x7b01 */
  306. #else
  307. #define TX_CTL_CMD (Tx_EnComp | Tx_EnTxPar | Tx_EnLateColl | \
  308. Tx_EnExColl | Tx_EnLCarr | Tx_EnExDefer | Tx_EnUnder | \
  309. Tx_En) /* maybe 0x7b01 */
  310. #endif
  311. /* Do not use Rx_StripCRC -- it causes trouble on BLEx/FDAEx condition */
  312. #define RX_CTL_CMD (Rx_EnGood | Rx_EnRxPar | Rx_EnLongErr | Rx_EnOver \
  313. | Rx_EnCRCErr | Rx_EnAlign | Rx_RxEn) /* maybe 0x6f01 */
  314. #define INT_EN_CMD (Int_NRAbtEn | \
  315. Int_DmParErrEn | Int_DParDEn | Int_DParErrEn | \
  316. Int_SSysErrEn | Int_RMasAbtEn | Int_RTargAbtEn | \
  317. Int_STargAbtEn | \
  318. Int_BLExEn | Int_FDAExEn) /* maybe 0xb7f*/
  319. #define DMA_CTL_CMD DMA_BURST_SIZE
  320. #define HAVE_DMA_RXALIGN(lp) likely((lp)->chiptype != TC35815CF)
  321. /* Tuning parameters */
  322. #define DMA_BURST_SIZE 32
  323. #define TX_THRESHOLD 1024
  324. /* used threshold with packet max byte for low pci transfer ability.*/
  325. #define TX_THRESHOLD_MAX 1536
  326. /* setting threshold max value when overrun error occured this count. */
  327. #define TX_THRESHOLD_KEEP_LIMIT 10
  328. /* 16 + RX_BUF_NUM * 8 + RX_FD_NUM * 16 + TX_FD_NUM * 32 <= PAGE_SIZE*FD_PAGE_NUM */
  329. #ifdef TC35815_USE_PACKEDBUFFER
  330. #define FD_PAGE_NUM 2
  331. #define RX_BUF_NUM 8 /* >= 2 */
  332. #define RX_FD_NUM 250 /* >= 32 */
  333. #define TX_FD_NUM 128
  334. #define RX_BUF_SIZE PAGE_SIZE
  335. #else /* TC35815_USE_PACKEDBUFFER */
  336. #define FD_PAGE_NUM 4
  337. #define RX_BUF_NUM 128 /* < 256 */
  338. #define RX_FD_NUM 256 /* >= 32 */
  339. #define TX_FD_NUM 128
  340. #if RX_CTL_CMD & Rx_LongEn
  341. #define RX_BUF_SIZE PAGE_SIZE
  342. #elif RX_CTL_CMD & Rx_StripCRC
  343. #define RX_BUF_SIZE \
  344. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + NET_IP_ALIGN)
  345. #else
  346. #define RX_BUF_SIZE \
  347. L1_CACHE_ALIGN(ETH_FRAME_LEN + VLAN_HLEN + ETH_FCS_LEN + NET_IP_ALIGN)
  348. #endif
  349. #endif /* TC35815_USE_PACKEDBUFFER */
  350. #define RX_FD_RESERVE (2 / 2) /* max 2 BD per RxFD */
  351. #define NAPI_WEIGHT 16
  352. struct TxFD {
  353. struct FDesc fd;
  354. struct BDesc bd;
  355. struct BDesc unused;
  356. };
  357. struct RxFD {
  358. struct FDesc fd;
  359. struct BDesc bd[0]; /* variable length */
  360. };
  361. struct FrFD {
  362. struct FDesc fd;
  363. struct BDesc bd[RX_BUF_NUM];
  364. };
  365. #define tc_readl(addr) ioread32(addr)
  366. #define tc_writel(d, addr) iowrite32(d, addr)
  367. #define TC35815_TX_TIMEOUT msecs_to_jiffies(400)
  368. /* Information that need to be kept for each controller. */
  369. struct tc35815_local {
  370. struct pci_dev *pci_dev;
  371. struct net_device *dev;
  372. struct napi_struct napi;
  373. /* statistics */
  374. struct {
  375. int max_tx_qlen;
  376. int tx_ints;
  377. int rx_ints;
  378. int tx_underrun;
  379. } lstats;
  380. /* Tx control lock. This protects the transmit buffer ring
  381. * state along with the "tx full" state of the driver. This
  382. * means all netif_queue flow control actions are protected
  383. * by this lock as well.
  384. */
  385. spinlock_t lock;
  386. struct mii_bus *mii_bus;
  387. struct phy_device *phy_dev;
  388. int duplex;
  389. int speed;
  390. int link;
  391. struct work_struct restart_work;
  392. /*
  393. * Transmitting: Batch Mode.
  394. * 1 BD in 1 TxFD.
  395. * Receiving: Packing Mode. (TC35815_USE_PACKEDBUFFER)
  396. * 1 circular FD for Free Buffer List.
  397. * RX_BUF_NUM BD in Free Buffer FD.
  398. * One Free Buffer BD has PAGE_SIZE data buffer.
  399. * Or Non-Packing Mode.
  400. * 1 circular FD for Free Buffer List.
  401. * RX_BUF_NUM BD in Free Buffer FD.
  402. * One Free Buffer BD has ETH_FRAME_LEN data buffer.
  403. */
  404. void *fd_buf; /* for TxFD, RxFD, FrFD */
  405. dma_addr_t fd_buf_dma;
  406. struct TxFD *tfd_base;
  407. unsigned int tfd_start;
  408. unsigned int tfd_end;
  409. struct RxFD *rfd_base;
  410. struct RxFD *rfd_limit;
  411. struct RxFD *rfd_cur;
  412. struct FrFD *fbl_ptr;
  413. #ifdef TC35815_USE_PACKEDBUFFER
  414. unsigned char fbl_curid;
  415. void *data_buf[RX_BUF_NUM]; /* packing */
  416. dma_addr_t data_buf_dma[RX_BUF_NUM];
  417. struct {
  418. struct sk_buff *skb;
  419. dma_addr_t skb_dma;
  420. } tx_skbs[TX_FD_NUM];
  421. #else
  422. unsigned int fbl_count;
  423. struct {
  424. struct sk_buff *skb;
  425. dma_addr_t skb_dma;
  426. } tx_skbs[TX_FD_NUM], rx_skbs[RX_BUF_NUM];
  427. #endif
  428. u32 msg_enable;
  429. enum tc35815_chiptype chiptype;
  430. };
  431. static inline dma_addr_t fd_virt_to_bus(struct tc35815_local *lp, void *virt)
  432. {
  433. return lp->fd_buf_dma + ((u8 *)virt - (u8 *)lp->fd_buf);
  434. }
  435. #ifdef DEBUG
  436. static inline void *fd_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  437. {
  438. return (void *)((u8 *)lp->fd_buf + (bus - lp->fd_buf_dma));
  439. }
  440. #endif
  441. #ifdef TC35815_USE_PACKEDBUFFER
  442. static inline void *rxbuf_bus_to_virt(struct tc35815_local *lp, dma_addr_t bus)
  443. {
  444. int i;
  445. for (i = 0; i < RX_BUF_NUM; i++) {
  446. if (bus >= lp->data_buf_dma[i] &&
  447. bus < lp->data_buf_dma[i] + PAGE_SIZE)
  448. return (void *)((u8 *)lp->data_buf[i] +
  449. (bus - lp->data_buf_dma[i]));
  450. }
  451. return NULL;
  452. }
  453. #define TC35815_DMA_SYNC_ONDEMAND
  454. static void *alloc_rxbuf_page(struct pci_dev *hwdev, dma_addr_t *dma_handle)
  455. {
  456. #ifdef TC35815_DMA_SYNC_ONDEMAND
  457. void *buf;
  458. /* pci_map + pci_dma_sync will be more effective than
  459. * pci_alloc_consistent on some archs. */
  460. buf = (void *)__get_free_page(GFP_ATOMIC);
  461. if (!buf)
  462. return NULL;
  463. *dma_handle = pci_map_single(hwdev, buf, PAGE_SIZE,
  464. PCI_DMA_FROMDEVICE);
  465. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  466. free_page((unsigned long)buf);
  467. return NULL;
  468. }
  469. return buf;
  470. #else
  471. return pci_alloc_consistent(hwdev, PAGE_SIZE, dma_handle);
  472. #endif
  473. }
  474. static void free_rxbuf_page(struct pci_dev *hwdev, void *buf, dma_addr_t dma_handle)
  475. {
  476. #ifdef TC35815_DMA_SYNC_ONDEMAND
  477. pci_unmap_single(hwdev, dma_handle, PAGE_SIZE, PCI_DMA_FROMDEVICE);
  478. free_page((unsigned long)buf);
  479. #else
  480. pci_free_consistent(hwdev, PAGE_SIZE, buf, dma_handle);
  481. #endif
  482. }
  483. #else /* TC35815_USE_PACKEDBUFFER */
  484. static struct sk_buff *alloc_rxbuf_skb(struct net_device *dev,
  485. struct pci_dev *hwdev,
  486. dma_addr_t *dma_handle)
  487. {
  488. struct sk_buff *skb;
  489. skb = dev_alloc_skb(RX_BUF_SIZE);
  490. if (!skb)
  491. return NULL;
  492. *dma_handle = pci_map_single(hwdev, skb->data, RX_BUF_SIZE,
  493. PCI_DMA_FROMDEVICE);
  494. if (pci_dma_mapping_error(hwdev, *dma_handle)) {
  495. dev_kfree_skb_any(skb);
  496. return NULL;
  497. }
  498. skb_reserve(skb, 2); /* make IP header 4byte aligned */
  499. return skb;
  500. }
  501. static void free_rxbuf_skb(struct pci_dev *hwdev, struct sk_buff *skb, dma_addr_t dma_handle)
  502. {
  503. pci_unmap_single(hwdev, dma_handle, RX_BUF_SIZE,
  504. PCI_DMA_FROMDEVICE);
  505. dev_kfree_skb_any(skb);
  506. }
  507. #endif /* TC35815_USE_PACKEDBUFFER */
  508. /* Index to functions, as function prototypes. */
  509. static int tc35815_open(struct net_device *dev);
  510. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev);
  511. static irqreturn_t tc35815_interrupt(int irq, void *dev_id);
  512. #ifdef TC35815_NAPI
  513. static int tc35815_rx(struct net_device *dev, int limit);
  514. static int tc35815_poll(struct napi_struct *napi, int budget);
  515. #else
  516. static void tc35815_rx(struct net_device *dev);
  517. #endif
  518. static void tc35815_txdone(struct net_device *dev);
  519. static int tc35815_close(struct net_device *dev);
  520. static struct net_device_stats *tc35815_get_stats(struct net_device *dev);
  521. static void tc35815_set_multicast_list(struct net_device *dev);
  522. static void tc35815_tx_timeout(struct net_device *dev);
  523. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  524. #ifdef CONFIG_NET_POLL_CONTROLLER
  525. static void tc35815_poll_controller(struct net_device *dev);
  526. #endif
  527. static const struct ethtool_ops tc35815_ethtool_ops;
  528. /* Example routines you must write ;->. */
  529. static void tc35815_chip_reset(struct net_device *dev);
  530. static void tc35815_chip_init(struct net_device *dev);
  531. #ifdef DEBUG
  532. static void panic_queues(struct net_device *dev);
  533. #endif
  534. static void tc35815_restart_work(struct work_struct *work);
  535. static int tc_mdio_read(struct mii_bus *bus, int mii_id, int regnum)
  536. {
  537. struct net_device *dev = bus->priv;
  538. struct tc35815_regs __iomem *tr =
  539. (struct tc35815_regs __iomem *)dev->base_addr;
  540. unsigned long timeout = jiffies + HZ;
  541. tc_writel(MD_CA_Busy | (mii_id << 5) | (regnum & 0x1f), &tr->MD_CA);
  542. udelay(12); /* it takes 32 x 400ns at least */
  543. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  544. if (time_after(jiffies, timeout))
  545. return -EIO;
  546. cpu_relax();
  547. }
  548. return tc_readl(&tr->MD_Data) & 0xffff;
  549. }
  550. static int tc_mdio_write(struct mii_bus *bus, int mii_id, int regnum, u16 val)
  551. {
  552. struct net_device *dev = bus->priv;
  553. struct tc35815_regs __iomem *tr =
  554. (struct tc35815_regs __iomem *)dev->base_addr;
  555. unsigned long timeout = jiffies + HZ;
  556. tc_writel(val, &tr->MD_Data);
  557. tc_writel(MD_CA_Busy | MD_CA_Wr | (mii_id << 5) | (regnum & 0x1f),
  558. &tr->MD_CA);
  559. udelay(12); /* it takes 32 x 400ns at least */
  560. while (tc_readl(&tr->MD_CA) & MD_CA_Busy) {
  561. if (time_after(jiffies, timeout))
  562. return -EIO;
  563. cpu_relax();
  564. }
  565. return 0;
  566. }
  567. static void tc_handle_link_change(struct net_device *dev)
  568. {
  569. struct tc35815_local *lp = netdev_priv(dev);
  570. struct phy_device *phydev = lp->phy_dev;
  571. unsigned long flags;
  572. int status_change = 0;
  573. spin_lock_irqsave(&lp->lock, flags);
  574. if (phydev->link &&
  575. (lp->speed != phydev->speed || lp->duplex != phydev->duplex)) {
  576. struct tc35815_regs __iomem *tr =
  577. (struct tc35815_regs __iomem *)dev->base_addr;
  578. u32 reg;
  579. reg = tc_readl(&tr->MAC_Ctl);
  580. reg |= MAC_HaltReq;
  581. tc_writel(reg, &tr->MAC_Ctl);
  582. if (phydev->duplex == DUPLEX_FULL)
  583. reg |= MAC_FullDup;
  584. else
  585. reg &= ~MAC_FullDup;
  586. tc_writel(reg, &tr->MAC_Ctl);
  587. reg &= ~MAC_HaltReq;
  588. tc_writel(reg, &tr->MAC_Ctl);
  589. /*
  590. * TX4939 PCFG.SPEEDn bit will be changed on
  591. * NETDEV_CHANGE event.
  592. */
  593. #if !defined(NO_CHECK_CARRIER) && defined(WORKAROUND_LOSTCAR)
  594. /*
  595. * WORKAROUND: enable LostCrS only if half duplex
  596. * operation.
  597. * (TX4939 does not have EnLCarr)
  598. */
  599. if (phydev->duplex == DUPLEX_HALF &&
  600. lp->chiptype != TC35815_TX4939)
  601. tc_writel(tc_readl(&tr->Tx_Ctl) | Tx_EnLCarr,
  602. &tr->Tx_Ctl);
  603. #endif
  604. lp->speed = phydev->speed;
  605. lp->duplex = phydev->duplex;
  606. status_change = 1;
  607. }
  608. if (phydev->link != lp->link) {
  609. if (phydev->link) {
  610. #ifdef WORKAROUND_100HALF_PROMISC
  611. /* delayed promiscuous enabling */
  612. if (dev->flags & IFF_PROMISC)
  613. tc35815_set_multicast_list(dev);
  614. #endif
  615. } else {
  616. lp->speed = 0;
  617. lp->duplex = -1;
  618. }
  619. lp->link = phydev->link;
  620. status_change = 1;
  621. }
  622. spin_unlock_irqrestore(&lp->lock, flags);
  623. if (status_change && netif_msg_link(lp)) {
  624. phy_print_status(phydev);
  625. pr_debug("%s: MII BMCR %04x BMSR %04x LPA %04x\n",
  626. dev->name,
  627. phy_read(phydev, MII_BMCR),
  628. phy_read(phydev, MII_BMSR),
  629. phy_read(phydev, MII_LPA));
  630. }
  631. }
  632. static int tc_mii_probe(struct net_device *dev)
  633. {
  634. struct tc35815_local *lp = netdev_priv(dev);
  635. struct phy_device *phydev = NULL;
  636. int phy_addr;
  637. u32 dropmask;
  638. /* find the first phy */
  639. for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
  640. if (lp->mii_bus->phy_map[phy_addr]) {
  641. if (phydev) {
  642. printk(KERN_ERR "%s: multiple PHYs found\n",
  643. dev->name);
  644. return -EINVAL;
  645. }
  646. phydev = lp->mii_bus->phy_map[phy_addr];
  647. break;
  648. }
  649. }
  650. if (!phydev) {
  651. printk(KERN_ERR "%s: no PHY found\n", dev->name);
  652. return -ENODEV;
  653. }
  654. /* attach the mac to the phy */
  655. phydev = phy_connect(dev, dev_name(&phydev->dev),
  656. &tc_handle_link_change, 0,
  657. lp->chiptype == TC35815_TX4939 ?
  658. PHY_INTERFACE_MODE_RMII : PHY_INTERFACE_MODE_MII);
  659. if (IS_ERR(phydev)) {
  660. printk(KERN_ERR "%s: Could not attach to PHY\n", dev->name);
  661. return PTR_ERR(phydev);
  662. }
  663. printk(KERN_INFO "%s: attached PHY driver [%s] "
  664. "(mii_bus:phy_addr=%s, id=%x)\n",
  665. dev->name, phydev->drv->name, dev_name(&phydev->dev),
  666. phydev->phy_id);
  667. /* mask with MAC supported features */
  668. phydev->supported &= PHY_BASIC_FEATURES;
  669. dropmask = 0;
  670. if (options.speed == 10)
  671. dropmask |= SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full;
  672. else if (options.speed == 100)
  673. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full;
  674. if (options.duplex == 1)
  675. dropmask |= SUPPORTED_10baseT_Full | SUPPORTED_100baseT_Full;
  676. else if (options.duplex == 2)
  677. dropmask |= SUPPORTED_10baseT_Half | SUPPORTED_100baseT_Half;
  678. phydev->supported &= ~dropmask;
  679. phydev->advertising = phydev->supported;
  680. lp->link = 0;
  681. lp->speed = 0;
  682. lp->duplex = -1;
  683. lp->phy_dev = phydev;
  684. return 0;
  685. }
  686. static int tc_mii_init(struct net_device *dev)
  687. {
  688. struct tc35815_local *lp = netdev_priv(dev);
  689. int err;
  690. int i;
  691. lp->mii_bus = mdiobus_alloc();
  692. if (lp->mii_bus == NULL) {
  693. err = -ENOMEM;
  694. goto err_out;
  695. }
  696. lp->mii_bus->name = "tc35815_mii_bus";
  697. lp->mii_bus->read = tc_mdio_read;
  698. lp->mii_bus->write = tc_mdio_write;
  699. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%x",
  700. (lp->pci_dev->bus->number << 8) | lp->pci_dev->devfn);
  701. lp->mii_bus->priv = dev;
  702. lp->mii_bus->parent = &lp->pci_dev->dev;
  703. lp->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  704. if (!lp->mii_bus->irq) {
  705. err = -ENOMEM;
  706. goto err_out_free_mii_bus;
  707. }
  708. for (i = 0; i < PHY_MAX_ADDR; i++)
  709. lp->mii_bus->irq[i] = PHY_POLL;
  710. err = mdiobus_register(lp->mii_bus);
  711. if (err)
  712. goto err_out_free_mdio_irq;
  713. err = tc_mii_probe(dev);
  714. if (err)
  715. goto err_out_unregister_bus;
  716. return 0;
  717. err_out_unregister_bus:
  718. mdiobus_unregister(lp->mii_bus);
  719. err_out_free_mdio_irq:
  720. kfree(lp->mii_bus->irq);
  721. err_out_free_mii_bus:
  722. mdiobus_free(lp->mii_bus);
  723. err_out:
  724. return err;
  725. }
  726. #ifdef CONFIG_CPU_TX49XX
  727. /*
  728. * Find a platform_device providing a MAC address. The platform code
  729. * should provide a "tc35815-mac" device with a MAC address in its
  730. * platform_data.
  731. */
  732. static int __devinit tc35815_mac_match(struct device *dev, void *data)
  733. {
  734. struct platform_device *plat_dev = to_platform_device(dev);
  735. struct pci_dev *pci_dev = data;
  736. unsigned int id = pci_dev->irq;
  737. return !strcmp(plat_dev->name, "tc35815-mac") && plat_dev->id == id;
  738. }
  739. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  740. {
  741. struct tc35815_local *lp = netdev_priv(dev);
  742. struct device *pd = bus_find_device(&platform_bus_type, NULL,
  743. lp->pci_dev, tc35815_mac_match);
  744. if (pd) {
  745. if (pd->platform_data)
  746. memcpy(dev->dev_addr, pd->platform_data, ETH_ALEN);
  747. put_device(pd);
  748. return is_valid_ether_addr(dev->dev_addr) ? 0 : -ENODEV;
  749. }
  750. return -ENODEV;
  751. }
  752. #else
  753. static int __devinit tc35815_read_plat_dev_addr(struct net_device *dev)
  754. {
  755. return -ENODEV;
  756. }
  757. #endif
  758. static int __devinit tc35815_init_dev_addr(struct net_device *dev)
  759. {
  760. struct tc35815_regs __iomem *tr =
  761. (struct tc35815_regs __iomem *)dev->base_addr;
  762. int i;
  763. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  764. ;
  765. for (i = 0; i < 6; i += 2) {
  766. unsigned short data;
  767. tc_writel(PROM_Busy | PROM_Read | (i / 2 + 2), &tr->PROM_Ctl);
  768. while (tc_readl(&tr->PROM_Ctl) & PROM_Busy)
  769. ;
  770. data = tc_readl(&tr->PROM_Data);
  771. dev->dev_addr[i] = data & 0xff;
  772. dev->dev_addr[i+1] = data >> 8;
  773. }
  774. if (!is_valid_ether_addr(dev->dev_addr))
  775. return tc35815_read_plat_dev_addr(dev);
  776. return 0;
  777. }
  778. static const struct net_device_ops tc35815_netdev_ops = {
  779. .ndo_open = tc35815_open,
  780. .ndo_stop = tc35815_close,
  781. .ndo_start_xmit = tc35815_send_packet,
  782. .ndo_get_stats = tc35815_get_stats,
  783. .ndo_set_multicast_list = tc35815_set_multicast_list,
  784. .ndo_tx_timeout = tc35815_tx_timeout,
  785. .ndo_do_ioctl = tc35815_ioctl,
  786. .ndo_validate_addr = eth_validate_addr,
  787. .ndo_change_mtu = eth_change_mtu,
  788. .ndo_set_mac_address = eth_mac_addr,
  789. #ifdef CONFIG_NET_POLL_CONTROLLER
  790. .ndo_poll_controller = tc35815_poll_controller,
  791. #endif
  792. };
  793. static int __devinit tc35815_init_one(struct pci_dev *pdev,
  794. const struct pci_device_id *ent)
  795. {
  796. void __iomem *ioaddr = NULL;
  797. struct net_device *dev;
  798. struct tc35815_local *lp;
  799. int rc;
  800. static int printed_version;
  801. if (!printed_version++) {
  802. printk(version);
  803. dev_printk(KERN_DEBUG, &pdev->dev,
  804. "speed:%d duplex:%d\n",
  805. options.speed, options.duplex);
  806. }
  807. if (!pdev->irq) {
  808. dev_warn(&pdev->dev, "no IRQ assigned.\n");
  809. return -ENODEV;
  810. }
  811. /* dev zeroed in alloc_etherdev */
  812. dev = alloc_etherdev(sizeof(*lp));
  813. if (dev == NULL) {
  814. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  815. return -ENOMEM;
  816. }
  817. SET_NETDEV_DEV(dev, &pdev->dev);
  818. lp = netdev_priv(dev);
  819. lp->dev = dev;
  820. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  821. rc = pcim_enable_device(pdev);
  822. if (rc)
  823. goto err_out;
  824. rc = pcim_iomap_regions(pdev, 1 << 1, MODNAME);
  825. if (rc)
  826. goto err_out;
  827. pci_set_master(pdev);
  828. ioaddr = pcim_iomap_table(pdev)[1];
  829. /* Initialize the device structure. */
  830. dev->netdev_ops = &tc35815_netdev_ops;
  831. dev->ethtool_ops = &tc35815_ethtool_ops;
  832. dev->watchdog_timeo = TC35815_TX_TIMEOUT;
  833. #ifdef TC35815_NAPI
  834. netif_napi_add(dev, &lp->napi, tc35815_poll, NAPI_WEIGHT);
  835. #endif
  836. dev->irq = pdev->irq;
  837. dev->base_addr = (unsigned long)ioaddr;
  838. INIT_WORK(&lp->restart_work, tc35815_restart_work);
  839. spin_lock_init(&lp->lock);
  840. lp->pci_dev = pdev;
  841. lp->chiptype = ent->driver_data;
  842. lp->msg_enable = NETIF_MSG_TX_ERR | NETIF_MSG_HW | NETIF_MSG_DRV | NETIF_MSG_LINK;
  843. pci_set_drvdata(pdev, dev);
  844. /* Soft reset the chip. */
  845. tc35815_chip_reset(dev);
  846. /* Retrieve the ethernet address. */
  847. if (tc35815_init_dev_addr(dev)) {
  848. dev_warn(&pdev->dev, "not valid ether addr\n");
  849. random_ether_addr(dev->dev_addr);
  850. }
  851. rc = register_netdev(dev);
  852. if (rc)
  853. goto err_out;
  854. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  855. printk(KERN_INFO "%s: %s at 0x%lx, %pM, IRQ %d\n",
  856. dev->name,
  857. chip_info[ent->driver_data].name,
  858. dev->base_addr,
  859. dev->dev_addr,
  860. dev->irq);
  861. rc = tc_mii_init(dev);
  862. if (rc)
  863. goto err_out_unregister;
  864. return 0;
  865. err_out_unregister:
  866. unregister_netdev(dev);
  867. err_out:
  868. free_netdev(dev);
  869. return rc;
  870. }
  871. static void __devexit tc35815_remove_one(struct pci_dev *pdev)
  872. {
  873. struct net_device *dev = pci_get_drvdata(pdev);
  874. struct tc35815_local *lp = netdev_priv(dev);
  875. phy_disconnect(lp->phy_dev);
  876. mdiobus_unregister(lp->mii_bus);
  877. kfree(lp->mii_bus->irq);
  878. mdiobus_free(lp->mii_bus);
  879. unregister_netdev(dev);
  880. free_netdev(dev);
  881. pci_set_drvdata(pdev, NULL);
  882. }
  883. static int
  884. tc35815_init_queues(struct net_device *dev)
  885. {
  886. struct tc35815_local *lp = netdev_priv(dev);
  887. int i;
  888. unsigned long fd_addr;
  889. if (!lp->fd_buf) {
  890. BUG_ON(sizeof(struct FDesc) +
  891. sizeof(struct BDesc) * RX_BUF_NUM +
  892. sizeof(struct FDesc) * RX_FD_NUM +
  893. sizeof(struct TxFD) * TX_FD_NUM >
  894. PAGE_SIZE * FD_PAGE_NUM);
  895. lp->fd_buf = pci_alloc_consistent(lp->pci_dev,
  896. PAGE_SIZE * FD_PAGE_NUM,
  897. &lp->fd_buf_dma);
  898. if (!lp->fd_buf)
  899. return -ENOMEM;
  900. for (i = 0; i < RX_BUF_NUM; i++) {
  901. #ifdef TC35815_USE_PACKEDBUFFER
  902. lp->data_buf[i] =
  903. alloc_rxbuf_page(lp->pci_dev,
  904. &lp->data_buf_dma[i]);
  905. if (!lp->data_buf[i]) {
  906. while (--i >= 0) {
  907. free_rxbuf_page(lp->pci_dev,
  908. lp->data_buf[i],
  909. lp->data_buf_dma[i]);
  910. lp->data_buf[i] = NULL;
  911. }
  912. pci_free_consistent(lp->pci_dev,
  913. PAGE_SIZE * FD_PAGE_NUM,
  914. lp->fd_buf,
  915. lp->fd_buf_dma);
  916. lp->fd_buf = NULL;
  917. return -ENOMEM;
  918. }
  919. #else
  920. lp->rx_skbs[i].skb =
  921. alloc_rxbuf_skb(dev, lp->pci_dev,
  922. &lp->rx_skbs[i].skb_dma);
  923. if (!lp->rx_skbs[i].skb) {
  924. while (--i >= 0) {
  925. free_rxbuf_skb(lp->pci_dev,
  926. lp->rx_skbs[i].skb,
  927. lp->rx_skbs[i].skb_dma);
  928. lp->rx_skbs[i].skb = NULL;
  929. }
  930. pci_free_consistent(lp->pci_dev,
  931. PAGE_SIZE * FD_PAGE_NUM,
  932. lp->fd_buf,
  933. lp->fd_buf_dma);
  934. lp->fd_buf = NULL;
  935. return -ENOMEM;
  936. }
  937. #endif
  938. }
  939. printk(KERN_DEBUG "%s: FD buf %p DataBuf",
  940. dev->name, lp->fd_buf);
  941. #ifdef TC35815_USE_PACKEDBUFFER
  942. printk(" DataBuf");
  943. for (i = 0; i < RX_BUF_NUM; i++)
  944. printk(" %p", lp->data_buf[i]);
  945. #endif
  946. printk("\n");
  947. } else {
  948. for (i = 0; i < FD_PAGE_NUM; i++)
  949. clear_page((void *)((unsigned long)lp->fd_buf +
  950. i * PAGE_SIZE));
  951. }
  952. fd_addr = (unsigned long)lp->fd_buf;
  953. /* Free Descriptors (for Receive) */
  954. lp->rfd_base = (struct RxFD *)fd_addr;
  955. fd_addr += sizeof(struct RxFD) * RX_FD_NUM;
  956. for (i = 0; i < RX_FD_NUM; i++)
  957. lp->rfd_base[i].fd.FDCtl = cpu_to_le32(FD_CownsFD);
  958. lp->rfd_cur = lp->rfd_base;
  959. lp->rfd_limit = (struct RxFD *)fd_addr - (RX_FD_RESERVE + 1);
  960. /* Transmit Descriptors */
  961. lp->tfd_base = (struct TxFD *)fd_addr;
  962. fd_addr += sizeof(struct TxFD) * TX_FD_NUM;
  963. for (i = 0; i < TX_FD_NUM; i++) {
  964. lp->tfd_base[i].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[i+1]));
  965. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  966. lp->tfd_base[i].fd.FDCtl = cpu_to_le32(0);
  967. }
  968. lp->tfd_base[TX_FD_NUM-1].fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, &lp->tfd_base[0]));
  969. lp->tfd_start = 0;
  970. lp->tfd_end = 0;
  971. /* Buffer List (for Receive) */
  972. lp->fbl_ptr = (struct FrFD *)fd_addr;
  973. lp->fbl_ptr->fd.FDNext = cpu_to_le32(fd_virt_to_bus(lp, lp->fbl_ptr));
  974. lp->fbl_ptr->fd.FDCtl = cpu_to_le32(RX_BUF_NUM | FD_CownsFD);
  975. #ifndef TC35815_USE_PACKEDBUFFER
  976. /*
  977. * move all allocated skbs to head of rx_skbs[] array.
  978. * fbl_count mighe not be RX_BUF_NUM if alloc_rxbuf_skb() in
  979. * tc35815_rx() had failed.
  980. */
  981. lp->fbl_count = 0;
  982. for (i = 0; i < RX_BUF_NUM; i++) {
  983. if (lp->rx_skbs[i].skb) {
  984. if (i != lp->fbl_count) {
  985. lp->rx_skbs[lp->fbl_count].skb =
  986. lp->rx_skbs[i].skb;
  987. lp->rx_skbs[lp->fbl_count].skb_dma =
  988. lp->rx_skbs[i].skb_dma;
  989. }
  990. lp->fbl_count++;
  991. }
  992. }
  993. #endif
  994. for (i = 0; i < RX_BUF_NUM; i++) {
  995. #ifdef TC35815_USE_PACKEDBUFFER
  996. lp->fbl_ptr->bd[i].BuffData = cpu_to_le32(lp->data_buf_dma[i]);
  997. #else
  998. if (i >= lp->fbl_count) {
  999. lp->fbl_ptr->bd[i].BuffData = 0;
  1000. lp->fbl_ptr->bd[i].BDCtl = 0;
  1001. continue;
  1002. }
  1003. lp->fbl_ptr->bd[i].BuffData =
  1004. cpu_to_le32(lp->rx_skbs[i].skb_dma);
  1005. #endif
  1006. /* BDID is index of FrFD.bd[] */
  1007. lp->fbl_ptr->bd[i].BDCtl =
  1008. cpu_to_le32(BD_CownsBD | (i << BD_RxBDID_SHIFT) |
  1009. RX_BUF_SIZE);
  1010. }
  1011. #ifdef TC35815_USE_PACKEDBUFFER
  1012. lp->fbl_curid = 0;
  1013. #endif
  1014. printk(KERN_DEBUG "%s: TxFD %p RxFD %p FrFD %p\n",
  1015. dev->name, lp->tfd_base, lp->rfd_base, lp->fbl_ptr);
  1016. return 0;
  1017. }
  1018. static void
  1019. tc35815_clear_queues(struct net_device *dev)
  1020. {
  1021. struct tc35815_local *lp = netdev_priv(dev);
  1022. int i;
  1023. for (i = 0; i < TX_FD_NUM; i++) {
  1024. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1025. struct sk_buff *skb =
  1026. fdsystem != 0xffffffff ?
  1027. lp->tx_skbs[fdsystem].skb : NULL;
  1028. #ifdef DEBUG
  1029. if (lp->tx_skbs[i].skb != skb) {
  1030. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1031. panic_queues(dev);
  1032. }
  1033. #else
  1034. BUG_ON(lp->tx_skbs[i].skb != skb);
  1035. #endif
  1036. if (skb) {
  1037. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1038. lp->tx_skbs[i].skb = NULL;
  1039. lp->tx_skbs[i].skb_dma = 0;
  1040. dev_kfree_skb_any(skb);
  1041. }
  1042. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1043. }
  1044. tc35815_init_queues(dev);
  1045. }
  1046. static void
  1047. tc35815_free_queues(struct net_device *dev)
  1048. {
  1049. struct tc35815_local *lp = netdev_priv(dev);
  1050. int i;
  1051. if (lp->tfd_base) {
  1052. for (i = 0; i < TX_FD_NUM; i++) {
  1053. u32 fdsystem = le32_to_cpu(lp->tfd_base[i].fd.FDSystem);
  1054. struct sk_buff *skb =
  1055. fdsystem != 0xffffffff ?
  1056. lp->tx_skbs[fdsystem].skb : NULL;
  1057. #ifdef DEBUG
  1058. if (lp->tx_skbs[i].skb != skb) {
  1059. printk("%s: tx_skbs mismatch(%d).\n", dev->name, i);
  1060. panic_queues(dev);
  1061. }
  1062. #else
  1063. BUG_ON(lp->tx_skbs[i].skb != skb);
  1064. #endif
  1065. if (skb) {
  1066. dev_kfree_skb(skb);
  1067. pci_unmap_single(lp->pci_dev, lp->tx_skbs[i].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1068. lp->tx_skbs[i].skb = NULL;
  1069. lp->tx_skbs[i].skb_dma = 0;
  1070. }
  1071. lp->tfd_base[i].fd.FDSystem = cpu_to_le32(0xffffffff);
  1072. }
  1073. }
  1074. lp->rfd_base = NULL;
  1075. lp->rfd_limit = NULL;
  1076. lp->rfd_cur = NULL;
  1077. lp->fbl_ptr = NULL;
  1078. for (i = 0; i < RX_BUF_NUM; i++) {
  1079. #ifdef TC35815_USE_PACKEDBUFFER
  1080. if (lp->data_buf[i]) {
  1081. free_rxbuf_page(lp->pci_dev,
  1082. lp->data_buf[i], lp->data_buf_dma[i]);
  1083. lp->data_buf[i] = NULL;
  1084. }
  1085. #else
  1086. if (lp->rx_skbs[i].skb) {
  1087. free_rxbuf_skb(lp->pci_dev, lp->rx_skbs[i].skb,
  1088. lp->rx_skbs[i].skb_dma);
  1089. lp->rx_skbs[i].skb = NULL;
  1090. }
  1091. #endif
  1092. }
  1093. if (lp->fd_buf) {
  1094. pci_free_consistent(lp->pci_dev, PAGE_SIZE * FD_PAGE_NUM,
  1095. lp->fd_buf, lp->fd_buf_dma);
  1096. lp->fd_buf = NULL;
  1097. }
  1098. }
  1099. static void
  1100. dump_txfd(struct TxFD *fd)
  1101. {
  1102. printk("TxFD(%p): %08x %08x %08x %08x\n", fd,
  1103. le32_to_cpu(fd->fd.FDNext),
  1104. le32_to_cpu(fd->fd.FDSystem),
  1105. le32_to_cpu(fd->fd.FDStat),
  1106. le32_to_cpu(fd->fd.FDCtl));
  1107. printk("BD: ");
  1108. printk(" %08x %08x",
  1109. le32_to_cpu(fd->bd.BuffData),
  1110. le32_to_cpu(fd->bd.BDCtl));
  1111. printk("\n");
  1112. }
  1113. static int
  1114. dump_rxfd(struct RxFD *fd)
  1115. {
  1116. int i, bd_count = (le32_to_cpu(fd->fd.FDCtl) & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1117. if (bd_count > 8)
  1118. bd_count = 8;
  1119. printk("RxFD(%p): %08x %08x %08x %08x\n", fd,
  1120. le32_to_cpu(fd->fd.FDNext),
  1121. le32_to_cpu(fd->fd.FDSystem),
  1122. le32_to_cpu(fd->fd.FDStat),
  1123. le32_to_cpu(fd->fd.FDCtl));
  1124. if (le32_to_cpu(fd->fd.FDCtl) & FD_CownsFD)
  1125. return 0;
  1126. printk("BD: ");
  1127. for (i = 0; i < bd_count; i++)
  1128. printk(" %08x %08x",
  1129. le32_to_cpu(fd->bd[i].BuffData),
  1130. le32_to_cpu(fd->bd[i].BDCtl));
  1131. printk("\n");
  1132. return bd_count;
  1133. }
  1134. #if defined(DEBUG) || defined(TC35815_USE_PACKEDBUFFER)
  1135. static void
  1136. dump_frfd(struct FrFD *fd)
  1137. {
  1138. int i;
  1139. printk("FrFD(%p): %08x %08x %08x %08x\n", fd,
  1140. le32_to_cpu(fd->fd.FDNext),
  1141. le32_to_cpu(fd->fd.FDSystem),
  1142. le32_to_cpu(fd->fd.FDStat),
  1143. le32_to_cpu(fd->fd.FDCtl));
  1144. printk("BD: ");
  1145. for (i = 0; i < RX_BUF_NUM; i++)
  1146. printk(" %08x %08x",
  1147. le32_to_cpu(fd->bd[i].BuffData),
  1148. le32_to_cpu(fd->bd[i].BDCtl));
  1149. printk("\n");
  1150. }
  1151. #endif
  1152. #ifdef DEBUG
  1153. static void
  1154. panic_queues(struct net_device *dev)
  1155. {
  1156. struct tc35815_local *lp = netdev_priv(dev);
  1157. int i;
  1158. printk("TxFD base %p, start %u, end %u\n",
  1159. lp->tfd_base, lp->tfd_start, lp->tfd_end);
  1160. printk("RxFD base %p limit %p cur %p\n",
  1161. lp->rfd_base, lp->rfd_limit, lp->rfd_cur);
  1162. printk("FrFD %p\n", lp->fbl_ptr);
  1163. for (i = 0; i < TX_FD_NUM; i++)
  1164. dump_txfd(&lp->tfd_base[i]);
  1165. for (i = 0; i < RX_FD_NUM; i++) {
  1166. int bd_count = dump_rxfd(&lp->rfd_base[i]);
  1167. i += (bd_count + 1) / 2; /* skip BDs */
  1168. }
  1169. dump_frfd(lp->fbl_ptr);
  1170. panic("%s: Illegal queue state.", dev->name);
  1171. }
  1172. #endif
  1173. static void print_eth(const u8 *add)
  1174. {
  1175. printk(KERN_DEBUG "print_eth(%p)\n", add);
  1176. printk(KERN_DEBUG " %pM => %pM : %02x%02x\n",
  1177. add + 6, add, add[12], add[13]);
  1178. }
  1179. static int tc35815_tx_full(struct net_device *dev)
  1180. {
  1181. struct tc35815_local *lp = netdev_priv(dev);
  1182. return ((lp->tfd_start + 1) % TX_FD_NUM == lp->tfd_end);
  1183. }
  1184. static void tc35815_restart(struct net_device *dev)
  1185. {
  1186. struct tc35815_local *lp = netdev_priv(dev);
  1187. if (lp->phy_dev) {
  1188. int timeout;
  1189. phy_write(lp->phy_dev, MII_BMCR, BMCR_RESET);
  1190. timeout = 100;
  1191. while (--timeout) {
  1192. if (!(phy_read(lp->phy_dev, MII_BMCR) & BMCR_RESET))
  1193. break;
  1194. udelay(1);
  1195. }
  1196. if (!timeout)
  1197. printk(KERN_ERR "%s: BMCR reset failed.\n", dev->name);
  1198. }
  1199. spin_lock_irq(&lp->lock);
  1200. tc35815_chip_reset(dev);
  1201. tc35815_clear_queues(dev);
  1202. tc35815_chip_init(dev);
  1203. /* Reconfigure CAM again since tc35815_chip_init() initialize it. */
  1204. tc35815_set_multicast_list(dev);
  1205. spin_unlock_irq(&lp->lock);
  1206. netif_wake_queue(dev);
  1207. }
  1208. static void tc35815_restart_work(struct work_struct *work)
  1209. {
  1210. struct tc35815_local *lp =
  1211. container_of(work, struct tc35815_local, restart_work);
  1212. struct net_device *dev = lp->dev;
  1213. tc35815_restart(dev);
  1214. }
  1215. static void tc35815_schedule_restart(struct net_device *dev)
  1216. {
  1217. struct tc35815_local *lp = netdev_priv(dev);
  1218. struct tc35815_regs __iomem *tr =
  1219. (struct tc35815_regs __iomem *)dev->base_addr;
  1220. /* disable interrupts */
  1221. tc_writel(0, &tr->Int_En);
  1222. tc_writel(tc_readl(&tr->DMA_Ctl) | DMA_IntMask, &tr->DMA_Ctl);
  1223. schedule_work(&lp->restart_work);
  1224. }
  1225. static void tc35815_tx_timeout(struct net_device *dev)
  1226. {
  1227. struct tc35815_regs __iomem *tr =
  1228. (struct tc35815_regs __iomem *)dev->base_addr;
  1229. printk(KERN_WARNING "%s: transmit timed out, status %#x\n",
  1230. dev->name, tc_readl(&tr->Tx_Stat));
  1231. /* Try to restart the adaptor. */
  1232. tc35815_schedule_restart(dev);
  1233. dev->stats.tx_errors++;
  1234. }
  1235. /*
  1236. * Open/initialize the controller. This is called (in the current kernel)
  1237. * sometime after booting when the 'ifconfig' program is run.
  1238. *
  1239. * This routine should set everything up anew at each open, even
  1240. * registers that "should" only need to be set once at boot, so that
  1241. * there is non-reboot way to recover if something goes wrong.
  1242. */
  1243. static int
  1244. tc35815_open(struct net_device *dev)
  1245. {
  1246. struct tc35815_local *lp = netdev_priv(dev);
  1247. /*
  1248. * This is used if the interrupt line can turned off (shared).
  1249. * See 3c503.c for an example of selecting the IRQ at config-time.
  1250. */
  1251. if (request_irq(dev->irq, &tc35815_interrupt, IRQF_SHARED,
  1252. dev->name, dev))
  1253. return -EAGAIN;
  1254. tc35815_chip_reset(dev);
  1255. if (tc35815_init_queues(dev) != 0) {
  1256. free_irq(dev->irq, dev);
  1257. return -EAGAIN;
  1258. }
  1259. #ifdef TC35815_NAPI
  1260. napi_enable(&lp->napi);
  1261. #endif
  1262. /* Reset the hardware here. Don't forget to set the station address. */
  1263. spin_lock_irq(&lp->lock);
  1264. tc35815_chip_init(dev);
  1265. spin_unlock_irq(&lp->lock);
  1266. netif_carrier_off(dev);
  1267. /* schedule a link state check */
  1268. phy_start(lp->phy_dev);
  1269. /* We are now ready to accept transmit requeusts from
  1270. * the queueing layer of the networking.
  1271. */
  1272. netif_start_queue(dev);
  1273. return 0;
  1274. }
  1275. /* This will only be invoked if your driver is _not_ in XOFF state.
  1276. * What this means is that you need not check it, and that this
  1277. * invariant will hold if you make sure that the netif_*_queue()
  1278. * calls are done at the proper times.
  1279. */
  1280. static int tc35815_send_packet(struct sk_buff *skb, struct net_device *dev)
  1281. {
  1282. struct tc35815_local *lp = netdev_priv(dev);
  1283. struct TxFD *txfd;
  1284. unsigned long flags;
  1285. /* If some error occurs while trying to transmit this
  1286. * packet, you should return '1' from this function.
  1287. * In such a case you _may not_ do anything to the
  1288. * SKB, it is still owned by the network queueing
  1289. * layer when an error is returned. This means you
  1290. * may not modify any SKB fields, you may not free
  1291. * the SKB, etc.
  1292. */
  1293. /* This is the most common case for modern hardware.
  1294. * The spinlock protects this code from the TX complete
  1295. * hardware interrupt handler. Queue flow control is
  1296. * thus managed under this lock as well.
  1297. */
  1298. spin_lock_irqsave(&lp->lock, flags);
  1299. /* failsafe... (handle txdone now if half of FDs are used) */
  1300. if ((lp->tfd_start + TX_FD_NUM - lp->tfd_end) % TX_FD_NUM >
  1301. TX_FD_NUM / 2)
  1302. tc35815_txdone(dev);
  1303. if (netif_msg_pktdata(lp))
  1304. print_eth(skb->data);
  1305. #ifdef DEBUG
  1306. if (lp->tx_skbs[lp->tfd_start].skb) {
  1307. printk("%s: tx_skbs conflict.\n", dev->name);
  1308. panic_queues(dev);
  1309. }
  1310. #else
  1311. BUG_ON(lp->tx_skbs[lp->tfd_start].skb);
  1312. #endif
  1313. lp->tx_skbs[lp->tfd_start].skb = skb;
  1314. lp->tx_skbs[lp->tfd_start].skb_dma = pci_map_single(lp->pci_dev, skb->data, skb->len, PCI_DMA_TODEVICE);
  1315. /*add to ring */
  1316. txfd = &lp->tfd_base[lp->tfd_start];
  1317. txfd->bd.BuffData = cpu_to_le32(lp->tx_skbs[lp->tfd_start].skb_dma);
  1318. txfd->bd.BDCtl = cpu_to_le32(skb->len);
  1319. txfd->fd.FDSystem = cpu_to_le32(lp->tfd_start);
  1320. txfd->fd.FDCtl = cpu_to_le32(FD_CownsFD | (1 << FD_BDCnt_SHIFT));
  1321. if (lp->tfd_start == lp->tfd_end) {
  1322. struct tc35815_regs __iomem *tr =
  1323. (struct tc35815_regs __iomem *)dev->base_addr;
  1324. /* Start DMA Transmitter. */
  1325. txfd->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1326. #ifdef GATHER_TXINT
  1327. txfd->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1328. #endif
  1329. if (netif_msg_tx_queued(lp)) {
  1330. printk("%s: starting TxFD.\n", dev->name);
  1331. dump_txfd(txfd);
  1332. }
  1333. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1334. } else {
  1335. txfd->fd.FDNext &= cpu_to_le32(~FD_Next_EOL);
  1336. if (netif_msg_tx_queued(lp)) {
  1337. printk("%s: queueing TxFD.\n", dev->name);
  1338. dump_txfd(txfd);
  1339. }
  1340. }
  1341. lp->tfd_start = (lp->tfd_start + 1) % TX_FD_NUM;
  1342. dev->trans_start = jiffies;
  1343. /* If we just used up the very last entry in the
  1344. * TX ring on this device, tell the queueing
  1345. * layer to send no more.
  1346. */
  1347. if (tc35815_tx_full(dev)) {
  1348. if (netif_msg_tx_queued(lp))
  1349. printk(KERN_WARNING "%s: TxFD Exhausted.\n", dev->name);
  1350. netif_stop_queue(dev);
  1351. }
  1352. /* When the TX completion hw interrupt arrives, this
  1353. * is when the transmit statistics are updated.
  1354. */
  1355. spin_unlock_irqrestore(&lp->lock, flags);
  1356. return NETDEV_TX_OK;
  1357. }
  1358. #define FATAL_ERROR_INT \
  1359. (Int_IntPCI | Int_DmParErr | Int_IntNRAbt)
  1360. static void tc35815_fatal_error_interrupt(struct net_device *dev, u32 status)
  1361. {
  1362. static int count;
  1363. printk(KERN_WARNING "%s: Fatal Error Intterrupt (%#x):",
  1364. dev->name, status);
  1365. if (status & Int_IntPCI)
  1366. printk(" IntPCI");
  1367. if (status & Int_DmParErr)
  1368. printk(" DmParErr");
  1369. if (status & Int_IntNRAbt)
  1370. printk(" IntNRAbt");
  1371. printk("\n");
  1372. if (count++ > 100)
  1373. panic("%s: Too many fatal errors.", dev->name);
  1374. printk(KERN_WARNING "%s: Resetting ...\n", dev->name);
  1375. /* Try to restart the adaptor. */
  1376. tc35815_schedule_restart(dev);
  1377. }
  1378. #ifdef TC35815_NAPI
  1379. static int tc35815_do_interrupt(struct net_device *dev, u32 status, int limit)
  1380. #else
  1381. static int tc35815_do_interrupt(struct net_device *dev, u32 status)
  1382. #endif
  1383. {
  1384. struct tc35815_local *lp = netdev_priv(dev);
  1385. int ret = -1;
  1386. /* Fatal errors... */
  1387. if (status & FATAL_ERROR_INT) {
  1388. tc35815_fatal_error_interrupt(dev, status);
  1389. return 0;
  1390. }
  1391. /* recoverable errors */
  1392. if (status & Int_IntFDAEx) {
  1393. if (netif_msg_rx_err(lp))
  1394. dev_warn(&dev->dev,
  1395. "Free Descriptor Area Exhausted (%#x).\n",
  1396. status);
  1397. dev->stats.rx_dropped++;
  1398. ret = 0;
  1399. }
  1400. if (status & Int_IntBLEx) {
  1401. if (netif_msg_rx_err(lp))
  1402. dev_warn(&dev->dev,
  1403. "Buffer List Exhausted (%#x).\n",
  1404. status);
  1405. dev->stats.rx_dropped++;
  1406. ret = 0;
  1407. }
  1408. if (status & Int_IntExBD) {
  1409. if (netif_msg_rx_err(lp))
  1410. dev_warn(&dev->dev,
  1411. "Excessive Buffer Descriptiors (%#x).\n",
  1412. status);
  1413. dev->stats.rx_length_errors++;
  1414. ret = 0;
  1415. }
  1416. /* normal notification */
  1417. if (status & Int_IntMacRx) {
  1418. /* Got a packet(s). */
  1419. #ifdef TC35815_NAPI
  1420. ret = tc35815_rx(dev, limit);
  1421. #else
  1422. tc35815_rx(dev);
  1423. ret = 0;
  1424. #endif
  1425. lp->lstats.rx_ints++;
  1426. }
  1427. if (status & Int_IntMacTx) {
  1428. /* Transmit complete. */
  1429. lp->lstats.tx_ints++;
  1430. tc35815_txdone(dev);
  1431. netif_wake_queue(dev);
  1432. ret = 0;
  1433. }
  1434. return ret;
  1435. }
  1436. /*
  1437. * The typical workload of the driver:
  1438. * Handle the network interface interrupts.
  1439. */
  1440. static irqreturn_t tc35815_interrupt(int irq, void *dev_id)
  1441. {
  1442. struct net_device *dev = dev_id;
  1443. struct tc35815_local *lp = netdev_priv(dev);
  1444. struct tc35815_regs __iomem *tr =
  1445. (struct tc35815_regs __iomem *)dev->base_addr;
  1446. #ifdef TC35815_NAPI
  1447. u32 dmactl = tc_readl(&tr->DMA_Ctl);
  1448. if (!(dmactl & DMA_IntMask)) {
  1449. /* disable interrupts */
  1450. tc_writel(dmactl | DMA_IntMask, &tr->DMA_Ctl);
  1451. if (napi_schedule_prep(&lp->napi))
  1452. __napi_schedule(&lp->napi);
  1453. else {
  1454. printk(KERN_ERR "%s: interrupt taken in poll\n",
  1455. dev->name);
  1456. BUG();
  1457. }
  1458. (void)tc_readl(&tr->Int_Src); /* flush */
  1459. return IRQ_HANDLED;
  1460. }
  1461. return IRQ_NONE;
  1462. #else
  1463. int handled;
  1464. u32 status;
  1465. spin_lock(&lp->lock);
  1466. status = tc_readl(&tr->Int_Src);
  1467. /* BLEx, FDAEx will be cleared later */
  1468. tc_writel(status & ~(Int_BLEx | Int_FDAEx),
  1469. &tr->Int_Src); /* write to clear */
  1470. handled = tc35815_do_interrupt(dev, status);
  1471. if (status & (Int_BLEx | Int_FDAEx))
  1472. tc_writel(status & (Int_BLEx | Int_FDAEx), &tr->Int_Src);
  1473. (void)tc_readl(&tr->Int_Src); /* flush */
  1474. spin_unlock(&lp->lock);
  1475. return IRQ_RETVAL(handled >= 0);
  1476. #endif /* TC35815_NAPI */
  1477. }
  1478. #ifdef CONFIG_NET_POLL_CONTROLLER
  1479. static void tc35815_poll_controller(struct net_device *dev)
  1480. {
  1481. disable_irq(dev->irq);
  1482. tc35815_interrupt(dev->irq, dev);
  1483. enable_irq(dev->irq);
  1484. }
  1485. #endif
  1486. /* We have a good packet(s), get it/them out of the buffers. */
  1487. #ifdef TC35815_NAPI
  1488. static int
  1489. tc35815_rx(struct net_device *dev, int limit)
  1490. #else
  1491. static void
  1492. tc35815_rx(struct net_device *dev)
  1493. #endif
  1494. {
  1495. struct tc35815_local *lp = netdev_priv(dev);
  1496. unsigned int fdctl;
  1497. int i;
  1498. #ifdef TC35815_NAPI
  1499. int received = 0;
  1500. #endif
  1501. while (!((fdctl = le32_to_cpu(lp->rfd_cur->fd.FDCtl)) & FD_CownsFD)) {
  1502. int status = le32_to_cpu(lp->rfd_cur->fd.FDStat);
  1503. int pkt_len = fdctl & FD_FDLength_MASK;
  1504. int bd_count = (fdctl & FD_BDCnt_MASK) >> FD_BDCnt_SHIFT;
  1505. #ifdef DEBUG
  1506. struct RxFD *next_rfd;
  1507. #endif
  1508. #if (RX_CTL_CMD & Rx_StripCRC) == 0
  1509. pkt_len -= ETH_FCS_LEN;
  1510. #endif
  1511. if (netif_msg_rx_status(lp))
  1512. dump_rxfd(lp->rfd_cur);
  1513. if (status & Rx_Good) {
  1514. struct sk_buff *skb;
  1515. unsigned char *data;
  1516. int cur_bd;
  1517. #ifdef TC35815_USE_PACKEDBUFFER
  1518. int offset;
  1519. #endif
  1520. #ifdef TC35815_NAPI
  1521. if (--limit < 0)
  1522. break;
  1523. #endif
  1524. #ifdef TC35815_USE_PACKEDBUFFER
  1525. BUG_ON(bd_count > 2);
  1526. skb = dev_alloc_skb(pkt_len + NET_IP_ALIGN);
  1527. if (skb == NULL) {
  1528. printk(KERN_NOTICE "%s: Memory squeeze, dropping packet.\n",
  1529. dev->name);
  1530. dev->stats.rx_dropped++;
  1531. break;
  1532. }
  1533. skb_reserve(skb, NET_IP_ALIGN);
  1534. data = skb_put(skb, pkt_len);
  1535. /* copy from receive buffer */
  1536. cur_bd = 0;
  1537. offset = 0;
  1538. while (offset < pkt_len && cur_bd < bd_count) {
  1539. int len = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BDCtl) &
  1540. BD_BuffLength_MASK;
  1541. dma_addr_t dma = le32_to_cpu(lp->rfd_cur->bd[cur_bd].BuffData);
  1542. void *rxbuf = rxbuf_bus_to_virt(lp, dma);
  1543. if (offset + len > pkt_len)
  1544. len = pkt_len - offset;
  1545. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1546. pci_dma_sync_single_for_cpu(lp->pci_dev,
  1547. dma, len,
  1548. PCI_DMA_FROMDEVICE);
  1549. #endif
  1550. memcpy(data + offset, rxbuf, len);
  1551. #ifdef TC35815_DMA_SYNC_ONDEMAND
  1552. pci_dma_sync_single_for_device(lp->pci_dev,
  1553. dma, len,
  1554. PCI_DMA_FROMDEVICE);
  1555. #endif
  1556. offset += len;
  1557. cur_bd++;
  1558. }
  1559. #else /* TC35815_USE_PACKEDBUFFER */
  1560. BUG_ON(bd_count > 1);
  1561. cur_bd = (le32_to_cpu(lp->rfd_cur->bd[0].BDCtl)
  1562. & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1563. #ifdef DEBUG
  1564. if (cur_bd >= RX_BUF_NUM) {
  1565. printk("%s: invalid BDID.\n", dev->name);
  1566. panic_queues(dev);
  1567. }
  1568. BUG_ON(lp->rx_skbs[cur_bd].skb_dma !=
  1569. (le32_to_cpu(lp->rfd_cur->bd[0].BuffData) & ~3));
  1570. if (!lp->rx_skbs[cur_bd].skb) {
  1571. printk("%s: NULL skb.\n", dev->name);
  1572. panic_queues(dev);
  1573. }
  1574. #else
  1575. BUG_ON(cur_bd >= RX_BUF_NUM);
  1576. #endif
  1577. skb = lp->rx_skbs[cur_bd].skb;
  1578. prefetch(skb->data);
  1579. lp->rx_skbs[cur_bd].skb = NULL;
  1580. pci_unmap_single(lp->pci_dev,
  1581. lp->rx_skbs[cur_bd].skb_dma,
  1582. RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  1583. if (!HAVE_DMA_RXALIGN(lp) && NET_IP_ALIGN)
  1584. memmove(skb->data, skb->data - NET_IP_ALIGN,
  1585. pkt_len);
  1586. data = skb_put(skb, pkt_len);
  1587. #endif /* TC35815_USE_PACKEDBUFFER */
  1588. if (netif_msg_pktdata(lp))
  1589. print_eth(data);
  1590. skb->protocol = eth_type_trans(skb, dev);
  1591. #ifdef TC35815_NAPI
  1592. netif_receive_skb(skb);
  1593. received++;
  1594. #else
  1595. netif_rx(skb);
  1596. #endif
  1597. dev->stats.rx_packets++;
  1598. dev->stats.rx_bytes += pkt_len;
  1599. } else {
  1600. dev->stats.rx_errors++;
  1601. if (netif_msg_rx_err(lp))
  1602. dev_info(&dev->dev, "Rx error (status %x)\n",
  1603. status & Rx_Stat_Mask);
  1604. /* WORKAROUND: LongErr and CRCErr means Overflow. */
  1605. if ((status & Rx_LongErr) && (status & Rx_CRCErr)) {
  1606. status &= ~(Rx_LongErr|Rx_CRCErr);
  1607. status |= Rx_Over;
  1608. }
  1609. if (status & Rx_LongErr)
  1610. dev->stats.rx_length_errors++;
  1611. if (status & Rx_Over)
  1612. dev->stats.rx_fifo_errors++;
  1613. if (status & Rx_CRCErr)
  1614. dev->stats.rx_crc_errors++;
  1615. if (status & Rx_Align)
  1616. dev->stats.rx_frame_errors++;
  1617. }
  1618. if (bd_count > 0) {
  1619. /* put Free Buffer back to controller */
  1620. int bdctl = le32_to_cpu(lp->rfd_cur->bd[bd_count - 1].BDCtl);
  1621. unsigned char id =
  1622. (bdctl & BD_RxBDID_MASK) >> BD_RxBDID_SHIFT;
  1623. #ifdef DEBUG
  1624. if (id >= RX_BUF_NUM) {
  1625. printk("%s: invalid BDID.\n", dev->name);
  1626. panic_queues(dev);
  1627. }
  1628. #else
  1629. BUG_ON(id >= RX_BUF_NUM);
  1630. #endif
  1631. /* free old buffers */
  1632. #ifdef TC35815_USE_PACKEDBUFFER
  1633. while (lp->fbl_curid != id)
  1634. #else
  1635. lp->fbl_count--;
  1636. while (lp->fbl_count < RX_BUF_NUM)
  1637. #endif
  1638. {
  1639. #ifdef TC35815_USE_PACKEDBUFFER
  1640. unsigned char curid = lp->fbl_curid;
  1641. #else
  1642. unsigned char curid =
  1643. (id + 1 + lp->fbl_count) % RX_BUF_NUM;
  1644. #endif
  1645. struct BDesc *bd = &lp->fbl_ptr->bd[curid];
  1646. #ifdef DEBUG
  1647. bdctl = le32_to_cpu(bd->BDCtl);
  1648. if (bdctl & BD_CownsBD) {
  1649. printk("%s: Freeing invalid BD.\n",
  1650. dev->name);
  1651. panic_queues(dev);
  1652. }
  1653. #endif
  1654. /* pass BD to controller */
  1655. #ifndef TC35815_USE_PACKEDBUFFER
  1656. if (!lp->rx_skbs[curid].skb) {
  1657. lp->rx_skbs[curid].skb =
  1658. alloc_rxbuf_skb(dev,
  1659. lp->pci_dev,
  1660. &lp->rx_skbs[curid].skb_dma);
  1661. if (!lp->rx_skbs[curid].skb)
  1662. break; /* try on next reception */
  1663. bd->BuffData = cpu_to_le32(lp->rx_skbs[curid].skb_dma);
  1664. }
  1665. #endif /* TC35815_USE_PACKEDBUFFER */
  1666. /* Note: BDLength was modified by chip. */
  1667. bd->BDCtl = cpu_to_le32(BD_CownsBD |
  1668. (curid << BD_RxBDID_SHIFT) |
  1669. RX_BUF_SIZE);
  1670. #ifdef TC35815_USE_PACKEDBUFFER
  1671. lp->fbl_curid = (curid + 1) % RX_BUF_NUM;
  1672. if (netif_msg_rx_status(lp)) {
  1673. printk("%s: Entering new FBD %d\n",
  1674. dev->name, lp->fbl_curid);
  1675. dump_frfd(lp->fbl_ptr);
  1676. }
  1677. #else
  1678. lp->fbl_count++;
  1679. #endif
  1680. }
  1681. }
  1682. /* put RxFD back to controller */
  1683. #ifdef DEBUG
  1684. next_rfd = fd_bus_to_virt(lp,
  1685. le32_to_cpu(lp->rfd_cur->fd.FDNext));
  1686. if (next_rfd < lp->rfd_base || next_rfd > lp->rfd_limit) {
  1687. printk("%s: RxFD FDNext invalid.\n", dev->name);
  1688. panic_queues(dev);
  1689. }
  1690. #endif
  1691. for (i = 0; i < (bd_count + 1) / 2 + 1; i++) {
  1692. /* pass FD to controller */
  1693. #ifdef DEBUG
  1694. lp->rfd_cur->fd.FDNext = cpu_to_le32(0xdeaddead);
  1695. #else
  1696. lp->rfd_cur->fd.FDNext = cpu_to_le32(FD_Next_EOL);
  1697. #endif
  1698. lp->rfd_cur->fd.FDCtl = cpu_to_le32(FD_CownsFD);
  1699. lp->rfd_cur++;
  1700. }
  1701. if (lp->rfd_cur > lp->rfd_limit)
  1702. lp->rfd_cur = lp->rfd_base;
  1703. #ifdef DEBUG
  1704. if (lp->rfd_cur != next_rfd)
  1705. printk("rfd_cur = %p, next_rfd %p\n",
  1706. lp->rfd_cur, next_rfd);
  1707. #endif
  1708. }
  1709. #ifdef TC35815_NAPI
  1710. return received;
  1711. #endif
  1712. }
  1713. #ifdef TC35815_NAPI
  1714. static int tc35815_poll(struct napi_struct *napi, int budget)
  1715. {
  1716. struct tc35815_local *lp = container_of(napi, struct tc35815_local, napi);
  1717. struct net_device *dev = lp->dev;
  1718. struct tc35815_regs __iomem *tr =
  1719. (struct tc35815_regs __iomem *)dev->base_addr;
  1720. int received = 0, handled;
  1721. u32 status;
  1722. spin_lock(&lp->lock);
  1723. status = tc_readl(&tr->Int_Src);
  1724. do {
  1725. /* BLEx, FDAEx will be cleared later */
  1726. tc_writel(status & ~(Int_BLEx | Int_FDAEx),
  1727. &tr->Int_Src); /* write to clear */
  1728. handled = tc35815_do_interrupt(dev, status, budget - received);
  1729. if (status & (Int_BLEx | Int_FDAEx))
  1730. tc_writel(status & (Int_BLEx | Int_FDAEx),
  1731. &tr->Int_Src);
  1732. if (handled >= 0) {
  1733. received += handled;
  1734. if (received >= budget)
  1735. break;
  1736. }
  1737. status = tc_readl(&tr->Int_Src);
  1738. } while (status);
  1739. spin_unlock(&lp->lock);
  1740. if (received < budget) {
  1741. napi_complete(napi);
  1742. /* enable interrupts */
  1743. tc_writel(tc_readl(&tr->DMA_Ctl) & ~DMA_IntMask, &tr->DMA_Ctl);
  1744. }
  1745. return received;
  1746. }
  1747. #endif
  1748. #ifdef NO_CHECK_CARRIER
  1749. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1750. #else
  1751. #define TX_STA_ERR (Tx_ExColl|Tx_Under|Tx_Defer|Tx_NCarr|Tx_LateColl|Tx_TxPar|Tx_SQErr)
  1752. #endif
  1753. static void
  1754. tc35815_check_tx_stat(struct net_device *dev, int status)
  1755. {
  1756. struct tc35815_local *lp = netdev_priv(dev);
  1757. const char *msg = NULL;
  1758. /* count collisions */
  1759. if (status & Tx_ExColl)
  1760. dev->stats.collisions += 16;
  1761. if (status & Tx_TxColl_MASK)
  1762. dev->stats.collisions += status & Tx_TxColl_MASK;
  1763. #ifndef NO_CHECK_CARRIER
  1764. /* TX4939 does not have NCarr */
  1765. if (lp->chiptype == TC35815_TX4939)
  1766. status &= ~Tx_NCarr;
  1767. #ifdef WORKAROUND_LOSTCAR
  1768. /* WORKAROUND: ignore LostCrS in full duplex operation */
  1769. if (!lp->link || lp->duplex == DUPLEX_FULL)
  1770. status &= ~Tx_NCarr;
  1771. #endif
  1772. #endif
  1773. if (!(status & TX_STA_ERR)) {
  1774. /* no error. */
  1775. dev->stats.tx_packets++;
  1776. return;
  1777. }
  1778. dev->stats.tx_errors++;
  1779. if (status & Tx_ExColl) {
  1780. dev->stats.tx_aborted_errors++;
  1781. msg = "Excessive Collision.";
  1782. }
  1783. if (status & Tx_Under) {
  1784. dev->stats.tx_fifo_errors++;
  1785. msg = "Tx FIFO Underrun.";
  1786. if (lp->lstats.tx_underrun < TX_THRESHOLD_KEEP_LIMIT) {
  1787. lp->lstats.tx_underrun++;
  1788. if (lp->lstats.tx_underrun >= TX_THRESHOLD_KEEP_LIMIT) {
  1789. struct tc35815_regs __iomem *tr =
  1790. (struct tc35815_regs __iomem *)dev->base_addr;
  1791. tc_writel(TX_THRESHOLD_MAX, &tr->TxThrsh);
  1792. msg = "Tx FIFO Underrun.Change Tx threshold to max.";
  1793. }
  1794. }
  1795. }
  1796. if (status & Tx_Defer) {
  1797. dev->stats.tx_fifo_errors++;
  1798. msg = "Excessive Deferral.";
  1799. }
  1800. #ifndef NO_CHECK_CARRIER
  1801. if (status & Tx_NCarr) {
  1802. dev->stats.tx_carrier_errors++;
  1803. msg = "Lost Carrier Sense.";
  1804. }
  1805. #endif
  1806. if (status & Tx_LateColl) {
  1807. dev->stats.tx_aborted_errors++;
  1808. msg = "Late Collision.";
  1809. }
  1810. if (status & Tx_TxPar) {
  1811. dev->stats.tx_fifo_errors++;
  1812. msg = "Transmit Parity Error.";
  1813. }
  1814. if (status & Tx_SQErr) {
  1815. dev->stats.tx_heartbeat_errors++;
  1816. msg = "Signal Quality Error.";
  1817. }
  1818. if (msg && netif_msg_tx_err(lp))
  1819. printk(KERN_WARNING "%s: %s (%#x)\n", dev->name, msg, status);
  1820. }
  1821. /* This handles TX complete events posted by the device
  1822. * via interrupts.
  1823. */
  1824. static void
  1825. tc35815_txdone(struct net_device *dev)
  1826. {
  1827. struct tc35815_local *lp = netdev_priv(dev);
  1828. struct TxFD *txfd;
  1829. unsigned int fdctl;
  1830. txfd = &lp->tfd_base[lp->tfd_end];
  1831. while (lp->tfd_start != lp->tfd_end &&
  1832. !((fdctl = le32_to_cpu(txfd->fd.FDCtl)) & FD_CownsFD)) {
  1833. int status = le32_to_cpu(txfd->fd.FDStat);
  1834. struct sk_buff *skb;
  1835. unsigned long fdnext = le32_to_cpu(txfd->fd.FDNext);
  1836. u32 fdsystem = le32_to_cpu(txfd->fd.FDSystem);
  1837. if (netif_msg_tx_done(lp)) {
  1838. printk("%s: complete TxFD.\n", dev->name);
  1839. dump_txfd(txfd);
  1840. }
  1841. tc35815_check_tx_stat(dev, status);
  1842. skb = fdsystem != 0xffffffff ?
  1843. lp->tx_skbs[fdsystem].skb : NULL;
  1844. #ifdef DEBUG
  1845. if (lp->tx_skbs[lp->tfd_end].skb != skb) {
  1846. printk("%s: tx_skbs mismatch.\n", dev->name);
  1847. panic_queues(dev);
  1848. }
  1849. #else
  1850. BUG_ON(lp->tx_skbs[lp->tfd_end].skb != skb);
  1851. #endif
  1852. if (skb) {
  1853. dev->stats.tx_bytes += skb->len;
  1854. pci_unmap_single(lp->pci_dev, lp->tx_skbs[lp->tfd_end].skb_dma, skb->len, PCI_DMA_TODEVICE);
  1855. lp->tx_skbs[lp->tfd_end].skb = NULL;
  1856. lp->tx_skbs[lp->tfd_end].skb_dma = 0;
  1857. #ifdef TC35815_NAPI
  1858. dev_kfree_skb_any(skb);
  1859. #else
  1860. dev_kfree_skb_irq(skb);
  1861. #endif
  1862. }
  1863. txfd->fd.FDSystem = cpu_to_le32(0xffffffff);
  1864. lp->tfd_end = (lp->tfd_end + 1) % TX_FD_NUM;
  1865. txfd = &lp->tfd_base[lp->tfd_end];
  1866. #ifdef DEBUG
  1867. if ((fdnext & ~FD_Next_EOL) != fd_virt_to_bus(lp, txfd)) {
  1868. printk("%s: TxFD FDNext invalid.\n", dev->name);
  1869. panic_queues(dev);
  1870. }
  1871. #endif
  1872. if (fdnext & FD_Next_EOL) {
  1873. /* DMA Transmitter has been stopping... */
  1874. if (lp->tfd_end != lp->tfd_start) {
  1875. struct tc35815_regs __iomem *tr =
  1876. (struct tc35815_regs __iomem *)dev->base_addr;
  1877. int head = (lp->tfd_start + TX_FD_NUM - 1) % TX_FD_NUM;
  1878. struct TxFD *txhead = &lp->tfd_base[head];
  1879. int qlen = (lp->tfd_start + TX_FD_NUM
  1880. - lp->tfd_end) % TX_FD_NUM;
  1881. #ifdef DEBUG
  1882. if (!(le32_to_cpu(txfd->fd.FDCtl) & FD_CownsFD)) {
  1883. printk("%s: TxFD FDCtl invalid.\n", dev->name);
  1884. panic_queues(dev);
  1885. }
  1886. #endif
  1887. /* log max queue length */
  1888. if (lp->lstats.max_tx_qlen < qlen)
  1889. lp->lstats.max_tx_qlen = qlen;
  1890. /* start DMA Transmitter again */
  1891. txhead->fd.FDNext |= cpu_to_le32(FD_Next_EOL);
  1892. #ifdef GATHER_TXINT
  1893. txhead->fd.FDCtl |= cpu_to_le32(FD_FrmOpt_IntTx);
  1894. #endif
  1895. if (netif_msg_tx_queued(lp)) {
  1896. printk("%s: start TxFD on queue.\n",
  1897. dev->name);
  1898. dump_txfd(txfd);
  1899. }
  1900. tc_writel(fd_virt_to_bus(lp, txfd), &tr->TxFrmPtr);
  1901. }
  1902. break;
  1903. }
  1904. }
  1905. /* If we had stopped the queue due to a "tx full"
  1906. * condition, and space has now been made available,
  1907. * wake up the queue.
  1908. */
  1909. if (netif_queue_stopped(dev) && !tc35815_tx_full(dev))
  1910. netif_wake_queue(dev);
  1911. }
  1912. /* The inverse routine to tc35815_open(). */
  1913. static int
  1914. tc35815_close(struct net_device *dev)
  1915. {
  1916. struct tc35815_local *lp = netdev_priv(dev);
  1917. netif_stop_queue(dev);
  1918. #ifdef TC35815_NAPI
  1919. napi_disable(&lp->napi);
  1920. #endif
  1921. if (lp->phy_dev)
  1922. phy_stop(lp->phy_dev);
  1923. cancel_work_sync(&lp->restart_work);
  1924. /* Flush the Tx and disable Rx here. */
  1925. tc35815_chip_reset(dev);
  1926. free_irq(dev->irq, dev);
  1927. tc35815_free_queues(dev);
  1928. return 0;
  1929. }
  1930. /*
  1931. * Get the current statistics.
  1932. * This may be called with the card open or closed.
  1933. */
  1934. static struct net_device_stats *tc35815_get_stats(struct net_device *dev)
  1935. {
  1936. struct tc35815_regs __iomem *tr =
  1937. (struct tc35815_regs __iomem *)dev->base_addr;
  1938. if (netif_running(dev))
  1939. /* Update the statistics from the device registers. */
  1940. dev->stats.rx_missed_errors += tc_readl(&tr->Miss_Cnt);
  1941. return &dev->stats;
  1942. }
  1943. static void tc35815_set_cam_entry(struct net_device *dev, int index, unsigned char *addr)
  1944. {
  1945. struct tc35815_local *lp = netdev_priv(dev);
  1946. struct tc35815_regs __iomem *tr =
  1947. (struct tc35815_regs __iomem *)dev->base_addr;
  1948. int cam_index = index * 6;
  1949. u32 cam_data;
  1950. u32 saved_addr;
  1951. saved_addr = tc_readl(&tr->CAM_Adr);
  1952. if (netif_msg_hw(lp))
  1953. printk(KERN_DEBUG "%s: CAM %d: %pM\n",
  1954. dev->name, index, addr);
  1955. if (index & 1) {
  1956. /* read modify write */
  1957. tc_writel(cam_index - 2, &tr->CAM_Adr);
  1958. cam_data = tc_readl(&tr->CAM_Data) & 0xffff0000;
  1959. cam_data |= addr[0] << 8 | addr[1];
  1960. tc_writel(cam_data, &tr->CAM_Data);
  1961. /* write whole word */
  1962. tc_writel(cam_index + 2, &tr->CAM_Adr);
  1963. cam_data = (addr[2] << 24) | (addr[3] << 16) | (addr[4] << 8) | addr[5];
  1964. tc_writel(cam_data, &tr->CAM_Data);
  1965. } else {
  1966. /* write whole word */
  1967. tc_writel(cam_index, &tr->CAM_Adr);
  1968. cam_data = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  1969. tc_writel(cam_data, &tr->CAM_Data);
  1970. /* read modify write */
  1971. tc_writel(cam_index + 4, &tr->CAM_Adr);
  1972. cam_data = tc_readl(&tr->CAM_Data) & 0x0000ffff;
  1973. cam_data |= addr[4] << 24 | (addr[5] << 16);
  1974. tc_writel(cam_data, &tr->CAM_Data);
  1975. }
  1976. tc_writel(saved_addr, &tr->CAM_Adr);
  1977. }
  1978. /*
  1979. * Set or clear the multicast filter for this adaptor.
  1980. * num_addrs == -1 Promiscuous mode, receive all packets
  1981. * num_addrs == 0 Normal mode, clear multicast list
  1982. * num_addrs > 0 Multicast mode, receive normal and MC packets,
  1983. * and do best-effort filtering.
  1984. */
  1985. static void
  1986. tc35815_set_multicast_list(struct net_device *dev)
  1987. {
  1988. struct tc35815_regs __iomem *tr =
  1989. (struct tc35815_regs __iomem *)dev->base_addr;
  1990. if (dev->flags & IFF_PROMISC) {
  1991. #ifdef WORKAROUND_100HALF_PROMISC
  1992. /* With some (all?) 100MHalf HUB, controller will hang
  1993. * if we enabled promiscuous mode before linkup... */
  1994. struct tc35815_local *lp = netdev_priv(dev);
  1995. if (!lp->link)
  1996. return;
  1997. #endif
  1998. /* Enable promiscuous mode */
  1999. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc | CAM_StationAcc, &tr->CAM_Ctl);
  2000. } else if ((dev->flags & IFF_ALLMULTI) ||
  2001. dev->mc_count > CAM_ENTRY_MAX - 3) {
  2002. /* CAM 0, 1, 20 are reserved. */
  2003. /* Disable promiscuous mode, use normal mode. */
  2004. tc_writel(CAM_CompEn | CAM_BroadAcc | CAM_GroupAcc, &tr->CAM_Ctl);
  2005. } else if (dev->mc_count) {
  2006. struct dev_mc_list *cur_addr = dev->mc_list;
  2007. int i;
  2008. int ena_bits = CAM_Ena_Bit(CAM_ENTRY_SOURCE);
  2009. tc_writel(0, &tr->CAM_Ctl);
  2010. /* Walk the address list, and load the filter */
  2011. for (i = 0; i < dev->mc_count; i++, cur_addr = cur_addr->next) {
  2012. if (!cur_addr)
  2013. break;
  2014. /* entry 0,1 is reserved. */
  2015. tc35815_set_cam_entry(dev, i + 2, cur_addr->dmi_addr);
  2016. ena_bits |= CAM_Ena_Bit(i + 2);
  2017. }
  2018. tc_writel(ena_bits, &tr->CAM_Ena);
  2019. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2020. } else {
  2021. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2022. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2023. }
  2024. }
  2025. static void tc35815_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  2026. {
  2027. struct tc35815_local *lp = netdev_priv(dev);
  2028. strcpy(info->driver, MODNAME);
  2029. strcpy(info->version, DRV_VERSION);
  2030. strcpy(info->bus_info, pci_name(lp->pci_dev));
  2031. }
  2032. static int tc35815_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2033. {
  2034. struct tc35815_local *lp = netdev_priv(dev);
  2035. if (!lp->phy_dev)
  2036. return -ENODEV;
  2037. return phy_ethtool_gset(lp->phy_dev, cmd);
  2038. }
  2039. static int tc35815_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  2040. {
  2041. struct tc35815_local *lp = netdev_priv(dev);
  2042. if (!lp->phy_dev)
  2043. return -ENODEV;
  2044. return phy_ethtool_sset(lp->phy_dev, cmd);
  2045. }
  2046. static u32 tc35815_get_msglevel(struct net_device *dev)
  2047. {
  2048. struct tc35815_local *lp = netdev_priv(dev);
  2049. return lp->msg_enable;
  2050. }
  2051. static void tc35815_set_msglevel(struct net_device *dev, u32 datum)
  2052. {
  2053. struct tc35815_local *lp = netdev_priv(dev);
  2054. lp->msg_enable = datum;
  2055. }
  2056. static int tc35815_get_sset_count(struct net_device *dev, int sset)
  2057. {
  2058. struct tc35815_local *lp = netdev_priv(dev);
  2059. switch (sset) {
  2060. case ETH_SS_STATS:
  2061. return sizeof(lp->lstats) / sizeof(int);
  2062. default:
  2063. return -EOPNOTSUPP;
  2064. }
  2065. }
  2066. static void tc35815_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *stats, u64 *data)
  2067. {
  2068. struct tc35815_local *lp = netdev_priv(dev);
  2069. data[0] = lp->lstats.max_tx_qlen;
  2070. data[1] = lp->lstats.tx_ints;
  2071. data[2] = lp->lstats.rx_ints;
  2072. data[3] = lp->lstats.tx_underrun;
  2073. }
  2074. static struct {
  2075. const char str[ETH_GSTRING_LEN];
  2076. } ethtool_stats_keys[] = {
  2077. { "max_tx_qlen" },
  2078. { "tx_ints" },
  2079. { "rx_ints" },
  2080. { "tx_underrun" },
  2081. };
  2082. static void tc35815_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  2083. {
  2084. memcpy(data, ethtool_stats_keys, sizeof(ethtool_stats_keys));
  2085. }
  2086. static const struct ethtool_ops tc35815_ethtool_ops = {
  2087. .get_drvinfo = tc35815_get_drvinfo,
  2088. .get_settings = tc35815_get_settings,
  2089. .set_settings = tc35815_set_settings,
  2090. .get_link = ethtool_op_get_link,
  2091. .get_msglevel = tc35815_get_msglevel,
  2092. .set_msglevel = tc35815_set_msglevel,
  2093. .get_strings = tc35815_get_strings,
  2094. .get_sset_count = tc35815_get_sset_count,
  2095. .get_ethtool_stats = tc35815_get_ethtool_stats,
  2096. };
  2097. static int tc35815_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  2098. {
  2099. struct tc35815_local *lp = netdev_priv(dev);
  2100. if (!netif_running(dev))
  2101. return -EINVAL;
  2102. if (!lp->phy_dev)
  2103. return -ENODEV;
  2104. return phy_mii_ioctl(lp->phy_dev, if_mii(rq), cmd);
  2105. }
  2106. static void tc35815_chip_reset(struct net_device *dev)
  2107. {
  2108. struct tc35815_regs __iomem *tr =
  2109. (struct tc35815_regs __iomem *)dev->base_addr;
  2110. int i;
  2111. /* reset the controller */
  2112. tc_writel(MAC_Reset, &tr->MAC_Ctl);
  2113. udelay(4); /* 3200ns */
  2114. i = 0;
  2115. while (tc_readl(&tr->MAC_Ctl) & MAC_Reset) {
  2116. if (i++ > 100) {
  2117. printk(KERN_ERR "%s: MAC reset failed.\n", dev->name);
  2118. break;
  2119. }
  2120. mdelay(1);
  2121. }
  2122. tc_writel(0, &tr->MAC_Ctl);
  2123. /* initialize registers to default value */
  2124. tc_writel(0, &tr->DMA_Ctl);
  2125. tc_writel(0, &tr->TxThrsh);
  2126. tc_writel(0, &tr->TxPollCtr);
  2127. tc_writel(0, &tr->RxFragSize);
  2128. tc_writel(0, &tr->Int_En);
  2129. tc_writel(0, &tr->FDA_Bas);
  2130. tc_writel(0, &tr->FDA_Lim);
  2131. tc_writel(0xffffffff, &tr->Int_Src); /* Write 1 to clear */
  2132. tc_writel(0, &tr->CAM_Ctl);
  2133. tc_writel(0, &tr->Tx_Ctl);
  2134. tc_writel(0, &tr->Rx_Ctl);
  2135. tc_writel(0, &tr->CAM_Ena);
  2136. (void)tc_readl(&tr->Miss_Cnt); /* Read to clear */
  2137. /* initialize internal SRAM */
  2138. tc_writel(DMA_TestMode, &tr->DMA_Ctl);
  2139. for (i = 0; i < 0x1000; i += 4) {
  2140. tc_writel(i, &tr->CAM_Adr);
  2141. tc_writel(0, &tr->CAM_Data);
  2142. }
  2143. tc_writel(0, &tr->DMA_Ctl);
  2144. }
  2145. static void tc35815_chip_init(struct net_device *dev)
  2146. {
  2147. struct tc35815_local *lp = netdev_priv(dev);
  2148. struct tc35815_regs __iomem *tr =
  2149. (struct tc35815_regs __iomem *)dev->base_addr;
  2150. unsigned long txctl = TX_CTL_CMD;
  2151. /* load station address to CAM */
  2152. tc35815_set_cam_entry(dev, CAM_ENTRY_SOURCE, dev->dev_addr);
  2153. /* Enable CAM (broadcast and unicast) */
  2154. tc_writel(CAM_Ena_Bit(CAM_ENTRY_SOURCE), &tr->CAM_Ena);
  2155. tc_writel(CAM_CompEn | CAM_BroadAcc, &tr->CAM_Ctl);
  2156. /* Use DMA_RxAlign_2 to make IP header 4-byte aligned. */
  2157. if (HAVE_DMA_RXALIGN(lp))
  2158. tc_writel(DMA_BURST_SIZE | DMA_RxAlign_2, &tr->DMA_Ctl);
  2159. else
  2160. tc_writel(DMA_BURST_SIZE, &tr->DMA_Ctl);
  2161. #ifdef TC35815_USE_PACKEDBUFFER
  2162. tc_writel(RxFrag_EnPack | ETH_ZLEN, &tr->RxFragSize); /* Packing */
  2163. #endif
  2164. tc_writel(0, &tr->TxPollCtr); /* Batch mode */
  2165. tc_writel(TX_THRESHOLD, &tr->TxThrsh);
  2166. tc_writel(INT_EN_CMD, &tr->Int_En);
  2167. /* set queues */
  2168. tc_writel(fd_virt_to_bus(lp, lp->rfd_base), &tr->FDA_Bas);
  2169. tc_writel((unsigned long)lp->rfd_limit - (unsigned long)lp->rfd_base,
  2170. &tr->FDA_Lim);
  2171. /*
  2172. * Activation method:
  2173. * First, enable the MAC Transmitter and the DMA Receive circuits.
  2174. * Then enable the DMA Transmitter and the MAC Receive circuits.
  2175. */
  2176. tc_writel(fd_virt_to_bus(lp, lp->fbl_ptr), &tr->BLFrmPtr); /* start DMA receiver */
  2177. tc_writel(RX_CTL_CMD, &tr->Rx_Ctl); /* start MAC receiver */
  2178. /* start MAC transmitter */
  2179. #ifndef NO_CHECK_CARRIER
  2180. /* TX4939 does not have EnLCarr */
  2181. if (lp->chiptype == TC35815_TX4939)
  2182. txctl &= ~Tx_EnLCarr;
  2183. #ifdef WORKAROUND_LOSTCAR
  2184. /* WORKAROUND: ignore LostCrS in full duplex operation */
  2185. if (!lp->phy_dev || !lp->link || lp->duplex == DUPLEX_FULL)
  2186. txctl &= ~Tx_EnLCarr;
  2187. #endif
  2188. #endif /* !NO_CHECK_CARRIER */
  2189. #ifdef GATHER_TXINT
  2190. txctl &= ~Tx_EnComp; /* disable global tx completion int. */
  2191. #endif
  2192. tc_writel(txctl, &tr->Tx_Ctl);
  2193. }
  2194. #ifdef CONFIG_PM
  2195. static int tc35815_suspend(struct pci_dev *pdev, pm_message_t state)
  2196. {
  2197. struct net_device *dev = pci_get_drvdata(pdev);
  2198. struct tc35815_local *lp = netdev_priv(dev);
  2199. unsigned long flags;
  2200. pci_save_state(pdev);
  2201. if (!netif_running(dev))
  2202. return 0;
  2203. netif_device_detach(dev);
  2204. if (lp->phy_dev)
  2205. phy_stop(lp->phy_dev);
  2206. spin_lock_irqsave(&lp->lock, flags);
  2207. tc35815_chip_reset(dev);
  2208. spin_unlock_irqrestore(&lp->lock, flags);
  2209. pci_set_power_state(pdev, PCI_D3hot);
  2210. return 0;
  2211. }
  2212. static int tc35815_resume(struct pci_dev *pdev)
  2213. {
  2214. struct net_device *dev = pci_get_drvdata(pdev);
  2215. struct tc35815_local *lp = netdev_priv(dev);
  2216. pci_restore_state(pdev);
  2217. if (!netif_running(dev))
  2218. return 0;
  2219. pci_set_power_state(pdev, PCI_D0);
  2220. tc35815_restart(dev);
  2221. netif_carrier_off(dev);
  2222. if (lp->phy_dev)
  2223. phy_start(lp->phy_dev);
  2224. netif_device_attach(dev);
  2225. return 0;
  2226. }
  2227. #endif /* CONFIG_PM */
  2228. static struct pci_driver tc35815_pci_driver = {
  2229. .name = MODNAME,
  2230. .id_table = tc35815_pci_tbl,
  2231. .probe = tc35815_init_one,
  2232. .remove = __devexit_p(tc35815_remove_one),
  2233. #ifdef CONFIG_PM
  2234. .suspend = tc35815_suspend,
  2235. .resume = tc35815_resume,
  2236. #endif
  2237. };
  2238. module_param_named(speed, options.speed, int, 0);
  2239. MODULE_PARM_DESC(speed, "0:auto, 10:10Mbps, 100:100Mbps");
  2240. module_param_named(duplex, options.duplex, int, 0);
  2241. MODULE_PARM_DESC(duplex, "0:auto, 1:half, 2:full");
  2242. static int __init tc35815_init_module(void)
  2243. {
  2244. return pci_register_driver(&tc35815_pci_driver);
  2245. }
  2246. static void __exit tc35815_cleanup_module(void)
  2247. {
  2248. pci_unregister_driver(&tc35815_pci_driver);
  2249. }
  2250. module_init(tc35815_init_module);
  2251. module_exit(tc35815_cleanup_module);
  2252. MODULE_DESCRIPTION("TOSHIBA TC35815 PCI 10M/100M Ethernet driver");
  2253. MODULE_LICENSE("GPL");