smc91x.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@fluxnic.net>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_MACH_ZYLONITE2) ||\
  45. defined(CONFIG_ARCH_VIPER) ||\
  46. defined(CONFIG_MACH_STARGATE2)
  47. #include <asm/mach-types.h>
  48. /* Now the bus width is specified in the platform data
  49. * pretend here to support all I/O access types
  50. */
  51. #define SMC_CAN_USE_8BIT 1
  52. #define SMC_CAN_USE_16BIT 1
  53. #define SMC_CAN_USE_32BIT 1
  54. #define SMC_NOWAIT 1
  55. #define SMC_IO_SHIFT (lp->io_shift)
  56. #define SMC_inb(a, r) readb((a) + (r))
  57. #define SMC_inw(a, r) readw((a) + (r))
  58. #define SMC_inl(a, r) readl((a) + (r))
  59. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  60. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  61. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  62. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  63. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  64. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  65. #define SMC_IRQ_FLAGS (-1) /* from resource */
  66. /* We actually can't write halfwords properly if not word aligned */
  67. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  68. {
  69. if ((machine_is_mainstone() || machine_is_stargate2()) && reg & 2) {
  70. unsigned int v = val << 16;
  71. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  72. writel(v, ioaddr + (reg & ~2));
  73. } else {
  74. writew(val, ioaddr + reg);
  75. }
  76. }
  77. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  78. /* We can only do 16-bit reads and writes in the static memory space. */
  79. #define SMC_CAN_USE_8BIT 0
  80. #define SMC_CAN_USE_16BIT 1
  81. #define SMC_CAN_USE_32BIT 0
  82. #define SMC_NOWAIT 1
  83. #define SMC_IO_SHIFT 0
  84. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  85. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  86. #define SMC_insw(a, r, p, l) \
  87. do { \
  88. unsigned long __port = (a) + (r); \
  89. u16 *__p = (u16 *)(p); \
  90. int __l = (l); \
  91. insw(__port, __p, __l); \
  92. while (__l > 0) { \
  93. *__p = swab16(*__p); \
  94. __p++; \
  95. __l--; \
  96. } \
  97. } while (0)
  98. #define SMC_outsw(a, r, p, l) \
  99. do { \
  100. unsigned long __port = (a) + (r); \
  101. u16 *__p = (u16 *)(p); \
  102. int __l = (l); \
  103. while (__l > 0) { \
  104. /* Believe it or not, the swab isn't needed. */ \
  105. outw( /* swab16 */ (*__p++), __port); \
  106. __l--; \
  107. } \
  108. } while (0)
  109. #define SMC_IRQ_FLAGS (0)
  110. #elif defined(CONFIG_SA1100_PLEB)
  111. /* We can only do 16-bit reads and writes in the static memory space. */
  112. #define SMC_CAN_USE_8BIT 1
  113. #define SMC_CAN_USE_16BIT 1
  114. #define SMC_CAN_USE_32BIT 0
  115. #define SMC_IO_SHIFT 0
  116. #define SMC_NOWAIT 1
  117. #define SMC_inb(a, r) readb((a) + (r))
  118. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  119. #define SMC_inw(a, r) readw((a) + (r))
  120. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  121. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  122. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  123. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  124. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  125. #define SMC_IRQ_FLAGS (-1)
  126. #elif defined(CONFIG_SA1100_ASSABET)
  127. #include <mach/neponset.h>
  128. /* We can only do 8-bit reads and writes in the static memory space. */
  129. #define SMC_CAN_USE_8BIT 1
  130. #define SMC_CAN_USE_16BIT 0
  131. #define SMC_CAN_USE_32BIT 0
  132. #define SMC_NOWAIT 1
  133. /* The first two address lines aren't connected... */
  134. #define SMC_IO_SHIFT 2
  135. #define SMC_inb(a, r) readb((a) + (r))
  136. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  137. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  138. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  139. #define SMC_IRQ_FLAGS (-1) /* from resource */
  140. #elif defined(CONFIG_MACH_LOGICPD_PXA270) \
  141. || defined(CONFIG_MACH_NOMADIK_8815NHK)
  142. #define SMC_CAN_USE_8BIT 0
  143. #define SMC_CAN_USE_16BIT 1
  144. #define SMC_CAN_USE_32BIT 0
  145. #define SMC_IO_SHIFT 0
  146. #define SMC_NOWAIT 1
  147. #define SMC_inw(a, r) readw((a) + (r))
  148. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  149. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  150. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  151. #elif defined(CONFIG_ARCH_INNOKOM) || \
  152. defined(CONFIG_ARCH_PXA_IDP) || \
  153. defined(CONFIG_ARCH_RAMSES) || \
  154. defined(CONFIG_ARCH_PCM027)
  155. #define SMC_CAN_USE_8BIT 1
  156. #define SMC_CAN_USE_16BIT 1
  157. #define SMC_CAN_USE_32BIT 1
  158. #define SMC_IO_SHIFT 0
  159. #define SMC_NOWAIT 1
  160. #define SMC_USE_PXA_DMA 1
  161. #define SMC_inb(a, r) readb((a) + (r))
  162. #define SMC_inw(a, r) readw((a) + (r))
  163. #define SMC_inl(a, r) readl((a) + (r))
  164. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  165. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  166. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  167. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  168. #define SMC_IRQ_FLAGS (-1) /* from resource */
  169. /* We actually can't write halfwords properly if not word aligned */
  170. static inline void
  171. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  172. {
  173. if (reg & 2) {
  174. unsigned int v = val << 16;
  175. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  176. writel(v, ioaddr + (reg & ~2));
  177. } else {
  178. writew(val, ioaddr + reg);
  179. }
  180. }
  181. #elif defined(CONFIG_ARCH_OMAP)
  182. /* We can only do 16-bit reads and writes in the static memory space. */
  183. #define SMC_CAN_USE_8BIT 0
  184. #define SMC_CAN_USE_16BIT 1
  185. #define SMC_CAN_USE_32BIT 0
  186. #define SMC_IO_SHIFT 0
  187. #define SMC_NOWAIT 1
  188. #define SMC_inw(a, r) readw((a) + (r))
  189. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  190. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  191. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  192. #define SMC_IRQ_FLAGS (-1) /* from resource */
  193. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  194. #define SMC_CAN_USE_8BIT 0
  195. #define SMC_CAN_USE_16BIT 1
  196. #define SMC_CAN_USE_32BIT 0
  197. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  198. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  199. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  200. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  201. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  202. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  203. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  204. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  205. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  206. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  207. #define SMC_IRQ_FLAGS (0)
  208. #elif defined(CONFIG_M32R)
  209. #define SMC_CAN_USE_8BIT 0
  210. #define SMC_CAN_USE_16BIT 1
  211. #define SMC_CAN_USE_32BIT 0
  212. #define SMC_inb(a, r) inb(((u32)a) + (r))
  213. #define SMC_inw(a, r) inw(((u32)a) + (r))
  214. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  215. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  216. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  217. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  218. #define SMC_IRQ_FLAGS (0)
  219. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  220. #define RPC_LSB_DEFAULT RPC_LED_100_10
  221. #elif defined(CONFIG_MACH_LPD79520) \
  222. || defined(CONFIG_MACH_LPD7A400) \
  223. || defined(CONFIG_MACH_LPD7A404)
  224. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  225. * way that the CPU handles chip selects and the way that the SMC chip
  226. * expects the chip select to operate. Refer to
  227. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  228. * IOBARRIER is a byte, in order that we read the least-common
  229. * denominator. It would be wasteful to read 32 bits from an 8-bit
  230. * accessible region.
  231. *
  232. * There is no explicit protection against interrupts intervening
  233. * between the writew and the IOBARRIER. In SMC ISR there is a
  234. * preamble that performs an IOBARRIER in the extremely unlikely event
  235. * that the driver interrupts itself between a writew to the chip an
  236. * the IOBARRIER that follows *and* the cache is large enough that the
  237. * first off-chip access while handing the interrupt is to the SMC
  238. * chip. Other devices in the same address space as the SMC chip must
  239. * be aware of the potential for trouble and perform a similar
  240. * IOBARRIER on entry to their ISR.
  241. */
  242. #include <mach/constants.h> /* IOBARRIER_VIRT */
  243. #define SMC_CAN_USE_8BIT 0
  244. #define SMC_CAN_USE_16BIT 1
  245. #define SMC_CAN_USE_32BIT 0
  246. #define SMC_NOWAIT 0
  247. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  248. #define SMC_inw(a,r)\
  249. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  250. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  251. #define SMC_insw LPD7_SMC_insw
  252. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  253. unsigned char* p, int l)
  254. {
  255. unsigned short* ps = (unsigned short*) p;
  256. while (l-- > 0) {
  257. *ps++ = readw (a + r);
  258. LPD7X_IOBARRIER;
  259. }
  260. }
  261. #define SMC_outsw LPD7_SMC_outsw
  262. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  263. unsigned char* p, int l)
  264. {
  265. unsigned short* ps = (unsigned short*) p;
  266. while (l-- > 0) {
  267. writew (*ps++, a + r);
  268. LPD7X_IOBARRIER;
  269. }
  270. }
  271. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  272. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  273. #define RPC_LSB_DEFAULT RPC_LED_100_10
  274. #elif defined(CONFIG_ARCH_VERSATILE)
  275. #define SMC_CAN_USE_8BIT 1
  276. #define SMC_CAN_USE_16BIT 1
  277. #define SMC_CAN_USE_32BIT 1
  278. #define SMC_NOWAIT 1
  279. #define SMC_inb(a, r) readb((a) + (r))
  280. #define SMC_inw(a, r) readw((a) + (r))
  281. #define SMC_inl(a, r) readl((a) + (r))
  282. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  283. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  284. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  285. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  286. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  287. #define SMC_IRQ_FLAGS (-1) /* from resource */
  288. #elif defined(CONFIG_MN10300)
  289. /*
  290. * MN10300/AM33 configuration
  291. */
  292. #include <unit/smc91111.h>
  293. #else
  294. /*
  295. * Default configuration
  296. */
  297. #define SMC_CAN_USE_8BIT 1
  298. #define SMC_CAN_USE_16BIT 1
  299. #define SMC_CAN_USE_32BIT 1
  300. #define SMC_NOWAIT 1
  301. #define SMC_IO_SHIFT (lp->io_shift)
  302. #define SMC_inb(a, r) readb((a) + (r))
  303. #define SMC_inw(a, r) readw((a) + (r))
  304. #define SMC_inl(a, r) readl((a) + (r))
  305. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  306. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  307. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  308. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  309. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  310. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  311. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  312. #define RPC_LSA_DEFAULT RPC_LED_100_10
  313. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  314. #endif
  315. /* store this information for the driver.. */
  316. struct smc_local {
  317. /*
  318. * If I have to wait until memory is available to send a
  319. * packet, I will store the skbuff here, until I get the
  320. * desired memory. Then, I'll send it out and free it.
  321. */
  322. struct sk_buff *pending_tx_skb;
  323. struct tasklet_struct tx_task;
  324. /* version/revision of the SMC91x chip */
  325. int version;
  326. /* Contains the current active transmission mode */
  327. int tcr_cur_mode;
  328. /* Contains the current active receive mode */
  329. int rcr_cur_mode;
  330. /* Contains the current active receive/phy mode */
  331. int rpc_cur_mode;
  332. int ctl_rfduplx;
  333. int ctl_rspeed;
  334. u32 msg_enable;
  335. u32 phy_type;
  336. struct mii_if_info mii;
  337. /* work queue */
  338. struct work_struct phy_configure;
  339. struct net_device *dev;
  340. int work_pending;
  341. spinlock_t lock;
  342. #ifdef CONFIG_ARCH_PXA
  343. /* DMA needs the physical address of the chip */
  344. u_long physaddr;
  345. struct device *device;
  346. #endif
  347. void __iomem *base;
  348. void __iomem *datacs;
  349. /* the low address lines on some platforms aren't connected... */
  350. int io_shift;
  351. struct smc91x_platdata cfg;
  352. };
  353. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  354. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  355. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  356. #ifdef CONFIG_ARCH_PXA
  357. /*
  358. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  359. * always happening in irq context so no need to worry about races. TX is
  360. * different and probably not worth it for that reason, and not as critical
  361. * as RX which can overrun memory and lose packets.
  362. */
  363. #include <linux/dma-mapping.h>
  364. #include <mach/dma.h>
  365. #ifdef SMC_insl
  366. #undef SMC_insl
  367. #define SMC_insl(a, r, p, l) \
  368. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  369. static inline void
  370. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  371. u_char *buf, int len)
  372. {
  373. u_long physaddr = lp->physaddr;
  374. dma_addr_t dmabuf;
  375. /* fallback if no DMA available */
  376. if (dma == (unsigned char)-1) {
  377. readsl(ioaddr + reg, buf, len);
  378. return;
  379. }
  380. /* 64 bit alignment is required for memory to memory DMA */
  381. if ((long)buf & 4) {
  382. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  383. buf += 4;
  384. len--;
  385. }
  386. len *= 4;
  387. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  388. DCSR(dma) = DCSR_NODESC;
  389. DTADR(dma) = dmabuf;
  390. DSADR(dma) = physaddr + reg;
  391. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  392. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  393. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  394. while (!(DCSR(dma) & DCSR_STOPSTATE))
  395. cpu_relax();
  396. DCSR(dma) = 0;
  397. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  398. }
  399. #endif
  400. #ifdef SMC_insw
  401. #undef SMC_insw
  402. #define SMC_insw(a, r, p, l) \
  403. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  404. static inline void
  405. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  406. u_char *buf, int len)
  407. {
  408. u_long physaddr = lp->physaddr;
  409. dma_addr_t dmabuf;
  410. /* fallback if no DMA available */
  411. if (dma == (unsigned char)-1) {
  412. readsw(ioaddr + reg, buf, len);
  413. return;
  414. }
  415. /* 64 bit alignment is required for memory to memory DMA */
  416. while ((long)buf & 6) {
  417. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  418. buf += 2;
  419. len--;
  420. }
  421. len *= 2;
  422. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  423. DCSR(dma) = DCSR_NODESC;
  424. DTADR(dma) = dmabuf;
  425. DSADR(dma) = physaddr + reg;
  426. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  427. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  428. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  429. while (!(DCSR(dma) & DCSR_STOPSTATE))
  430. cpu_relax();
  431. DCSR(dma) = 0;
  432. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  433. }
  434. #endif
  435. static void
  436. smc_pxa_dma_irq(int dma, void *dummy)
  437. {
  438. DCSR(dma) = 0;
  439. }
  440. #endif /* CONFIG_ARCH_PXA */
  441. /*
  442. * Everything a particular hardware setup needs should have been defined
  443. * at this point. Add stubs for the undefined cases, mainly to avoid
  444. * compilation warnings since they'll be optimized away, or to prevent buggy
  445. * use of them.
  446. */
  447. #if ! SMC_CAN_USE_32BIT
  448. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  449. #define SMC_outl(x, ioaddr, reg) BUG()
  450. #define SMC_insl(a, r, p, l) BUG()
  451. #define SMC_outsl(a, r, p, l) BUG()
  452. #endif
  453. #if !defined(SMC_insl) || !defined(SMC_outsl)
  454. #define SMC_insl(a, r, p, l) BUG()
  455. #define SMC_outsl(a, r, p, l) BUG()
  456. #endif
  457. #if ! SMC_CAN_USE_16BIT
  458. /*
  459. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  460. * can't do it directly. Most registers are 16-bit so those are mandatory.
  461. */
  462. #define SMC_outw(x, ioaddr, reg) \
  463. do { \
  464. unsigned int __val16 = (x); \
  465. SMC_outb( __val16, ioaddr, reg ); \
  466. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  467. } while (0)
  468. #define SMC_inw(ioaddr, reg) \
  469. ({ \
  470. unsigned int __val16; \
  471. __val16 = SMC_inb( ioaddr, reg ); \
  472. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  473. __val16; \
  474. })
  475. #define SMC_insw(a, r, p, l) BUG()
  476. #define SMC_outsw(a, r, p, l) BUG()
  477. #endif
  478. #if !defined(SMC_insw) || !defined(SMC_outsw)
  479. #define SMC_insw(a, r, p, l) BUG()
  480. #define SMC_outsw(a, r, p, l) BUG()
  481. #endif
  482. #if ! SMC_CAN_USE_8BIT
  483. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  484. #define SMC_outb(x, ioaddr, reg) BUG()
  485. #define SMC_insb(a, r, p, l) BUG()
  486. #define SMC_outsb(a, r, p, l) BUG()
  487. #endif
  488. #if !defined(SMC_insb) || !defined(SMC_outsb)
  489. #define SMC_insb(a, r, p, l) BUG()
  490. #define SMC_outsb(a, r, p, l) BUG()
  491. #endif
  492. #ifndef SMC_CAN_USE_DATACS
  493. #define SMC_CAN_USE_DATACS 0
  494. #endif
  495. #ifndef SMC_IO_SHIFT
  496. #define SMC_IO_SHIFT 0
  497. #endif
  498. #ifndef SMC_IRQ_FLAGS
  499. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  500. #endif
  501. #ifndef SMC_INTERRUPT_PREAMBLE
  502. #define SMC_INTERRUPT_PREAMBLE
  503. #endif
  504. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  505. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  506. #define SMC_DATA_EXTENT (4)
  507. /*
  508. . Bank Select Register:
  509. .
  510. . yyyy yyyy 0000 00xx
  511. . xx = bank number
  512. . yyyy yyyy = 0x33, for identification purposes.
  513. */
  514. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  515. // Transmit Control Register
  516. /* BANK 0 */
  517. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  518. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  519. #define TCR_LOOP 0x0002 // Controls output pin LBK
  520. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  521. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  522. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  523. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  524. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  525. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  526. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  527. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  528. #define TCR_CLEAR 0 /* do NOTHING */
  529. /* the default settings for the TCR register : */
  530. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  531. // EPH Status Register
  532. /* BANK 0 */
  533. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  534. #define ES_TX_SUC 0x0001 // Last TX was successful
  535. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  536. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  537. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  538. #define ES_16COL 0x0010 // 16 Collisions Reached
  539. #define ES_SQET 0x0020 // Signal Quality Error Test
  540. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  541. #define ES_TXDEFR 0x0080 // Transmit Deferred
  542. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  543. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  544. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  545. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  546. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  547. #define ES_TXUNRN 0x8000 // Tx Underrun
  548. // Receive Control Register
  549. /* BANK 0 */
  550. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  551. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  552. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  553. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  554. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  555. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  556. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  557. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  558. #define RCR_SOFTRST 0x8000 // resets the chip
  559. /* the normal settings for the RCR register : */
  560. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  561. #define RCR_CLEAR 0x0 // set it to a base state
  562. // Counter Register
  563. /* BANK 0 */
  564. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  565. // Memory Information Register
  566. /* BANK 0 */
  567. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  568. // Receive/Phy Control Register
  569. /* BANK 0 */
  570. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  571. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  572. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  573. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  574. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  575. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  576. #ifndef RPC_LSA_DEFAULT
  577. #define RPC_LSA_DEFAULT RPC_LED_100
  578. #endif
  579. #ifndef RPC_LSB_DEFAULT
  580. #define RPC_LSB_DEFAULT RPC_LED_FD
  581. #endif
  582. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  583. /* Bank 0 0x0C is reserved */
  584. // Bank Select Register
  585. /* All Banks */
  586. #define BSR_REG 0x000E
  587. // Configuration Reg
  588. /* BANK 1 */
  589. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  590. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  591. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  592. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  593. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  594. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  595. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  596. // Base Address Register
  597. /* BANK 1 */
  598. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  599. // Individual Address Registers
  600. /* BANK 1 */
  601. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  602. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  603. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  604. // General Purpose Register
  605. /* BANK 1 */
  606. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  607. // Control Register
  608. /* BANK 1 */
  609. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  610. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  611. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  612. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  613. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  614. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  615. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  616. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  617. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  618. // MMU Command Register
  619. /* BANK 2 */
  620. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  621. #define MC_BUSY 1 // When 1 the last release has not completed
  622. #define MC_NOP (0<<5) // No Op
  623. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  624. #define MC_RESET (2<<5) // Reset MMU to initial state
  625. #define MC_REMOVE (3<<5) // Remove the current rx packet
  626. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  627. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  628. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  629. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  630. // Packet Number Register
  631. /* BANK 2 */
  632. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  633. // Allocation Result Register
  634. /* BANK 2 */
  635. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  636. #define AR_FAILED 0x80 // Alocation Failed
  637. // TX FIFO Ports Register
  638. /* BANK 2 */
  639. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  640. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  641. // RX FIFO Ports Register
  642. /* BANK 2 */
  643. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  644. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  645. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  646. // Pointer Register
  647. /* BANK 2 */
  648. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  649. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  650. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  651. #define PTR_READ 0x2000 // When 1 the operation is a read
  652. // Data Register
  653. /* BANK 2 */
  654. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  655. // Interrupt Status/Acknowledge Register
  656. /* BANK 2 */
  657. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  658. // Interrupt Mask Register
  659. /* BANK 2 */
  660. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  661. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  662. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  663. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  664. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  665. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  666. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  667. #define IM_TX_INT 0x02 // Transmit Interrupt
  668. #define IM_RCV_INT 0x01 // Receive Interrupt
  669. // Multicast Table Registers
  670. /* BANK 3 */
  671. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  672. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  673. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  674. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  675. // Management Interface Register (MII)
  676. /* BANK 3 */
  677. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  678. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  679. #define MII_MDOE 0x0008 // MII Output Enable
  680. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  681. #define MII_MDI 0x0002 // MII Input, pin MDI
  682. #define MII_MDO 0x0001 // MII Output, pin MDO
  683. // Revision Register
  684. /* BANK 3 */
  685. /* ( hi: chip id low: rev # ) */
  686. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  687. // Early RCV Register
  688. /* BANK 3 */
  689. /* this is NOT on SMC9192 */
  690. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  691. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  692. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  693. // External Register
  694. /* BANK 7 */
  695. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  696. #define CHIP_9192 3
  697. #define CHIP_9194 4
  698. #define CHIP_9195 5
  699. #define CHIP_9196 6
  700. #define CHIP_91100 7
  701. #define CHIP_91100FD 8
  702. #define CHIP_91111FD 9
  703. static const char * chip_ids[ 16 ] = {
  704. NULL, NULL, NULL,
  705. /* 3 */ "SMC91C90/91C92",
  706. /* 4 */ "SMC91C94",
  707. /* 5 */ "SMC91C95",
  708. /* 6 */ "SMC91C96",
  709. /* 7 */ "SMC91C100",
  710. /* 8 */ "SMC91C100FD",
  711. /* 9 */ "SMC91C11xFD",
  712. NULL, NULL, NULL,
  713. NULL, NULL, NULL};
  714. /*
  715. . Receive status bits
  716. */
  717. #define RS_ALGNERR 0x8000
  718. #define RS_BRODCAST 0x4000
  719. #define RS_BADCRC 0x2000
  720. #define RS_ODDFRAME 0x1000
  721. #define RS_TOOLONG 0x0800
  722. #define RS_TOOSHORT 0x0400
  723. #define RS_MULTICAST 0x0001
  724. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  725. /*
  726. * PHY IDs
  727. * LAN83C183 == LAN91C111 Internal PHY
  728. */
  729. #define PHY_LAN83C183 0x0016f840
  730. #define PHY_LAN83C180 0x02821c50
  731. /*
  732. * PHY Register Addresses (LAN91C111 Internal PHY)
  733. *
  734. * Generic PHY registers can be found in <linux/mii.h>
  735. *
  736. * These phy registers are specific to our on-board phy.
  737. */
  738. // PHY Configuration Register 1
  739. #define PHY_CFG1_REG 0x10
  740. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  741. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  742. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  743. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  744. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  745. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  746. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  747. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  748. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  749. #define PHY_CFG1_TLVL_MASK 0x003C
  750. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  751. // PHY Configuration Register 2
  752. #define PHY_CFG2_REG 0x11
  753. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  754. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  755. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  756. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  757. // PHY Status Output (and Interrupt status) Register
  758. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  759. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  760. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  761. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  762. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  763. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  764. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  765. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  766. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  767. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  768. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  769. // PHY Interrupt/Status Mask Register
  770. #define PHY_MASK_REG 0x13 // Interrupt Mask
  771. // Uses the same bit definitions as PHY_INT_REG
  772. /*
  773. * SMC91C96 ethernet config and status registers.
  774. * These are in the "attribute" space.
  775. */
  776. #define ECOR 0x8000
  777. #define ECOR_RESET 0x80
  778. #define ECOR_LEVEL_IRQ 0x40
  779. #define ECOR_WR_ATTRIB 0x04
  780. #define ECOR_ENABLE 0x01
  781. #define ECSR 0x8002
  782. #define ECSR_IOIS8 0x20
  783. #define ECSR_PWRDWN 0x04
  784. #define ECSR_INT 0x02
  785. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  786. /*
  787. * Macros to abstract register access according to the data bus
  788. * capabilities. Please use those and not the in/out primitives.
  789. * Note: the following macros do *not* select the bank -- this must
  790. * be done separately as needed in the main code. The SMC_REG() macro
  791. * only uses the bank argument for debugging purposes (when enabled).
  792. *
  793. * Note: despite inline functions being safer, everything leading to this
  794. * should preferably be macros to let BUG() display the line number in
  795. * the core source code since we're interested in the top call site
  796. * not in any inline function location.
  797. */
  798. #if SMC_DEBUG > 0
  799. #define SMC_REG(lp, reg, bank) \
  800. ({ \
  801. int __b = SMC_CURRENT_BANK(lp); \
  802. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  803. printk( "%s: bank reg screwed (0x%04x)\n", \
  804. CARDNAME, __b ); \
  805. BUG(); \
  806. } \
  807. reg<<SMC_IO_SHIFT; \
  808. })
  809. #else
  810. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  811. #endif
  812. /*
  813. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  814. * aligned to a 32 bit boundary. I tell you that does exist!
  815. * Fortunately the affected register accesses can be easily worked around
  816. * since we can write zeroes to the preceeding 16 bits without adverse
  817. * effects and use a 32-bit access.
  818. *
  819. * Enforce it on any 32-bit capable setup for now.
  820. */
  821. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  822. #define SMC_GET_PN(lp) \
  823. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  824. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  825. #define SMC_SET_PN(lp, x) \
  826. do { \
  827. if (SMC_MUST_ALIGN_WRITE(lp)) \
  828. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  829. else if (SMC_8BIT(lp)) \
  830. SMC_outb(x, ioaddr, PN_REG(lp)); \
  831. else \
  832. SMC_outw(x, ioaddr, PN_REG(lp)); \
  833. } while (0)
  834. #define SMC_GET_AR(lp) \
  835. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  836. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  837. #define SMC_GET_TXFIFO(lp) \
  838. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  839. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  840. #define SMC_GET_RXFIFO(lp) \
  841. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  842. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  843. #define SMC_GET_INT(lp) \
  844. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  845. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  846. #define SMC_ACK_INT(lp, x) \
  847. do { \
  848. if (SMC_8BIT(lp)) \
  849. SMC_outb(x, ioaddr, INT_REG(lp)); \
  850. else { \
  851. unsigned long __flags; \
  852. int __mask; \
  853. local_irq_save(__flags); \
  854. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  855. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  856. local_irq_restore(__flags); \
  857. } \
  858. } while (0)
  859. #define SMC_GET_INT_MASK(lp) \
  860. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  861. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  862. #define SMC_SET_INT_MASK(lp, x) \
  863. do { \
  864. if (SMC_8BIT(lp)) \
  865. SMC_outb(x, ioaddr, IM_REG(lp)); \
  866. else \
  867. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  868. } while (0)
  869. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  870. #define SMC_SELECT_BANK(lp, x) \
  871. do { \
  872. if (SMC_MUST_ALIGN_WRITE(lp)) \
  873. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  874. else \
  875. SMC_outw(x, ioaddr, BANK_SELECT); \
  876. } while (0)
  877. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  878. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  879. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  880. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  881. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  882. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  883. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  884. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  885. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  886. #define SMC_SET_GP(lp, x) \
  887. do { \
  888. if (SMC_MUST_ALIGN_WRITE(lp)) \
  889. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  890. else \
  891. SMC_outw(x, ioaddr, GP_REG(lp)); \
  892. } while (0)
  893. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  894. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  895. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  896. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  897. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  898. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  899. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  900. #define SMC_SET_PTR(lp, x) \
  901. do { \
  902. if (SMC_MUST_ALIGN_WRITE(lp)) \
  903. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  904. else \
  905. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  906. } while (0)
  907. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  908. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  909. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  910. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  911. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  912. #define SMC_SET_RPC(lp, x) \
  913. do { \
  914. if (SMC_MUST_ALIGN_WRITE(lp)) \
  915. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  916. else \
  917. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  918. } while (0)
  919. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  920. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  921. #ifndef SMC_GET_MAC_ADDR
  922. #define SMC_GET_MAC_ADDR(lp, addr) \
  923. do { \
  924. unsigned int __v; \
  925. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  926. addr[0] = __v; addr[1] = __v >> 8; \
  927. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  928. addr[2] = __v; addr[3] = __v >> 8; \
  929. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  930. addr[4] = __v; addr[5] = __v >> 8; \
  931. } while (0)
  932. #endif
  933. #define SMC_SET_MAC_ADDR(lp, addr) \
  934. do { \
  935. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  936. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  937. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  938. } while (0)
  939. #define SMC_SET_MCAST(lp, x) \
  940. do { \
  941. const unsigned char *mt = (x); \
  942. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  943. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  944. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  945. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  946. } while (0)
  947. #define SMC_PUT_PKT_HDR(lp, status, length) \
  948. do { \
  949. if (SMC_32BIT(lp)) \
  950. SMC_outl((status) | (length)<<16, ioaddr, \
  951. DATA_REG(lp)); \
  952. else { \
  953. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  954. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  955. } \
  956. } while (0)
  957. #define SMC_GET_PKT_HDR(lp, status, length) \
  958. do { \
  959. if (SMC_32BIT(lp)) { \
  960. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  961. (status) = __val & 0xffff; \
  962. (length) = __val >> 16; \
  963. } else { \
  964. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  965. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  966. } \
  967. } while (0)
  968. #define SMC_PUSH_DATA(lp, p, l) \
  969. do { \
  970. if (SMC_32BIT(lp)) { \
  971. void *__ptr = (p); \
  972. int __len = (l); \
  973. void __iomem *__ioaddr = ioaddr; \
  974. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  975. __len -= 2; \
  976. SMC_outw(*(u16 *)__ptr, ioaddr, \
  977. DATA_REG(lp)); \
  978. __ptr += 2; \
  979. } \
  980. if (SMC_CAN_USE_DATACS && lp->datacs) \
  981. __ioaddr = lp->datacs; \
  982. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  983. if (__len & 2) { \
  984. __ptr += (__len & ~3); \
  985. SMC_outw(*((u16 *)__ptr), ioaddr, \
  986. DATA_REG(lp)); \
  987. } \
  988. } else if (SMC_16BIT(lp)) \
  989. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  990. else if (SMC_8BIT(lp)) \
  991. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  992. } while (0)
  993. #define SMC_PULL_DATA(lp, p, l) \
  994. do { \
  995. if (SMC_32BIT(lp)) { \
  996. void *__ptr = (p); \
  997. int __len = (l); \
  998. void __iomem *__ioaddr = ioaddr; \
  999. if ((unsigned long)__ptr & 2) { \
  1000. /* \
  1001. * We want 32bit alignment here. \
  1002. * Since some buses perform a full \
  1003. * 32bit fetch even for 16bit data \
  1004. * we can't use SMC_inw() here. \
  1005. * Back both source (on-chip) and \
  1006. * destination pointers of 2 bytes. \
  1007. * This is possible since the call to \
  1008. * SMC_GET_PKT_HDR() already advanced \
  1009. * the source pointer of 4 bytes, and \
  1010. * the skb_reserve(skb, 2) advanced \
  1011. * the destination pointer of 2 bytes. \
  1012. */ \
  1013. __ptr -= 2; \
  1014. __len += 2; \
  1015. SMC_SET_PTR(lp, \
  1016. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1017. } \
  1018. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1019. __ioaddr = lp->datacs; \
  1020. __len += 2; \
  1021. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1022. } else if (SMC_16BIT(lp)) \
  1023. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1024. else if (SMC_8BIT(lp)) \
  1025. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  1026. } while (0)
  1027. #endif /* _SMC91X_H_ */