sky2.c 124 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/netdevice.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/ethtool.h>
  31. #include <linux/pci.h>
  32. #include <linux/ip.h>
  33. #include <net/ip.h>
  34. #include <linux/tcp.h>
  35. #include <linux/in.h>
  36. #include <linux/delay.h>
  37. #include <linux/workqueue.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.25"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. /* This is the worst case number of transmit list elements for a single skb:
  60. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  61. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  62. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  63. #define TX_MAX_PENDING 4096
  64. #define TX_DEF_PENDING 127
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define SKY2_EEPROM_MAGIC 0x9955aabb
  71. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  72. static const u32 default_msg =
  73. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  74. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  75. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  76. static int debug = -1; /* defaults above */
  77. module_param(debug, int, 0);
  78. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  79. static int copybreak __read_mostly = 128;
  80. module_param(copybreak, int, 0);
  81. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  82. static int disable_msi = 0;
  83. module_param(disable_msi, int, 0);
  84. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  85. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  125. { 0 }
  126. };
  127. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  128. /* Avoid conditionals by using array */
  129. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  130. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  131. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  132. static void sky2_set_multicast(struct net_device *dev);
  133. /* Access to PHY via serial interconnect */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  142. if (ctrl == 0xffff)
  143. goto io_error;
  144. if (!(ctrl & GM_SMI_CT_BUSY))
  145. return 0;
  146. udelay(10);
  147. }
  148. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  149. return -ETIMEDOUT;
  150. io_error:
  151. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  152. return -EIO;
  153. }
  154. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  155. {
  156. int i;
  157. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  158. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  159. for (i = 0; i < PHY_RETRIES; i++) {
  160. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  161. if (ctrl == 0xffff)
  162. goto io_error;
  163. if (ctrl & GM_SMI_CT_RD_VAL) {
  164. *val = gma_read16(hw, port, GM_SMI_DATA);
  165. return 0;
  166. }
  167. udelay(10);
  168. }
  169. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  170. return -ETIMEDOUT;
  171. io_error:
  172. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  173. return -EIO;
  174. }
  175. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  176. {
  177. u16 v;
  178. __gm_phy_read(hw, port, reg, &v);
  179. return v;
  180. }
  181. static void sky2_power_on(struct sky2_hw *hw)
  182. {
  183. /* switch power to VCC (WA for VAUX problem) */
  184. sky2_write8(hw, B0_POWER_CTRL,
  185. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  186. /* disable Core Clock Division, */
  187. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  188. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  189. /* enable bits are inverted */
  190. sky2_write8(hw, B2_Y2_CLK_GATE,
  191. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  192. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  193. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  194. else
  195. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  196. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  197. u32 reg;
  198. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  199. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  200. /* set all bits to 0 except bits 15..12 and 8 */
  201. reg &= P_ASPM_CONTROL_MSK;
  202. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  203. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  204. /* set all bits to 0 except bits 28 & 27 */
  205. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  206. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  207. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  208. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  209. reg = sky2_read32(hw, B2_GP_IO);
  210. reg |= GLB_GPIO_STAT_RACE_DIS;
  211. sky2_write32(hw, B2_GP_IO, reg);
  212. sky2_read32(hw, B2_GP_IO);
  213. }
  214. /* Turn on "driver loaded" LED */
  215. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  216. }
  217. static void sky2_power_aux(struct sky2_hw *hw)
  218. {
  219. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  220. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  221. else
  222. /* enable bits are inverted */
  223. sky2_write8(hw, B2_Y2_CLK_GATE,
  224. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  225. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  226. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  227. /* switch power to VAUX if supported and PME from D3cold */
  228. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  229. pci_pme_capable(hw->pdev, PCI_D3cold))
  230. sky2_write8(hw, B0_POWER_CTRL,
  231. (PC_VAUX_ENA | PC_VCC_ENA |
  232. PC_VAUX_ON | PC_VCC_OFF));
  233. /* turn off "driver loaded LED" */
  234. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  235. }
  236. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  237. {
  238. u16 reg;
  239. /* disable all GMAC IRQ's */
  240. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  241. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  242. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  244. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  245. reg = gma_read16(hw, port, GM_RX_CTRL);
  246. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  247. gma_write16(hw, port, GM_RX_CTRL, reg);
  248. }
  249. /* flow control to advertise bits */
  250. static const u16 copper_fc_adv[] = {
  251. [FC_NONE] = 0,
  252. [FC_TX] = PHY_M_AN_ASP,
  253. [FC_RX] = PHY_M_AN_PC,
  254. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  255. };
  256. /* flow control to advertise bits when using 1000BaseX */
  257. static const u16 fiber_fc_adv[] = {
  258. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  259. [FC_TX] = PHY_M_P_ASYM_MD_X,
  260. [FC_RX] = PHY_M_P_SYM_MD_X,
  261. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  262. };
  263. /* flow control to GMA disable bits */
  264. static const u16 gm_fc_disable[] = {
  265. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  266. [FC_TX] = GM_GPCR_FC_RX_DIS,
  267. [FC_RX] = GM_GPCR_FC_TX_DIS,
  268. [FC_BOTH] = 0,
  269. };
  270. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  271. {
  272. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  273. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  274. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  275. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  276. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  277. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  278. PHY_M_EC_MAC_S_MSK);
  279. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  280. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  281. if (hw->chip_id == CHIP_ID_YUKON_EC)
  282. /* set downshift counter to 3x and enable downshift */
  283. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  284. else
  285. /* set master & slave downshift counter to 1x */
  286. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  287. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  288. }
  289. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  290. if (sky2_is_copper(hw)) {
  291. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  292. /* enable automatic crossover */
  293. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  294. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  295. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  296. u16 spec;
  297. /* Enable Class A driver for FE+ A0 */
  298. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  299. spec |= PHY_M_FESC_SEL_CL_A;
  300. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  301. }
  302. } else {
  303. /* disable energy detect */
  304. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  305. /* enable automatic crossover */
  306. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  307. /* downshift on PHY 88E1112 and 88E1149 is changed */
  308. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  309. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  310. /* set downshift counter to 3x and enable downshift */
  311. ctrl &= ~PHY_M_PC_DSC_MSK;
  312. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  313. }
  314. }
  315. } else {
  316. /* workaround for deviation #4.88 (CRC errors) */
  317. /* disable Automatic Crossover */
  318. ctrl &= ~PHY_M_PC_MDIX_MSK;
  319. }
  320. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  321. /* special setup for PHY 88E1112 Fiber */
  322. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  323. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  324. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  325. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  326. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  327. ctrl &= ~PHY_M_MAC_MD_MSK;
  328. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  329. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  330. if (hw->pmd_type == 'P') {
  331. /* select page 1 to access Fiber registers */
  332. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  333. /* for SFP-module set SIGDET polarity to low */
  334. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  335. ctrl |= PHY_M_FIB_SIGD_POL;
  336. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  337. }
  338. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  339. }
  340. ctrl = PHY_CT_RESET;
  341. ct1000 = 0;
  342. adv = PHY_AN_CSMA;
  343. reg = 0;
  344. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  345. if (sky2_is_copper(hw)) {
  346. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  347. ct1000 |= PHY_M_1000C_AFD;
  348. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  349. ct1000 |= PHY_M_1000C_AHD;
  350. if (sky2->advertising & ADVERTISED_100baseT_Full)
  351. adv |= PHY_M_AN_100_FD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Half)
  353. adv |= PHY_M_AN_100_HD;
  354. if (sky2->advertising & ADVERTISED_10baseT_Full)
  355. adv |= PHY_M_AN_10_FD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Half)
  357. adv |= PHY_M_AN_10_HD;
  358. } else { /* special defines for FIBER (88E1040S only) */
  359. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  360. adv |= PHY_M_AN_1000X_AFD;
  361. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  362. adv |= PHY_M_AN_1000X_AHD;
  363. }
  364. /* Restart Auto-negotiation */
  365. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  366. } else {
  367. /* forced speed/duplex settings */
  368. ct1000 = PHY_M_1000C_MSE;
  369. /* Disable auto update for duplex flow control and duplex */
  370. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  371. switch (sky2->speed) {
  372. case SPEED_1000:
  373. ctrl |= PHY_CT_SP1000;
  374. reg |= GM_GPCR_SPEED_1000;
  375. break;
  376. case SPEED_100:
  377. ctrl |= PHY_CT_SP100;
  378. reg |= GM_GPCR_SPEED_100;
  379. break;
  380. }
  381. if (sky2->duplex == DUPLEX_FULL) {
  382. reg |= GM_GPCR_DUP_FULL;
  383. ctrl |= PHY_CT_DUP_MD;
  384. } else if (sky2->speed < SPEED_1000)
  385. sky2->flow_mode = FC_NONE;
  386. }
  387. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  388. if (sky2_is_copper(hw))
  389. adv |= copper_fc_adv[sky2->flow_mode];
  390. else
  391. adv |= fiber_fc_adv[sky2->flow_mode];
  392. } else {
  393. reg |= GM_GPCR_AU_FCT_DIS;
  394. reg |= gm_fc_disable[sky2->flow_mode];
  395. /* Forward pause packets to GMAC? */
  396. if (sky2->flow_mode & FC_RX)
  397. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  398. else
  399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  400. }
  401. gma_write16(hw, port, GM_GP_CTRL, reg);
  402. if (hw->flags & SKY2_HW_GIGABIT)
  403. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  404. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  405. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  406. /* Setup Phy LED's */
  407. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  408. ledover = 0;
  409. switch (hw->chip_id) {
  410. case CHIP_ID_YUKON_FE:
  411. /* on 88E3082 these bits are at 11..9 (shifted left) */
  412. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  413. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  414. /* delete ACT LED control bits */
  415. ctrl &= ~PHY_M_FELP_LED1_MSK;
  416. /* change ACT LED control to blink mode */
  417. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  418. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  419. break;
  420. case CHIP_ID_YUKON_FE_P:
  421. /* Enable Link Partner Next Page */
  422. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  423. ctrl |= PHY_M_PC_ENA_LIP_NP;
  424. /* disable Energy Detect and enable scrambler */
  425. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  426. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  427. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  428. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  429. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  430. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  431. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  432. break;
  433. case CHIP_ID_YUKON_XL:
  434. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  435. /* select page 3 to access LED control register */
  436. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  437. /* set LED Function Control register */
  438. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  439. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  440. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  441. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  442. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  443. /* set Polarity Control register */
  444. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  445. (PHY_M_POLC_LS1_P_MIX(4) |
  446. PHY_M_POLC_IS0_P_MIX(4) |
  447. PHY_M_POLC_LOS_CTRL(2) |
  448. PHY_M_POLC_INIT_CTRL(2) |
  449. PHY_M_POLC_STA1_CTRL(2) |
  450. PHY_M_POLC_STA0_CTRL(2)));
  451. /* restore page register */
  452. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  453. break;
  454. case CHIP_ID_YUKON_EC_U:
  455. case CHIP_ID_YUKON_EX:
  456. case CHIP_ID_YUKON_SUPR:
  457. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  458. /* select page 3 to access LED control register */
  459. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  460. /* set LED Function Control register */
  461. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  462. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  463. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  464. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  465. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  466. /* set Blink Rate in LED Timer Control Register */
  467. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  468. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  469. /* restore page register */
  470. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  471. break;
  472. default:
  473. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  474. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  475. /* turn off the Rx LED (LED_RX) */
  476. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  477. }
  478. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  479. /* apply fixes in PHY AFE */
  480. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  481. /* increase differential signal amplitude in 10BASE-T */
  482. gm_phy_write(hw, port, 0x18, 0xaa99);
  483. gm_phy_write(hw, port, 0x17, 0x2011);
  484. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  485. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  486. gm_phy_write(hw, port, 0x18, 0xa204);
  487. gm_phy_write(hw, port, 0x17, 0x2002);
  488. }
  489. /* set page register to 0 */
  490. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  491. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  492. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  493. /* apply workaround for integrated resistors calibration */
  494. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  495. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  496. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  497. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  498. /* no effect on Yukon-XL */
  499. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  500. if ( !(sky2->flags & SKY2_FLAG_AUTO_SPEED)
  501. || sky2->speed == SPEED_100) {
  502. /* turn on 100 Mbps LED (LED_LINK100) */
  503. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  504. }
  505. if (ledover)
  506. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  507. }
  508. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  509. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  510. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  511. else
  512. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  513. }
  514. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  515. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  516. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  517. {
  518. u32 reg1;
  519. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  520. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  521. reg1 &= ~phy_power[port];
  522. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  523. reg1 |= coma_mode[port];
  524. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  525. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  526. sky2_pci_read32(hw, PCI_DEV_REG1);
  527. if (hw->chip_id == CHIP_ID_YUKON_FE)
  528. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  529. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  530. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  531. }
  532. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  533. {
  534. u32 reg1;
  535. u16 ctrl;
  536. /* release GPHY Control reset */
  537. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  538. /* release GMAC reset */
  539. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  540. if (hw->flags & SKY2_HW_NEWER_PHY) {
  541. /* select page 2 to access MAC control register */
  542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  543. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  544. /* allow GMII Power Down */
  545. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  546. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  547. /* set page register back to 0 */
  548. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  549. }
  550. /* setup General Purpose Control Register */
  551. gma_write16(hw, port, GM_GP_CTRL,
  552. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  553. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  554. GM_GPCR_AU_SPD_DIS);
  555. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  556. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  557. /* select page 2 to access MAC control register */
  558. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  559. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  560. /* enable Power Down */
  561. ctrl |= PHY_M_PC_POW_D_ENA;
  562. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  563. /* set page register back to 0 */
  564. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  565. }
  566. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  567. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  568. }
  569. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  570. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  571. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  572. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  573. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  574. }
  575. /* Force a renegotiation */
  576. static void sky2_phy_reinit(struct sky2_port *sky2)
  577. {
  578. spin_lock_bh(&sky2->phy_lock);
  579. sky2_phy_init(sky2->hw, sky2->port);
  580. spin_unlock_bh(&sky2->phy_lock);
  581. }
  582. /* Put device in state to listen for Wake On Lan */
  583. static void sky2_wol_init(struct sky2_port *sky2)
  584. {
  585. struct sky2_hw *hw = sky2->hw;
  586. unsigned port = sky2->port;
  587. enum flow_control save_mode;
  588. u16 ctrl;
  589. u32 reg1;
  590. /* Bring hardware out of reset */
  591. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  592. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  593. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  594. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  595. /* Force to 10/100
  596. * sky2_reset will re-enable on resume
  597. */
  598. save_mode = sky2->flow_mode;
  599. ctrl = sky2->advertising;
  600. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  601. sky2->flow_mode = FC_NONE;
  602. spin_lock_bh(&sky2->phy_lock);
  603. sky2_phy_power_up(hw, port);
  604. sky2_phy_init(hw, port);
  605. spin_unlock_bh(&sky2->phy_lock);
  606. sky2->flow_mode = save_mode;
  607. sky2->advertising = ctrl;
  608. /* Set GMAC to no flow control and auto update for speed/duplex */
  609. gma_write16(hw, port, GM_GP_CTRL,
  610. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  611. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  612. /* Set WOL address */
  613. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  614. sky2->netdev->dev_addr, ETH_ALEN);
  615. /* Turn on appropriate WOL control bits */
  616. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  617. ctrl = 0;
  618. if (sky2->wol & WAKE_PHY)
  619. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  620. else
  621. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  622. if (sky2->wol & WAKE_MAGIC)
  623. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  624. else
  625. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  626. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  627. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  628. /* Turn on legacy PCI-Express PME mode */
  629. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  630. reg1 |= PCI_Y2_PME_LEGACY;
  631. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  632. /* block receiver */
  633. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  634. }
  635. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  636. {
  637. struct net_device *dev = hw->dev[port];
  638. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  639. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  640. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  641. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  642. /* Yukon-Extreme B0 and further Extreme devices */
  643. /* enable Store & Forward mode for TX */
  644. if (dev->mtu <= ETH_DATA_LEN)
  645. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  646. TX_JUMBO_DIS | TX_STFW_ENA);
  647. else
  648. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  649. TX_JUMBO_ENA| TX_STFW_ENA);
  650. } else {
  651. if (dev->mtu <= ETH_DATA_LEN)
  652. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  653. else {
  654. /* set Tx GMAC FIFO Almost Empty Threshold */
  655. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  656. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  657. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  658. /* Can't do offload because of lack of store/forward */
  659. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  660. }
  661. }
  662. }
  663. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  664. {
  665. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  666. u16 reg;
  667. u32 rx_reg;
  668. int i;
  669. const u8 *addr = hw->dev[port]->dev_addr;
  670. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  671. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  672. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  673. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  674. /* WA DEV_472 -- looks like crossed wires on port 2 */
  675. /* clear GMAC 1 Control reset */
  676. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  677. do {
  678. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  679. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  680. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  681. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  682. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  683. }
  684. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  685. /* Enable Transmit FIFO Underrun */
  686. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  687. spin_lock_bh(&sky2->phy_lock);
  688. sky2_phy_power_up(hw, port);
  689. sky2_phy_init(hw, port);
  690. spin_unlock_bh(&sky2->phy_lock);
  691. /* MIB clear */
  692. reg = gma_read16(hw, port, GM_PHY_ADDR);
  693. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  694. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  695. gma_read16(hw, port, i);
  696. gma_write16(hw, port, GM_PHY_ADDR, reg);
  697. /* transmit control */
  698. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  699. /* receive control reg: unicast + multicast + no FCS */
  700. gma_write16(hw, port, GM_RX_CTRL,
  701. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  702. /* transmit flow control */
  703. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  704. /* transmit parameter */
  705. gma_write16(hw, port, GM_TX_PARAM,
  706. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  707. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  708. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  709. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  710. /* serial mode register */
  711. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  712. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  713. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  714. reg |= GM_SMOD_JUMBO_ENA;
  715. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  716. /* virtual address for data */
  717. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  718. /* physical address: used for pause frames */
  719. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  720. /* ignore counter overflows */
  721. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  722. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  723. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  724. /* Configure Rx MAC FIFO */
  725. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  726. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  727. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  728. hw->chip_id == CHIP_ID_YUKON_FE_P)
  729. rx_reg |= GMF_RX_OVER_ON;
  730. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  731. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  732. /* Hardware errata - clear flush mask */
  733. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  734. } else {
  735. /* Flush Rx MAC FIFO on any flow control or error */
  736. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  737. }
  738. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  739. reg = RX_GMF_FL_THR_DEF + 1;
  740. /* Another magic mystery workaround from sk98lin */
  741. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  742. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  743. reg = 0x178;
  744. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  745. /* Configure Tx MAC FIFO */
  746. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  747. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  748. /* On chips without ram buffer, pause is controled by MAC level */
  749. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  750. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  751. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  752. sky2_set_tx_stfwd(hw, port);
  753. }
  754. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  755. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  756. /* disable dynamic watermark */
  757. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  758. reg &= ~TX_DYN_WM_ENA;
  759. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  760. }
  761. }
  762. /* Assign Ram Buffer allocation to queue */
  763. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  764. {
  765. u32 end;
  766. /* convert from K bytes to qwords used for hw register */
  767. start *= 1024/8;
  768. space *= 1024/8;
  769. end = start + space - 1;
  770. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  771. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  772. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  773. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  774. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  775. if (q == Q_R1 || q == Q_R2) {
  776. u32 tp = space - space/4;
  777. /* On receive queue's set the thresholds
  778. * give receiver priority when > 3/4 full
  779. * send pause when down to 2K
  780. */
  781. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  782. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  783. tp = space - 2048/8;
  784. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  785. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  786. } else {
  787. /* Enable store & forward on Tx queue's because
  788. * Tx FIFO is only 1K on Yukon
  789. */
  790. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  791. }
  792. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  793. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  794. }
  795. /* Setup Bus Memory Interface */
  796. static void sky2_qset(struct sky2_hw *hw, u16 q)
  797. {
  798. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  799. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  800. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  801. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  802. }
  803. /* Setup prefetch unit registers. This is the interface between
  804. * hardware and driver list elements
  805. */
  806. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  807. dma_addr_t addr, u32 last)
  808. {
  809. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  810. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  811. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  812. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  813. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  814. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  815. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  816. }
  817. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  818. {
  819. struct sky2_tx_le *le = sky2->tx_le + *slot;
  820. struct tx_ring_info *re = sky2->tx_ring + *slot;
  821. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  822. re->flags = 0;
  823. re->skb = NULL;
  824. le->ctrl = 0;
  825. return le;
  826. }
  827. static void tx_init(struct sky2_port *sky2)
  828. {
  829. struct sky2_tx_le *le;
  830. sky2->tx_prod = sky2->tx_cons = 0;
  831. sky2->tx_tcpsum = 0;
  832. sky2->tx_last_mss = 0;
  833. le = get_tx_le(sky2, &sky2->tx_prod);
  834. le->addr = 0;
  835. le->opcode = OP_ADDR64 | HW_OWNER;
  836. sky2->tx_last_upper = 0;
  837. }
  838. /* Update chip's next pointer */
  839. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  840. {
  841. /* Make sure write' to descriptors are complete before we tell hardware */
  842. wmb();
  843. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  844. /* Synchronize I/O on since next processor may write to tail */
  845. mmiowb();
  846. }
  847. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  848. {
  849. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  850. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  851. le->ctrl = 0;
  852. return le;
  853. }
  854. /* Build description to hardware for one receive segment */
  855. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  856. dma_addr_t map, unsigned len)
  857. {
  858. struct sky2_rx_le *le;
  859. if (sizeof(dma_addr_t) > sizeof(u32)) {
  860. le = sky2_next_rx(sky2);
  861. le->addr = cpu_to_le32(upper_32_bits(map));
  862. le->opcode = OP_ADDR64 | HW_OWNER;
  863. }
  864. le = sky2_next_rx(sky2);
  865. le->addr = cpu_to_le32(lower_32_bits(map));
  866. le->length = cpu_to_le16(len);
  867. le->opcode = op | HW_OWNER;
  868. }
  869. /* Build description to hardware for one possibly fragmented skb */
  870. static void sky2_rx_submit(struct sky2_port *sky2,
  871. const struct rx_ring_info *re)
  872. {
  873. int i;
  874. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  875. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  876. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  877. }
  878. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  879. unsigned size)
  880. {
  881. struct sk_buff *skb = re->skb;
  882. int i;
  883. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  884. if (unlikely(pci_dma_mapping_error(pdev, re->data_addr)))
  885. return -EIO;
  886. pci_unmap_len_set(re, data_size, size);
  887. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  888. re->frag_addr[i] = pci_map_page(pdev,
  889. skb_shinfo(skb)->frags[i].page,
  890. skb_shinfo(skb)->frags[i].page_offset,
  891. skb_shinfo(skb)->frags[i].size,
  892. PCI_DMA_FROMDEVICE);
  893. return 0;
  894. }
  895. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  896. {
  897. struct sk_buff *skb = re->skb;
  898. int i;
  899. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  900. PCI_DMA_FROMDEVICE);
  901. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  902. pci_unmap_page(pdev, re->frag_addr[i],
  903. skb_shinfo(skb)->frags[i].size,
  904. PCI_DMA_FROMDEVICE);
  905. }
  906. /* Tell chip where to start receive checksum.
  907. * Actually has two checksums, but set both same to avoid possible byte
  908. * order problems.
  909. */
  910. static void rx_set_checksum(struct sky2_port *sky2)
  911. {
  912. struct sky2_rx_le *le = sky2_next_rx(sky2);
  913. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  914. le->ctrl = 0;
  915. le->opcode = OP_TCPSTART | HW_OWNER;
  916. sky2_write32(sky2->hw,
  917. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  918. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  919. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  920. }
  921. /*
  922. * The RX Stop command will not work for Yukon-2 if the BMU does not
  923. * reach the end of packet and since we can't make sure that we have
  924. * incoming data, we must reset the BMU while it is not doing a DMA
  925. * transfer. Since it is possible that the RX path is still active,
  926. * the RX RAM buffer will be stopped first, so any possible incoming
  927. * data will not trigger a DMA. After the RAM buffer is stopped, the
  928. * BMU is polled until any DMA in progress is ended and only then it
  929. * will be reset.
  930. */
  931. static void sky2_rx_stop(struct sky2_port *sky2)
  932. {
  933. struct sky2_hw *hw = sky2->hw;
  934. unsigned rxq = rxqaddr[sky2->port];
  935. int i;
  936. /* disable the RAM Buffer receive queue */
  937. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  938. for (i = 0; i < 0xffff; i++)
  939. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  940. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  941. goto stopped;
  942. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  943. sky2->netdev->name);
  944. stopped:
  945. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  946. /* reset the Rx prefetch unit */
  947. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  948. mmiowb();
  949. }
  950. /* Clean out receive buffer area, assumes receiver hardware stopped */
  951. static void sky2_rx_clean(struct sky2_port *sky2)
  952. {
  953. unsigned i;
  954. memset(sky2->rx_le, 0, RX_LE_BYTES);
  955. for (i = 0; i < sky2->rx_pending; i++) {
  956. struct rx_ring_info *re = sky2->rx_ring + i;
  957. if (re->skb) {
  958. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  959. kfree_skb(re->skb);
  960. re->skb = NULL;
  961. }
  962. }
  963. }
  964. /* Basic MII support */
  965. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  966. {
  967. struct mii_ioctl_data *data = if_mii(ifr);
  968. struct sky2_port *sky2 = netdev_priv(dev);
  969. struct sky2_hw *hw = sky2->hw;
  970. int err = -EOPNOTSUPP;
  971. if (!netif_running(dev))
  972. return -ENODEV; /* Phy still in reset */
  973. switch (cmd) {
  974. case SIOCGMIIPHY:
  975. data->phy_id = PHY_ADDR_MARV;
  976. /* fallthru */
  977. case SIOCGMIIREG: {
  978. u16 val = 0;
  979. spin_lock_bh(&sky2->phy_lock);
  980. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  981. spin_unlock_bh(&sky2->phy_lock);
  982. data->val_out = val;
  983. break;
  984. }
  985. case SIOCSMIIREG:
  986. spin_lock_bh(&sky2->phy_lock);
  987. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  988. data->val_in);
  989. spin_unlock_bh(&sky2->phy_lock);
  990. break;
  991. }
  992. return err;
  993. }
  994. #ifdef SKY2_VLAN_TAG_USED
  995. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  996. {
  997. if (onoff) {
  998. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  999. RX_VLAN_STRIP_ON);
  1000. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1001. TX_VLAN_TAG_ON);
  1002. } else {
  1003. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1004. RX_VLAN_STRIP_OFF);
  1005. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1006. TX_VLAN_TAG_OFF);
  1007. }
  1008. }
  1009. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1010. {
  1011. struct sky2_port *sky2 = netdev_priv(dev);
  1012. struct sky2_hw *hw = sky2->hw;
  1013. u16 port = sky2->port;
  1014. netif_tx_lock_bh(dev);
  1015. napi_disable(&hw->napi);
  1016. sky2->vlgrp = grp;
  1017. sky2_set_vlan_mode(hw, port, grp != NULL);
  1018. sky2_read32(hw, B0_Y2_SP_LISR);
  1019. napi_enable(&hw->napi);
  1020. netif_tx_unlock_bh(dev);
  1021. }
  1022. #endif
  1023. /* Amount of required worst case padding in rx buffer */
  1024. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1025. {
  1026. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1027. }
  1028. /*
  1029. * Allocate an skb for receiving. If the MTU is large enough
  1030. * make the skb non-linear with a fragment list of pages.
  1031. */
  1032. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1033. {
  1034. struct sk_buff *skb;
  1035. int i;
  1036. skb = netdev_alloc_skb(sky2->netdev,
  1037. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1038. if (!skb)
  1039. goto nomem;
  1040. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1041. unsigned char *start;
  1042. /*
  1043. * Workaround for a bug in FIFO that cause hang
  1044. * if the FIFO if the receive buffer is not 64 byte aligned.
  1045. * The buffer returned from netdev_alloc_skb is
  1046. * aligned except if slab debugging is enabled.
  1047. */
  1048. start = PTR_ALIGN(skb->data, 8);
  1049. skb_reserve(skb, start - skb->data);
  1050. } else
  1051. skb_reserve(skb, NET_IP_ALIGN);
  1052. for (i = 0; i < sky2->rx_nfrags; i++) {
  1053. struct page *page = alloc_page(GFP_ATOMIC);
  1054. if (!page)
  1055. goto free_partial;
  1056. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1057. }
  1058. return skb;
  1059. free_partial:
  1060. kfree_skb(skb);
  1061. nomem:
  1062. return NULL;
  1063. }
  1064. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1065. {
  1066. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1067. }
  1068. /*
  1069. * Allocate and setup receiver buffer pool.
  1070. * Normal case this ends up creating one list element for skb
  1071. * in the receive ring. Worst case if using large MTU and each
  1072. * allocation falls on a different 64 bit region, that results
  1073. * in 6 list elements per ring entry.
  1074. * One element is used for checksum enable/disable, and one
  1075. * extra to avoid wrap.
  1076. */
  1077. static int sky2_rx_start(struct sky2_port *sky2)
  1078. {
  1079. struct sky2_hw *hw = sky2->hw;
  1080. struct rx_ring_info *re;
  1081. unsigned rxq = rxqaddr[sky2->port];
  1082. unsigned i, size, thresh;
  1083. sky2->rx_put = sky2->rx_next = 0;
  1084. sky2_qset(hw, rxq);
  1085. /* On PCI express lowering the watermark gives better performance */
  1086. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1087. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1088. /* These chips have no ram buffer?
  1089. * MAC Rx RAM Read is controlled by hardware */
  1090. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1091. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1092. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1093. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1094. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1095. if (!(hw->flags & SKY2_HW_NEW_LE))
  1096. rx_set_checksum(sky2);
  1097. /* Space needed for frame data + headers rounded up */
  1098. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1099. /* Stopping point for hardware truncation */
  1100. thresh = (size - 8) / sizeof(u32);
  1101. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1102. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1103. /* Compute residue after pages */
  1104. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1105. /* Optimize to handle small packets and headers */
  1106. if (size < copybreak)
  1107. size = copybreak;
  1108. if (size < ETH_HLEN)
  1109. size = ETH_HLEN;
  1110. sky2->rx_data_size = size;
  1111. /* Fill Rx ring */
  1112. for (i = 0; i < sky2->rx_pending; i++) {
  1113. re = sky2->rx_ring + i;
  1114. re->skb = sky2_rx_alloc(sky2);
  1115. if (!re->skb)
  1116. goto nomem;
  1117. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1118. dev_kfree_skb(re->skb);
  1119. re->skb = NULL;
  1120. goto nomem;
  1121. }
  1122. sky2_rx_submit(sky2, re);
  1123. }
  1124. /*
  1125. * The receiver hangs if it receives frames larger than the
  1126. * packet buffer. As a workaround, truncate oversize frames, but
  1127. * the register is limited to 9 bits, so if you do frames > 2052
  1128. * you better get the MTU right!
  1129. */
  1130. if (thresh > 0x1ff)
  1131. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1132. else {
  1133. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1134. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1135. }
  1136. /* Tell chip about available buffers */
  1137. sky2_rx_update(sky2, rxq);
  1138. return 0;
  1139. nomem:
  1140. sky2_rx_clean(sky2);
  1141. return -ENOMEM;
  1142. }
  1143. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1144. {
  1145. struct sky2_hw *hw = sky2->hw;
  1146. /* must be power of 2 */
  1147. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1148. sky2->tx_ring_size *
  1149. sizeof(struct sky2_tx_le),
  1150. &sky2->tx_le_map);
  1151. if (!sky2->tx_le)
  1152. goto nomem;
  1153. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1154. GFP_KERNEL);
  1155. if (!sky2->tx_ring)
  1156. goto nomem;
  1157. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1158. &sky2->rx_le_map);
  1159. if (!sky2->rx_le)
  1160. goto nomem;
  1161. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1162. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1163. GFP_KERNEL);
  1164. if (!sky2->rx_ring)
  1165. goto nomem;
  1166. return 0;
  1167. nomem:
  1168. return -ENOMEM;
  1169. }
  1170. static void sky2_free_buffers(struct sky2_port *sky2)
  1171. {
  1172. struct sky2_hw *hw = sky2->hw;
  1173. if (sky2->rx_le) {
  1174. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1175. sky2->rx_le, sky2->rx_le_map);
  1176. sky2->rx_le = NULL;
  1177. }
  1178. if (sky2->tx_le) {
  1179. pci_free_consistent(hw->pdev,
  1180. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1181. sky2->tx_le, sky2->tx_le_map);
  1182. sky2->tx_le = NULL;
  1183. }
  1184. kfree(sky2->tx_ring);
  1185. kfree(sky2->rx_ring);
  1186. sky2->tx_ring = NULL;
  1187. sky2->rx_ring = NULL;
  1188. }
  1189. /* Bring up network interface. */
  1190. static int sky2_up(struct net_device *dev)
  1191. {
  1192. struct sky2_port *sky2 = netdev_priv(dev);
  1193. struct sky2_hw *hw = sky2->hw;
  1194. unsigned port = sky2->port;
  1195. u32 imask, ramsize;
  1196. int cap, err;
  1197. struct net_device *otherdev = hw->dev[sky2->port^1];
  1198. /*
  1199. * On dual port PCI-X card, there is an problem where status
  1200. * can be received out of order due to split transactions
  1201. */
  1202. if (otherdev && netif_running(otherdev) &&
  1203. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1204. u16 cmd;
  1205. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1206. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1207. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1208. }
  1209. netif_carrier_off(dev);
  1210. err = sky2_alloc_buffers(sky2);
  1211. if (err)
  1212. goto err_out;
  1213. tx_init(sky2);
  1214. sky2_mac_init(hw, port);
  1215. /* Register is number of 4K blocks on internal RAM buffer. */
  1216. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1217. if (ramsize > 0) {
  1218. u32 rxspace;
  1219. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1220. if (ramsize < 16)
  1221. rxspace = ramsize / 2;
  1222. else
  1223. rxspace = 8 + (2*(ramsize - 16))/3;
  1224. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1225. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1226. /* Make sure SyncQ is disabled */
  1227. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1228. RB_RST_SET);
  1229. }
  1230. sky2_qset(hw, txqaddr[port]);
  1231. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1232. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1233. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1234. /* Set almost empty threshold */
  1235. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1236. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1237. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1238. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1239. sky2->tx_ring_size - 1);
  1240. #ifdef SKY2_VLAN_TAG_USED
  1241. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1242. #endif
  1243. err = sky2_rx_start(sky2);
  1244. if (err)
  1245. goto err_out;
  1246. /* Enable interrupts from phy/mac for port */
  1247. imask = sky2_read32(hw, B0_IMSK);
  1248. imask |= portirq_msk[port];
  1249. sky2_write32(hw, B0_IMSK, imask);
  1250. sky2_read32(hw, B0_IMSK);
  1251. if (netif_msg_ifup(sky2))
  1252. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1253. return 0;
  1254. err_out:
  1255. sky2_free_buffers(sky2);
  1256. return err;
  1257. }
  1258. /* Modular subtraction in ring */
  1259. static inline int tx_inuse(const struct sky2_port *sky2)
  1260. {
  1261. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1262. }
  1263. /* Number of list elements available for next tx */
  1264. static inline int tx_avail(const struct sky2_port *sky2)
  1265. {
  1266. return sky2->tx_pending - tx_inuse(sky2);
  1267. }
  1268. /* Estimate of number of transmit list elements required */
  1269. static unsigned tx_le_req(const struct sk_buff *skb)
  1270. {
  1271. unsigned count;
  1272. count = (skb_shinfo(skb)->nr_frags + 1)
  1273. * (sizeof(dma_addr_t) / sizeof(u32));
  1274. if (skb_is_gso(skb))
  1275. ++count;
  1276. else if (sizeof(dma_addr_t) == sizeof(u32))
  1277. ++count; /* possible vlan */
  1278. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1279. ++count;
  1280. return count;
  1281. }
  1282. static void sky2_tx_unmap(struct pci_dev *pdev,
  1283. const struct tx_ring_info *re)
  1284. {
  1285. if (re->flags & TX_MAP_SINGLE)
  1286. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1287. pci_unmap_len(re, maplen),
  1288. PCI_DMA_TODEVICE);
  1289. else if (re->flags & TX_MAP_PAGE)
  1290. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1291. pci_unmap_len(re, maplen),
  1292. PCI_DMA_TODEVICE);
  1293. }
  1294. /*
  1295. * Put one packet in ring for transmit.
  1296. * A single packet can generate multiple list elements, and
  1297. * the number of ring elements will probably be less than the number
  1298. * of list elements used.
  1299. */
  1300. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1301. struct net_device *dev)
  1302. {
  1303. struct sky2_port *sky2 = netdev_priv(dev);
  1304. struct sky2_hw *hw = sky2->hw;
  1305. struct sky2_tx_le *le = NULL;
  1306. struct tx_ring_info *re;
  1307. unsigned i, len;
  1308. dma_addr_t mapping;
  1309. u32 upper;
  1310. u16 slot;
  1311. u16 mss;
  1312. u8 ctrl;
  1313. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1314. return NETDEV_TX_BUSY;
  1315. len = skb_headlen(skb);
  1316. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1317. if (pci_dma_mapping_error(hw->pdev, mapping))
  1318. goto mapping_error;
  1319. slot = sky2->tx_prod;
  1320. if (unlikely(netif_msg_tx_queued(sky2)))
  1321. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1322. dev->name, slot, skb->len);
  1323. /* Send high bits if needed */
  1324. upper = upper_32_bits(mapping);
  1325. if (upper != sky2->tx_last_upper) {
  1326. le = get_tx_le(sky2, &slot);
  1327. le->addr = cpu_to_le32(upper);
  1328. sky2->tx_last_upper = upper;
  1329. le->opcode = OP_ADDR64 | HW_OWNER;
  1330. }
  1331. /* Check for TCP Segmentation Offload */
  1332. mss = skb_shinfo(skb)->gso_size;
  1333. if (mss != 0) {
  1334. if (!(hw->flags & SKY2_HW_NEW_LE))
  1335. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1336. if (mss != sky2->tx_last_mss) {
  1337. le = get_tx_le(sky2, &slot);
  1338. le->addr = cpu_to_le32(mss);
  1339. if (hw->flags & SKY2_HW_NEW_LE)
  1340. le->opcode = OP_MSS | HW_OWNER;
  1341. else
  1342. le->opcode = OP_LRGLEN | HW_OWNER;
  1343. sky2->tx_last_mss = mss;
  1344. }
  1345. }
  1346. ctrl = 0;
  1347. #ifdef SKY2_VLAN_TAG_USED
  1348. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1349. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1350. if (!le) {
  1351. le = get_tx_le(sky2, &slot);
  1352. le->addr = 0;
  1353. le->opcode = OP_VLAN|HW_OWNER;
  1354. } else
  1355. le->opcode |= OP_VLAN;
  1356. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1357. ctrl |= INS_VLAN;
  1358. }
  1359. #endif
  1360. /* Handle TCP checksum offload */
  1361. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1362. /* On Yukon EX (some versions) encoding change. */
  1363. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1364. ctrl |= CALSUM; /* auto checksum */
  1365. else {
  1366. const unsigned offset = skb_transport_offset(skb);
  1367. u32 tcpsum;
  1368. tcpsum = offset << 16; /* sum start */
  1369. tcpsum |= offset + skb->csum_offset; /* sum write */
  1370. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1371. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1372. ctrl |= UDPTCP;
  1373. if (tcpsum != sky2->tx_tcpsum) {
  1374. sky2->tx_tcpsum = tcpsum;
  1375. le = get_tx_le(sky2, &slot);
  1376. le->addr = cpu_to_le32(tcpsum);
  1377. le->length = 0; /* initial checksum value */
  1378. le->ctrl = 1; /* one packet */
  1379. le->opcode = OP_TCPLISW | HW_OWNER;
  1380. }
  1381. }
  1382. }
  1383. re = sky2->tx_ring + slot;
  1384. re->flags = TX_MAP_SINGLE;
  1385. pci_unmap_addr_set(re, mapaddr, mapping);
  1386. pci_unmap_len_set(re, maplen, len);
  1387. le = get_tx_le(sky2, &slot);
  1388. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1389. le->length = cpu_to_le16(len);
  1390. le->ctrl = ctrl;
  1391. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1392. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1393. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1394. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1395. frag->size, PCI_DMA_TODEVICE);
  1396. if (pci_dma_mapping_error(hw->pdev, mapping))
  1397. goto mapping_unwind;
  1398. upper = upper_32_bits(mapping);
  1399. if (upper != sky2->tx_last_upper) {
  1400. le = get_tx_le(sky2, &slot);
  1401. le->addr = cpu_to_le32(upper);
  1402. sky2->tx_last_upper = upper;
  1403. le->opcode = OP_ADDR64 | HW_OWNER;
  1404. }
  1405. re = sky2->tx_ring + slot;
  1406. re->flags = TX_MAP_PAGE;
  1407. pci_unmap_addr_set(re, mapaddr, mapping);
  1408. pci_unmap_len_set(re, maplen, frag->size);
  1409. le = get_tx_le(sky2, &slot);
  1410. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1411. le->length = cpu_to_le16(frag->size);
  1412. le->ctrl = ctrl;
  1413. le->opcode = OP_BUFFER | HW_OWNER;
  1414. }
  1415. re->skb = skb;
  1416. le->ctrl |= EOP;
  1417. sky2->tx_prod = slot;
  1418. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1419. netif_stop_queue(dev);
  1420. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1421. return NETDEV_TX_OK;
  1422. mapping_unwind:
  1423. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1424. re = sky2->tx_ring + i;
  1425. sky2_tx_unmap(hw->pdev, re);
  1426. }
  1427. mapping_error:
  1428. if (net_ratelimit())
  1429. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1430. dev_kfree_skb(skb);
  1431. return NETDEV_TX_OK;
  1432. }
  1433. /*
  1434. * Free ring elements from starting at tx_cons until "done"
  1435. *
  1436. * NB:
  1437. * 1. The hardware will tell us about partial completion of multi-part
  1438. * buffers so make sure not to free skb to early.
  1439. * 2. This may run in parallel start_xmit because the it only
  1440. * looks at the tail of the queue of FIFO (tx_cons), not
  1441. * the head (tx_prod)
  1442. */
  1443. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1444. {
  1445. struct net_device *dev = sky2->netdev;
  1446. unsigned idx;
  1447. BUG_ON(done >= sky2->tx_ring_size);
  1448. for (idx = sky2->tx_cons; idx != done;
  1449. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1450. struct tx_ring_info *re = sky2->tx_ring + idx;
  1451. struct sk_buff *skb = re->skb;
  1452. sky2_tx_unmap(sky2->hw->pdev, re);
  1453. if (skb) {
  1454. if (unlikely(netif_msg_tx_done(sky2)))
  1455. printk(KERN_DEBUG "%s: tx done %u\n",
  1456. dev->name, idx);
  1457. dev->stats.tx_packets++;
  1458. dev->stats.tx_bytes += skb->len;
  1459. dev_kfree_skb_any(skb);
  1460. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1461. }
  1462. }
  1463. sky2->tx_cons = idx;
  1464. smp_mb();
  1465. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1466. netif_wake_queue(dev);
  1467. }
  1468. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1469. {
  1470. /* Disable Force Sync bit and Enable Alloc bit */
  1471. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1472. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1473. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1474. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1475. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1476. /* Reset the PCI FIFO of the async Tx queue */
  1477. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1478. BMU_RST_SET | BMU_FIFO_RST);
  1479. /* Reset the Tx prefetch units */
  1480. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1481. PREF_UNIT_RST_SET);
  1482. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1483. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1484. }
  1485. /* Network shutdown */
  1486. static int sky2_down(struct net_device *dev)
  1487. {
  1488. struct sky2_port *sky2 = netdev_priv(dev);
  1489. struct sky2_hw *hw = sky2->hw;
  1490. unsigned port = sky2->port;
  1491. u16 ctrl;
  1492. u32 imask;
  1493. /* Never really got started! */
  1494. if (!sky2->tx_le)
  1495. return 0;
  1496. if (netif_msg_ifdown(sky2))
  1497. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1498. /* Force flow control off */
  1499. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1500. /* Stop transmitter */
  1501. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1502. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1503. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1504. RB_RST_SET | RB_DIS_OP_MD);
  1505. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1506. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1507. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1508. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1509. /* Workaround shared GMAC reset */
  1510. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1511. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1512. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1513. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1514. /* Force any delayed status interrrupt and NAPI */
  1515. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1516. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1517. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1518. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1519. sky2_rx_stop(sky2);
  1520. /* Disable port IRQ */
  1521. imask = sky2_read32(hw, B0_IMSK);
  1522. imask &= ~portirq_msk[port];
  1523. sky2_write32(hw, B0_IMSK, imask);
  1524. sky2_read32(hw, B0_IMSK);
  1525. synchronize_irq(hw->pdev->irq);
  1526. napi_synchronize(&hw->napi);
  1527. spin_lock_bh(&sky2->phy_lock);
  1528. sky2_phy_power_down(hw, port);
  1529. spin_unlock_bh(&sky2->phy_lock);
  1530. sky2_tx_reset(hw, port);
  1531. /* Free any pending frames stuck in HW queue */
  1532. sky2_tx_complete(sky2, sky2->tx_prod);
  1533. sky2_rx_clean(sky2);
  1534. sky2_free_buffers(sky2);
  1535. return 0;
  1536. }
  1537. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1538. {
  1539. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1540. return SPEED_1000;
  1541. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1542. if (aux & PHY_M_PS_SPEED_100)
  1543. return SPEED_100;
  1544. else
  1545. return SPEED_10;
  1546. }
  1547. switch (aux & PHY_M_PS_SPEED_MSK) {
  1548. case PHY_M_PS_SPEED_1000:
  1549. return SPEED_1000;
  1550. case PHY_M_PS_SPEED_100:
  1551. return SPEED_100;
  1552. default:
  1553. return SPEED_10;
  1554. }
  1555. }
  1556. static void sky2_link_up(struct sky2_port *sky2)
  1557. {
  1558. struct sky2_hw *hw = sky2->hw;
  1559. unsigned port = sky2->port;
  1560. u16 reg;
  1561. static const char *fc_name[] = {
  1562. [FC_NONE] = "none",
  1563. [FC_TX] = "tx",
  1564. [FC_RX] = "rx",
  1565. [FC_BOTH] = "both",
  1566. };
  1567. /* enable Rx/Tx */
  1568. reg = gma_read16(hw, port, GM_GP_CTRL);
  1569. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1570. gma_write16(hw, port, GM_GP_CTRL, reg);
  1571. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1572. netif_carrier_on(sky2->netdev);
  1573. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1574. /* Turn on link LED */
  1575. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1576. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1577. if (netif_msg_link(sky2))
  1578. printk(KERN_INFO PFX
  1579. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1580. sky2->netdev->name, sky2->speed,
  1581. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1582. fc_name[sky2->flow_status]);
  1583. }
  1584. static void sky2_link_down(struct sky2_port *sky2)
  1585. {
  1586. struct sky2_hw *hw = sky2->hw;
  1587. unsigned port = sky2->port;
  1588. u16 reg;
  1589. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1590. reg = gma_read16(hw, port, GM_GP_CTRL);
  1591. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1592. gma_write16(hw, port, GM_GP_CTRL, reg);
  1593. netif_carrier_off(sky2->netdev);
  1594. /* Turn on link LED */
  1595. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1596. if (netif_msg_link(sky2))
  1597. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1598. sky2_phy_init(hw, port);
  1599. }
  1600. static enum flow_control sky2_flow(int rx, int tx)
  1601. {
  1602. if (rx)
  1603. return tx ? FC_BOTH : FC_RX;
  1604. else
  1605. return tx ? FC_TX : FC_NONE;
  1606. }
  1607. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1608. {
  1609. struct sky2_hw *hw = sky2->hw;
  1610. unsigned port = sky2->port;
  1611. u16 advert, lpa;
  1612. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1613. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1614. if (lpa & PHY_M_AN_RF) {
  1615. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1616. return -1;
  1617. }
  1618. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1619. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1620. sky2->netdev->name);
  1621. return -1;
  1622. }
  1623. sky2->speed = sky2_phy_speed(hw, aux);
  1624. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1625. /* Since the pause result bits seem to in different positions on
  1626. * different chips. look at registers.
  1627. */
  1628. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1629. /* Shift for bits in fiber PHY */
  1630. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1631. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1632. if (advert & ADVERTISE_1000XPAUSE)
  1633. advert |= ADVERTISE_PAUSE_CAP;
  1634. if (advert & ADVERTISE_1000XPSE_ASYM)
  1635. advert |= ADVERTISE_PAUSE_ASYM;
  1636. if (lpa & LPA_1000XPAUSE)
  1637. lpa |= LPA_PAUSE_CAP;
  1638. if (lpa & LPA_1000XPAUSE_ASYM)
  1639. lpa |= LPA_PAUSE_ASYM;
  1640. }
  1641. sky2->flow_status = FC_NONE;
  1642. if (advert & ADVERTISE_PAUSE_CAP) {
  1643. if (lpa & LPA_PAUSE_CAP)
  1644. sky2->flow_status = FC_BOTH;
  1645. else if (advert & ADVERTISE_PAUSE_ASYM)
  1646. sky2->flow_status = FC_RX;
  1647. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1648. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1649. sky2->flow_status = FC_TX;
  1650. }
  1651. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1652. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1653. sky2->flow_status = FC_NONE;
  1654. if (sky2->flow_status & FC_TX)
  1655. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1656. else
  1657. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1658. return 0;
  1659. }
  1660. /* Interrupt from PHY */
  1661. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1662. {
  1663. struct net_device *dev = hw->dev[port];
  1664. struct sky2_port *sky2 = netdev_priv(dev);
  1665. u16 istatus, phystat;
  1666. if (!netif_running(dev))
  1667. return;
  1668. spin_lock(&sky2->phy_lock);
  1669. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1670. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1671. if (netif_msg_intr(sky2))
  1672. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1673. sky2->netdev->name, istatus, phystat);
  1674. if (istatus & PHY_M_IS_AN_COMPL) {
  1675. if (sky2_autoneg_done(sky2, phystat) == 0)
  1676. sky2_link_up(sky2);
  1677. goto out;
  1678. }
  1679. if (istatus & PHY_M_IS_LSP_CHANGE)
  1680. sky2->speed = sky2_phy_speed(hw, phystat);
  1681. if (istatus & PHY_M_IS_DUP_CHANGE)
  1682. sky2->duplex =
  1683. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1684. if (istatus & PHY_M_IS_LST_CHANGE) {
  1685. if (phystat & PHY_M_PS_LINK_UP)
  1686. sky2_link_up(sky2);
  1687. else
  1688. sky2_link_down(sky2);
  1689. }
  1690. out:
  1691. spin_unlock(&sky2->phy_lock);
  1692. }
  1693. /* Transmit timeout is only called if we are running, carrier is up
  1694. * and tx queue is full (stopped).
  1695. */
  1696. static void sky2_tx_timeout(struct net_device *dev)
  1697. {
  1698. struct sky2_port *sky2 = netdev_priv(dev);
  1699. struct sky2_hw *hw = sky2->hw;
  1700. if (netif_msg_timer(sky2))
  1701. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1702. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1703. dev->name, sky2->tx_cons, sky2->tx_prod,
  1704. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1705. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1706. /* can't restart safely under softirq */
  1707. schedule_work(&hw->restart_work);
  1708. }
  1709. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1710. {
  1711. struct sky2_port *sky2 = netdev_priv(dev);
  1712. struct sky2_hw *hw = sky2->hw;
  1713. unsigned port = sky2->port;
  1714. int err;
  1715. u16 ctl, mode;
  1716. u32 imask;
  1717. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1718. return -EINVAL;
  1719. if (new_mtu > ETH_DATA_LEN &&
  1720. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1721. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1722. return -EINVAL;
  1723. if (!netif_running(dev)) {
  1724. dev->mtu = new_mtu;
  1725. return 0;
  1726. }
  1727. imask = sky2_read32(hw, B0_IMSK);
  1728. sky2_write32(hw, B0_IMSK, 0);
  1729. dev->trans_start = jiffies; /* prevent tx timeout */
  1730. netif_stop_queue(dev);
  1731. napi_disable(&hw->napi);
  1732. synchronize_irq(hw->pdev->irq);
  1733. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1734. sky2_set_tx_stfwd(hw, port);
  1735. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1736. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1737. sky2_rx_stop(sky2);
  1738. sky2_rx_clean(sky2);
  1739. dev->mtu = new_mtu;
  1740. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1741. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1742. if (dev->mtu > ETH_DATA_LEN)
  1743. mode |= GM_SMOD_JUMBO_ENA;
  1744. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1745. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1746. err = sky2_rx_start(sky2);
  1747. sky2_write32(hw, B0_IMSK, imask);
  1748. sky2_read32(hw, B0_Y2_SP_LISR);
  1749. napi_enable(&hw->napi);
  1750. if (err)
  1751. dev_close(dev);
  1752. else {
  1753. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1754. netif_wake_queue(dev);
  1755. }
  1756. return err;
  1757. }
  1758. /* For small just reuse existing skb for next receive */
  1759. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1760. const struct rx_ring_info *re,
  1761. unsigned length)
  1762. {
  1763. struct sk_buff *skb;
  1764. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1765. if (likely(skb)) {
  1766. skb_reserve(skb, 2);
  1767. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1768. length, PCI_DMA_FROMDEVICE);
  1769. skb_copy_from_linear_data(re->skb, skb->data, length);
  1770. skb->ip_summed = re->skb->ip_summed;
  1771. skb->csum = re->skb->csum;
  1772. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1773. length, PCI_DMA_FROMDEVICE);
  1774. re->skb->ip_summed = CHECKSUM_NONE;
  1775. skb_put(skb, length);
  1776. }
  1777. return skb;
  1778. }
  1779. /* Adjust length of skb with fragments to match received data */
  1780. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1781. unsigned int length)
  1782. {
  1783. int i, num_frags;
  1784. unsigned int size;
  1785. /* put header into skb */
  1786. size = min(length, hdr_space);
  1787. skb->tail += size;
  1788. skb->len += size;
  1789. length -= size;
  1790. num_frags = skb_shinfo(skb)->nr_frags;
  1791. for (i = 0; i < num_frags; i++) {
  1792. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1793. if (length == 0) {
  1794. /* don't need this page */
  1795. __free_page(frag->page);
  1796. --skb_shinfo(skb)->nr_frags;
  1797. } else {
  1798. size = min(length, (unsigned) PAGE_SIZE);
  1799. frag->size = size;
  1800. skb->data_len += size;
  1801. skb->truesize += size;
  1802. skb->len += size;
  1803. length -= size;
  1804. }
  1805. }
  1806. }
  1807. /* Normal packet - take skb from ring element and put in a new one */
  1808. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1809. struct rx_ring_info *re,
  1810. unsigned int length)
  1811. {
  1812. struct sk_buff *skb, *nskb;
  1813. unsigned hdr_space = sky2->rx_data_size;
  1814. /* Don't be tricky about reusing pages (yet) */
  1815. nskb = sky2_rx_alloc(sky2);
  1816. if (unlikely(!nskb))
  1817. return NULL;
  1818. skb = re->skb;
  1819. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1820. prefetch(skb->data);
  1821. re->skb = nskb;
  1822. if (sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space)) {
  1823. dev_kfree_skb(nskb);
  1824. re->skb = skb;
  1825. return NULL;
  1826. }
  1827. if (skb_shinfo(skb)->nr_frags)
  1828. skb_put_frags(skb, hdr_space, length);
  1829. else
  1830. skb_put(skb, length);
  1831. return skb;
  1832. }
  1833. /*
  1834. * Receive one packet.
  1835. * For larger packets, get new buffer.
  1836. */
  1837. static struct sk_buff *sky2_receive(struct net_device *dev,
  1838. u16 length, u32 status)
  1839. {
  1840. struct sky2_port *sky2 = netdev_priv(dev);
  1841. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1842. struct sk_buff *skb = NULL;
  1843. u16 count = (status & GMR_FS_LEN) >> 16;
  1844. #ifdef SKY2_VLAN_TAG_USED
  1845. /* Account for vlan tag */
  1846. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1847. count -= VLAN_HLEN;
  1848. #endif
  1849. if (unlikely(netif_msg_rx_status(sky2)))
  1850. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1851. dev->name, sky2->rx_next, status, length);
  1852. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1853. prefetch(sky2->rx_ring + sky2->rx_next);
  1854. /* This chip has hardware problems that generates bogus status.
  1855. * So do only marginal checking and expect higher level protocols
  1856. * to handle crap frames.
  1857. */
  1858. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1859. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1860. length != count)
  1861. goto okay;
  1862. if (status & GMR_FS_ANY_ERR)
  1863. goto error;
  1864. if (!(status & GMR_FS_RX_OK))
  1865. goto resubmit;
  1866. /* if length reported by DMA does not match PHY, packet was truncated */
  1867. if (length != count)
  1868. goto len_error;
  1869. okay:
  1870. if (length < copybreak)
  1871. skb = receive_copy(sky2, re, length);
  1872. else
  1873. skb = receive_new(sky2, re, length);
  1874. resubmit:
  1875. sky2_rx_submit(sky2, re);
  1876. return skb;
  1877. len_error:
  1878. /* Truncation of overlength packets
  1879. causes PHY length to not match MAC length */
  1880. ++dev->stats.rx_length_errors;
  1881. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1882. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1883. dev->name, status, length);
  1884. goto resubmit;
  1885. error:
  1886. ++dev->stats.rx_errors;
  1887. if (status & GMR_FS_RX_FF_OV) {
  1888. dev->stats.rx_over_errors++;
  1889. goto resubmit;
  1890. }
  1891. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1892. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1893. dev->name, status, length);
  1894. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1895. dev->stats.rx_length_errors++;
  1896. if (status & GMR_FS_FRAGMENT)
  1897. dev->stats.rx_frame_errors++;
  1898. if (status & GMR_FS_CRC_ERR)
  1899. dev->stats.rx_crc_errors++;
  1900. goto resubmit;
  1901. }
  1902. /* Transmit complete */
  1903. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1904. {
  1905. struct sky2_port *sky2 = netdev_priv(dev);
  1906. if (netif_running(dev))
  1907. sky2_tx_complete(sky2, last);
  1908. }
  1909. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  1910. u32 status, struct sk_buff *skb)
  1911. {
  1912. #ifdef SKY2_VLAN_TAG_USED
  1913. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  1914. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1915. if (skb->ip_summed == CHECKSUM_NONE)
  1916. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  1917. else
  1918. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  1919. vlan_tag, skb);
  1920. return;
  1921. }
  1922. #endif
  1923. if (skb->ip_summed == CHECKSUM_NONE)
  1924. netif_receive_skb(skb);
  1925. else
  1926. napi_gro_receive(&sky2->hw->napi, skb);
  1927. }
  1928. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  1929. unsigned packets, unsigned bytes)
  1930. {
  1931. if (packets) {
  1932. struct net_device *dev = hw->dev[port];
  1933. dev->stats.rx_packets += packets;
  1934. dev->stats.rx_bytes += bytes;
  1935. dev->last_rx = jiffies;
  1936. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  1937. }
  1938. }
  1939. /* Process status response ring */
  1940. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1941. {
  1942. int work_done = 0;
  1943. unsigned int total_bytes[2] = { 0 };
  1944. unsigned int total_packets[2] = { 0 };
  1945. rmb();
  1946. do {
  1947. struct sky2_port *sky2;
  1948. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1949. unsigned port;
  1950. struct net_device *dev;
  1951. struct sk_buff *skb;
  1952. u32 status;
  1953. u16 length;
  1954. u8 opcode = le->opcode;
  1955. if (!(opcode & HW_OWNER))
  1956. break;
  1957. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1958. port = le->css & CSS_LINK_BIT;
  1959. dev = hw->dev[port];
  1960. sky2 = netdev_priv(dev);
  1961. length = le16_to_cpu(le->length);
  1962. status = le32_to_cpu(le->status);
  1963. le->opcode = 0;
  1964. switch (opcode & ~HW_OWNER) {
  1965. case OP_RXSTAT:
  1966. total_packets[port]++;
  1967. total_bytes[port] += length;
  1968. skb = sky2_receive(dev, length, status);
  1969. if (unlikely(!skb)) {
  1970. dev->stats.rx_dropped++;
  1971. break;
  1972. }
  1973. /* This chip reports checksum status differently */
  1974. if (hw->flags & SKY2_HW_NEW_LE) {
  1975. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  1976. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1977. (le->css & CSS_TCPUDPCSOK))
  1978. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1979. else
  1980. skb->ip_summed = CHECKSUM_NONE;
  1981. }
  1982. skb->protocol = eth_type_trans(skb, dev);
  1983. sky2_skb_rx(sky2, status, skb);
  1984. /* Stop after net poll weight */
  1985. if (++work_done >= to_do)
  1986. goto exit_loop;
  1987. break;
  1988. #ifdef SKY2_VLAN_TAG_USED
  1989. case OP_RXVLAN:
  1990. sky2->rx_tag = length;
  1991. break;
  1992. case OP_RXCHKSVLAN:
  1993. sky2->rx_tag = length;
  1994. /* fall through */
  1995. #endif
  1996. case OP_RXCHKS:
  1997. if (!(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  1998. break;
  1999. /* If this happens then driver assuming wrong format */
  2000. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  2001. if (net_ratelimit())
  2002. printk(KERN_NOTICE "%s: unexpected"
  2003. " checksum status\n",
  2004. dev->name);
  2005. break;
  2006. }
  2007. /* Both checksum counters are programmed to start at
  2008. * the same offset, so unless there is a problem they
  2009. * should match. This failure is an early indication that
  2010. * hardware receive checksumming won't work.
  2011. */
  2012. if (likely(status >> 16 == (status & 0xffff))) {
  2013. skb = sky2->rx_ring[sky2->rx_next].skb;
  2014. skb->ip_summed = CHECKSUM_COMPLETE;
  2015. skb->csum = le16_to_cpu(status);
  2016. } else {
  2017. printk(KERN_NOTICE PFX "%s: hardware receive "
  2018. "checksum problem (status = %#x)\n",
  2019. dev->name, status);
  2020. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2021. sky2_write32(sky2->hw,
  2022. Q_ADDR(rxqaddr[port], Q_CSR),
  2023. BMU_DIS_RX_CHKSUM);
  2024. }
  2025. break;
  2026. case OP_TXINDEXLE:
  2027. /* TX index reports status for both ports */
  2028. sky2_tx_done(hw->dev[0], status & 0xfff);
  2029. if (hw->dev[1])
  2030. sky2_tx_done(hw->dev[1],
  2031. ((status >> 24) & 0xff)
  2032. | (u16)(length & 0xf) << 8);
  2033. break;
  2034. default:
  2035. if (net_ratelimit())
  2036. printk(KERN_WARNING PFX
  2037. "unknown status opcode 0x%x\n", opcode);
  2038. }
  2039. } while (hw->st_idx != idx);
  2040. /* Fully processed status ring so clear irq */
  2041. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2042. exit_loop:
  2043. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2044. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2045. return work_done;
  2046. }
  2047. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2048. {
  2049. struct net_device *dev = hw->dev[port];
  2050. if (net_ratelimit())
  2051. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2052. dev->name, status);
  2053. if (status & Y2_IS_PAR_RD1) {
  2054. if (net_ratelimit())
  2055. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2056. dev->name);
  2057. /* Clear IRQ */
  2058. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2059. }
  2060. if (status & Y2_IS_PAR_WR1) {
  2061. if (net_ratelimit())
  2062. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2063. dev->name);
  2064. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2065. }
  2066. if (status & Y2_IS_PAR_MAC1) {
  2067. if (net_ratelimit())
  2068. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2069. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2070. }
  2071. if (status & Y2_IS_PAR_RX1) {
  2072. if (net_ratelimit())
  2073. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2074. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2075. }
  2076. if (status & Y2_IS_TCP_TXA1) {
  2077. if (net_ratelimit())
  2078. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2079. dev->name);
  2080. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2081. }
  2082. }
  2083. static void sky2_hw_intr(struct sky2_hw *hw)
  2084. {
  2085. struct pci_dev *pdev = hw->pdev;
  2086. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2087. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2088. status &= hwmsk;
  2089. if (status & Y2_IS_TIST_OV)
  2090. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2091. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2092. u16 pci_err;
  2093. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2094. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2095. if (net_ratelimit())
  2096. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2097. pci_err);
  2098. sky2_pci_write16(hw, PCI_STATUS,
  2099. pci_err | PCI_STATUS_ERROR_BITS);
  2100. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2101. }
  2102. if (status & Y2_IS_PCI_EXP) {
  2103. /* PCI-Express uncorrectable Error occurred */
  2104. u32 err;
  2105. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2106. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2107. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2108. 0xfffffffful);
  2109. if (net_ratelimit())
  2110. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2111. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2112. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2113. }
  2114. if (status & Y2_HWE_L1_MASK)
  2115. sky2_hw_error(hw, 0, status);
  2116. status >>= 8;
  2117. if (status & Y2_HWE_L1_MASK)
  2118. sky2_hw_error(hw, 1, status);
  2119. }
  2120. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2121. {
  2122. struct net_device *dev = hw->dev[port];
  2123. struct sky2_port *sky2 = netdev_priv(dev);
  2124. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2125. if (netif_msg_intr(sky2))
  2126. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2127. dev->name, status);
  2128. if (status & GM_IS_RX_CO_OV)
  2129. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2130. if (status & GM_IS_TX_CO_OV)
  2131. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2132. if (status & GM_IS_RX_FF_OR) {
  2133. ++dev->stats.rx_fifo_errors;
  2134. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2135. }
  2136. if (status & GM_IS_TX_FF_UR) {
  2137. ++dev->stats.tx_fifo_errors;
  2138. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2139. }
  2140. }
  2141. /* This should never happen it is a bug. */
  2142. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2143. {
  2144. struct net_device *dev = hw->dev[port];
  2145. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2146. dev_err(&hw->pdev->dev, PFX
  2147. "%s: descriptor error q=%#x get=%u put=%u\n",
  2148. dev->name, (unsigned) q, (unsigned) idx,
  2149. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2150. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2151. }
  2152. static int sky2_rx_hung(struct net_device *dev)
  2153. {
  2154. struct sky2_port *sky2 = netdev_priv(dev);
  2155. struct sky2_hw *hw = sky2->hw;
  2156. unsigned port = sky2->port;
  2157. unsigned rxq = rxqaddr[port];
  2158. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2159. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2160. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2161. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2162. /* If idle and MAC or PCI is stuck */
  2163. if (sky2->check.last == dev->last_rx &&
  2164. ((mac_rp == sky2->check.mac_rp &&
  2165. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2166. /* Check if the PCI RX hang */
  2167. (fifo_rp == sky2->check.fifo_rp &&
  2168. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2169. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2170. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2171. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2172. return 1;
  2173. } else {
  2174. sky2->check.last = dev->last_rx;
  2175. sky2->check.mac_rp = mac_rp;
  2176. sky2->check.mac_lev = mac_lev;
  2177. sky2->check.fifo_rp = fifo_rp;
  2178. sky2->check.fifo_lev = fifo_lev;
  2179. return 0;
  2180. }
  2181. }
  2182. static void sky2_watchdog(unsigned long arg)
  2183. {
  2184. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2185. /* Check for lost IRQ once a second */
  2186. if (sky2_read32(hw, B0_ISRC)) {
  2187. napi_schedule(&hw->napi);
  2188. } else {
  2189. int i, active = 0;
  2190. for (i = 0; i < hw->ports; i++) {
  2191. struct net_device *dev = hw->dev[i];
  2192. if (!netif_running(dev))
  2193. continue;
  2194. ++active;
  2195. /* For chips with Rx FIFO, check if stuck */
  2196. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2197. sky2_rx_hung(dev)) {
  2198. pr_info(PFX "%s: receiver hang detected\n",
  2199. dev->name);
  2200. schedule_work(&hw->restart_work);
  2201. return;
  2202. }
  2203. }
  2204. if (active == 0)
  2205. return;
  2206. }
  2207. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2208. }
  2209. /* Hardware/software error handling */
  2210. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2211. {
  2212. if (net_ratelimit())
  2213. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2214. if (status & Y2_IS_HW_ERR)
  2215. sky2_hw_intr(hw);
  2216. if (status & Y2_IS_IRQ_MAC1)
  2217. sky2_mac_intr(hw, 0);
  2218. if (status & Y2_IS_IRQ_MAC2)
  2219. sky2_mac_intr(hw, 1);
  2220. if (status & Y2_IS_CHK_RX1)
  2221. sky2_le_error(hw, 0, Q_R1);
  2222. if (status & Y2_IS_CHK_RX2)
  2223. sky2_le_error(hw, 1, Q_R2);
  2224. if (status & Y2_IS_CHK_TXA1)
  2225. sky2_le_error(hw, 0, Q_XA1);
  2226. if (status & Y2_IS_CHK_TXA2)
  2227. sky2_le_error(hw, 1, Q_XA2);
  2228. }
  2229. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2230. {
  2231. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2232. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2233. int work_done = 0;
  2234. u16 idx;
  2235. if (unlikely(status & Y2_IS_ERROR))
  2236. sky2_err_intr(hw, status);
  2237. if (status & Y2_IS_IRQ_PHY1)
  2238. sky2_phy_intr(hw, 0);
  2239. if (status & Y2_IS_IRQ_PHY2)
  2240. sky2_phy_intr(hw, 1);
  2241. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2242. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2243. if (work_done >= work_limit)
  2244. goto done;
  2245. }
  2246. napi_complete(napi);
  2247. sky2_read32(hw, B0_Y2_SP_LISR);
  2248. done:
  2249. return work_done;
  2250. }
  2251. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2252. {
  2253. struct sky2_hw *hw = dev_id;
  2254. u32 status;
  2255. /* Reading this mask interrupts as side effect */
  2256. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2257. if (status == 0 || status == ~0)
  2258. return IRQ_NONE;
  2259. prefetch(&hw->st_le[hw->st_idx]);
  2260. napi_schedule(&hw->napi);
  2261. return IRQ_HANDLED;
  2262. }
  2263. #ifdef CONFIG_NET_POLL_CONTROLLER
  2264. static void sky2_netpoll(struct net_device *dev)
  2265. {
  2266. struct sky2_port *sky2 = netdev_priv(dev);
  2267. napi_schedule(&sky2->hw->napi);
  2268. }
  2269. #endif
  2270. /* Chip internal frequency for clock calculations */
  2271. static u32 sky2_mhz(const struct sky2_hw *hw)
  2272. {
  2273. switch (hw->chip_id) {
  2274. case CHIP_ID_YUKON_EC:
  2275. case CHIP_ID_YUKON_EC_U:
  2276. case CHIP_ID_YUKON_EX:
  2277. case CHIP_ID_YUKON_SUPR:
  2278. case CHIP_ID_YUKON_UL_2:
  2279. return 125;
  2280. case CHIP_ID_YUKON_FE:
  2281. return 100;
  2282. case CHIP_ID_YUKON_FE_P:
  2283. return 50;
  2284. case CHIP_ID_YUKON_XL:
  2285. return 156;
  2286. default:
  2287. BUG();
  2288. }
  2289. }
  2290. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2291. {
  2292. return sky2_mhz(hw) * us;
  2293. }
  2294. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2295. {
  2296. return clk / sky2_mhz(hw);
  2297. }
  2298. static int __devinit sky2_init(struct sky2_hw *hw)
  2299. {
  2300. u8 t8;
  2301. /* Enable all clocks and check for bad PCI access */
  2302. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2303. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2304. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2305. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2306. switch(hw->chip_id) {
  2307. case CHIP_ID_YUKON_XL:
  2308. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2309. break;
  2310. case CHIP_ID_YUKON_EC_U:
  2311. hw->flags = SKY2_HW_GIGABIT
  2312. | SKY2_HW_NEWER_PHY
  2313. | SKY2_HW_ADV_POWER_CTL;
  2314. break;
  2315. case CHIP_ID_YUKON_EX:
  2316. hw->flags = SKY2_HW_GIGABIT
  2317. | SKY2_HW_NEWER_PHY
  2318. | SKY2_HW_NEW_LE
  2319. | SKY2_HW_ADV_POWER_CTL;
  2320. /* New transmit checksum */
  2321. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2322. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2323. break;
  2324. case CHIP_ID_YUKON_EC:
  2325. /* This rev is really old, and requires untested workarounds */
  2326. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2327. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2328. return -EOPNOTSUPP;
  2329. }
  2330. hw->flags = SKY2_HW_GIGABIT;
  2331. break;
  2332. case CHIP_ID_YUKON_FE:
  2333. break;
  2334. case CHIP_ID_YUKON_FE_P:
  2335. hw->flags = SKY2_HW_NEWER_PHY
  2336. | SKY2_HW_NEW_LE
  2337. | SKY2_HW_AUTO_TX_SUM
  2338. | SKY2_HW_ADV_POWER_CTL;
  2339. break;
  2340. case CHIP_ID_YUKON_SUPR:
  2341. hw->flags = SKY2_HW_GIGABIT
  2342. | SKY2_HW_NEWER_PHY
  2343. | SKY2_HW_NEW_LE
  2344. | SKY2_HW_AUTO_TX_SUM
  2345. | SKY2_HW_ADV_POWER_CTL;
  2346. break;
  2347. case CHIP_ID_YUKON_UL_2:
  2348. hw->flags = SKY2_HW_GIGABIT
  2349. | SKY2_HW_ADV_POWER_CTL;
  2350. break;
  2351. default:
  2352. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2353. hw->chip_id);
  2354. return -EOPNOTSUPP;
  2355. }
  2356. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2357. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2358. hw->flags |= SKY2_HW_FIBRE_PHY;
  2359. hw->ports = 1;
  2360. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2361. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2362. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2363. ++hw->ports;
  2364. }
  2365. if (sky2_read8(hw, B2_E_0))
  2366. hw->flags |= SKY2_HW_RAM_BUFFER;
  2367. return 0;
  2368. }
  2369. static void sky2_reset(struct sky2_hw *hw)
  2370. {
  2371. struct pci_dev *pdev = hw->pdev;
  2372. u16 status;
  2373. int i, cap;
  2374. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2375. /* disable ASF */
  2376. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2377. status = sky2_read16(hw, HCU_CCSR);
  2378. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2379. HCU_CCSR_UC_STATE_MSK);
  2380. sky2_write16(hw, HCU_CCSR, status);
  2381. } else
  2382. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2383. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2384. /* do a SW reset */
  2385. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2386. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2387. /* allow writes to PCI config */
  2388. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2389. /* clear PCI errors, if any */
  2390. status = sky2_pci_read16(hw, PCI_STATUS);
  2391. status |= PCI_STATUS_ERROR_BITS;
  2392. sky2_pci_write16(hw, PCI_STATUS, status);
  2393. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2394. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2395. if (cap) {
  2396. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2397. 0xfffffffful);
  2398. /* If error bit is stuck on ignore it */
  2399. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2400. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2401. else
  2402. hwe_mask |= Y2_IS_PCI_EXP;
  2403. }
  2404. sky2_power_on(hw);
  2405. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2406. for (i = 0; i < hw->ports; i++) {
  2407. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2408. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2409. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2410. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2411. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2412. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2413. | GMC_BYP_RETR_ON);
  2414. }
  2415. /* Clear I2C IRQ noise */
  2416. sky2_write32(hw, B2_I2C_IRQ, 1);
  2417. /* turn off hardware timer (unused) */
  2418. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2419. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2420. /* Turn off descriptor polling */
  2421. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2422. /* Turn off receive timestamp */
  2423. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2424. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2425. /* enable the Tx Arbiters */
  2426. for (i = 0; i < hw->ports; i++)
  2427. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2428. /* Initialize ram interface */
  2429. for (i = 0; i < hw->ports; i++) {
  2430. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2431. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2432. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2433. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2434. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2435. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2436. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2437. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2438. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2439. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2440. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2441. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2442. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2443. }
  2444. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2445. for (i = 0; i < hw->ports; i++)
  2446. sky2_gmac_reset(hw, i);
  2447. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2448. hw->st_idx = 0;
  2449. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2450. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2451. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2452. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2453. /* Set the list last index */
  2454. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2455. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2456. sky2_write8(hw, STAT_FIFO_WM, 16);
  2457. /* set Status-FIFO ISR watermark */
  2458. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2459. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2460. else
  2461. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2462. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2463. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2464. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2465. /* enable status unit */
  2466. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2467. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2468. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2469. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2470. }
  2471. /* Take device down (offline).
  2472. * Equivalent to doing dev_stop() but this does not
  2473. * inform upper layers of the transistion.
  2474. */
  2475. static void sky2_detach(struct net_device *dev)
  2476. {
  2477. if (netif_running(dev)) {
  2478. netif_device_detach(dev); /* stop txq */
  2479. sky2_down(dev);
  2480. }
  2481. }
  2482. /* Bring device back after doing sky2_detach */
  2483. static int sky2_reattach(struct net_device *dev)
  2484. {
  2485. int err = 0;
  2486. if (netif_running(dev)) {
  2487. err = sky2_up(dev);
  2488. if (err) {
  2489. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2490. dev->name, err);
  2491. dev_close(dev);
  2492. } else {
  2493. netif_device_attach(dev);
  2494. sky2_set_multicast(dev);
  2495. }
  2496. }
  2497. return err;
  2498. }
  2499. static void sky2_restart(struct work_struct *work)
  2500. {
  2501. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2502. int i;
  2503. rtnl_lock();
  2504. for (i = 0; i < hw->ports; i++)
  2505. sky2_detach(hw->dev[i]);
  2506. napi_disable(&hw->napi);
  2507. sky2_write32(hw, B0_IMSK, 0);
  2508. sky2_reset(hw);
  2509. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2510. napi_enable(&hw->napi);
  2511. for (i = 0; i < hw->ports; i++)
  2512. sky2_reattach(hw->dev[i]);
  2513. rtnl_unlock();
  2514. }
  2515. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2516. {
  2517. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2518. }
  2519. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2520. {
  2521. const struct sky2_port *sky2 = netdev_priv(dev);
  2522. wol->supported = sky2_wol_supported(sky2->hw);
  2523. wol->wolopts = sky2->wol;
  2524. }
  2525. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2526. {
  2527. struct sky2_port *sky2 = netdev_priv(dev);
  2528. struct sky2_hw *hw = sky2->hw;
  2529. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2530. || !device_can_wakeup(&hw->pdev->dev))
  2531. return -EOPNOTSUPP;
  2532. sky2->wol = wol->wolopts;
  2533. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2534. hw->chip_id == CHIP_ID_YUKON_EX ||
  2535. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2536. sky2_write32(hw, B0_CTST, sky2->wol
  2537. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2538. device_set_wakeup_enable(&hw->pdev->dev, sky2->wol);
  2539. if (!netif_running(dev))
  2540. sky2_wol_init(sky2);
  2541. return 0;
  2542. }
  2543. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2544. {
  2545. if (sky2_is_copper(hw)) {
  2546. u32 modes = SUPPORTED_10baseT_Half
  2547. | SUPPORTED_10baseT_Full
  2548. | SUPPORTED_100baseT_Half
  2549. | SUPPORTED_100baseT_Full
  2550. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2551. if (hw->flags & SKY2_HW_GIGABIT)
  2552. modes |= SUPPORTED_1000baseT_Half
  2553. | SUPPORTED_1000baseT_Full;
  2554. return modes;
  2555. } else
  2556. return SUPPORTED_1000baseT_Half
  2557. | SUPPORTED_1000baseT_Full
  2558. | SUPPORTED_Autoneg
  2559. | SUPPORTED_FIBRE;
  2560. }
  2561. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2562. {
  2563. struct sky2_port *sky2 = netdev_priv(dev);
  2564. struct sky2_hw *hw = sky2->hw;
  2565. ecmd->transceiver = XCVR_INTERNAL;
  2566. ecmd->supported = sky2_supported_modes(hw);
  2567. ecmd->phy_address = PHY_ADDR_MARV;
  2568. if (sky2_is_copper(hw)) {
  2569. ecmd->port = PORT_TP;
  2570. ecmd->speed = sky2->speed;
  2571. } else {
  2572. ecmd->speed = SPEED_1000;
  2573. ecmd->port = PORT_FIBRE;
  2574. }
  2575. ecmd->advertising = sky2->advertising;
  2576. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2577. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2578. ecmd->duplex = sky2->duplex;
  2579. return 0;
  2580. }
  2581. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2582. {
  2583. struct sky2_port *sky2 = netdev_priv(dev);
  2584. const struct sky2_hw *hw = sky2->hw;
  2585. u32 supported = sky2_supported_modes(hw);
  2586. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2587. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2588. ecmd->advertising = supported;
  2589. sky2->duplex = -1;
  2590. sky2->speed = -1;
  2591. } else {
  2592. u32 setting;
  2593. switch (ecmd->speed) {
  2594. case SPEED_1000:
  2595. if (ecmd->duplex == DUPLEX_FULL)
  2596. setting = SUPPORTED_1000baseT_Full;
  2597. else if (ecmd->duplex == DUPLEX_HALF)
  2598. setting = SUPPORTED_1000baseT_Half;
  2599. else
  2600. return -EINVAL;
  2601. break;
  2602. case SPEED_100:
  2603. if (ecmd->duplex == DUPLEX_FULL)
  2604. setting = SUPPORTED_100baseT_Full;
  2605. else if (ecmd->duplex == DUPLEX_HALF)
  2606. setting = SUPPORTED_100baseT_Half;
  2607. else
  2608. return -EINVAL;
  2609. break;
  2610. case SPEED_10:
  2611. if (ecmd->duplex == DUPLEX_FULL)
  2612. setting = SUPPORTED_10baseT_Full;
  2613. else if (ecmd->duplex == DUPLEX_HALF)
  2614. setting = SUPPORTED_10baseT_Half;
  2615. else
  2616. return -EINVAL;
  2617. break;
  2618. default:
  2619. return -EINVAL;
  2620. }
  2621. if ((setting & supported) == 0)
  2622. return -EINVAL;
  2623. sky2->speed = ecmd->speed;
  2624. sky2->duplex = ecmd->duplex;
  2625. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2626. }
  2627. sky2->advertising = ecmd->advertising;
  2628. if (netif_running(dev)) {
  2629. sky2_phy_reinit(sky2);
  2630. sky2_set_multicast(dev);
  2631. }
  2632. return 0;
  2633. }
  2634. static void sky2_get_drvinfo(struct net_device *dev,
  2635. struct ethtool_drvinfo *info)
  2636. {
  2637. struct sky2_port *sky2 = netdev_priv(dev);
  2638. strcpy(info->driver, DRV_NAME);
  2639. strcpy(info->version, DRV_VERSION);
  2640. strcpy(info->fw_version, "N/A");
  2641. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2642. }
  2643. static const struct sky2_stat {
  2644. char name[ETH_GSTRING_LEN];
  2645. u16 offset;
  2646. } sky2_stats[] = {
  2647. { "tx_bytes", GM_TXO_OK_HI },
  2648. { "rx_bytes", GM_RXO_OK_HI },
  2649. { "tx_broadcast", GM_TXF_BC_OK },
  2650. { "rx_broadcast", GM_RXF_BC_OK },
  2651. { "tx_multicast", GM_TXF_MC_OK },
  2652. { "rx_multicast", GM_RXF_MC_OK },
  2653. { "tx_unicast", GM_TXF_UC_OK },
  2654. { "rx_unicast", GM_RXF_UC_OK },
  2655. { "tx_mac_pause", GM_TXF_MPAUSE },
  2656. { "rx_mac_pause", GM_RXF_MPAUSE },
  2657. { "collisions", GM_TXF_COL },
  2658. { "late_collision",GM_TXF_LAT_COL },
  2659. { "aborted", GM_TXF_ABO_COL },
  2660. { "single_collisions", GM_TXF_SNG_COL },
  2661. { "multi_collisions", GM_TXF_MUL_COL },
  2662. { "rx_short", GM_RXF_SHT },
  2663. { "rx_runt", GM_RXE_FRAG },
  2664. { "rx_64_byte_packets", GM_RXF_64B },
  2665. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2666. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2667. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2668. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2669. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2670. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2671. { "rx_too_long", GM_RXF_LNG_ERR },
  2672. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2673. { "rx_jabber", GM_RXF_JAB_PKT },
  2674. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2675. { "tx_64_byte_packets", GM_TXF_64B },
  2676. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2677. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2678. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2679. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2680. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2681. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2682. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2683. };
  2684. static u32 sky2_get_rx_csum(struct net_device *dev)
  2685. {
  2686. struct sky2_port *sky2 = netdev_priv(dev);
  2687. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2688. }
  2689. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2690. {
  2691. struct sky2_port *sky2 = netdev_priv(dev);
  2692. if (data)
  2693. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2694. else
  2695. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2696. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2697. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2698. return 0;
  2699. }
  2700. static u32 sky2_get_msglevel(struct net_device *netdev)
  2701. {
  2702. struct sky2_port *sky2 = netdev_priv(netdev);
  2703. return sky2->msg_enable;
  2704. }
  2705. static int sky2_nway_reset(struct net_device *dev)
  2706. {
  2707. struct sky2_port *sky2 = netdev_priv(dev);
  2708. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2709. return -EINVAL;
  2710. sky2_phy_reinit(sky2);
  2711. sky2_set_multicast(dev);
  2712. return 0;
  2713. }
  2714. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2715. {
  2716. struct sky2_hw *hw = sky2->hw;
  2717. unsigned port = sky2->port;
  2718. int i;
  2719. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2720. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2721. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2722. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2723. for (i = 2; i < count; i++)
  2724. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2725. }
  2726. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2727. {
  2728. struct sky2_port *sky2 = netdev_priv(netdev);
  2729. sky2->msg_enable = value;
  2730. }
  2731. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2732. {
  2733. switch (sset) {
  2734. case ETH_SS_STATS:
  2735. return ARRAY_SIZE(sky2_stats);
  2736. default:
  2737. return -EOPNOTSUPP;
  2738. }
  2739. }
  2740. static void sky2_get_ethtool_stats(struct net_device *dev,
  2741. struct ethtool_stats *stats, u64 * data)
  2742. {
  2743. struct sky2_port *sky2 = netdev_priv(dev);
  2744. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2745. }
  2746. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2747. {
  2748. int i;
  2749. switch (stringset) {
  2750. case ETH_SS_STATS:
  2751. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2752. memcpy(data + i * ETH_GSTRING_LEN,
  2753. sky2_stats[i].name, ETH_GSTRING_LEN);
  2754. break;
  2755. }
  2756. }
  2757. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2758. {
  2759. struct sky2_port *sky2 = netdev_priv(dev);
  2760. struct sky2_hw *hw = sky2->hw;
  2761. unsigned port = sky2->port;
  2762. const struct sockaddr *addr = p;
  2763. if (!is_valid_ether_addr(addr->sa_data))
  2764. return -EADDRNOTAVAIL;
  2765. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2766. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2767. dev->dev_addr, ETH_ALEN);
  2768. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2769. dev->dev_addr, ETH_ALEN);
  2770. /* virtual address for data */
  2771. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2772. /* physical address: used for pause frames */
  2773. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2774. return 0;
  2775. }
  2776. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2777. {
  2778. u32 bit;
  2779. bit = ether_crc(ETH_ALEN, addr) & 63;
  2780. filter[bit >> 3] |= 1 << (bit & 7);
  2781. }
  2782. static void sky2_set_multicast(struct net_device *dev)
  2783. {
  2784. struct sky2_port *sky2 = netdev_priv(dev);
  2785. struct sky2_hw *hw = sky2->hw;
  2786. unsigned port = sky2->port;
  2787. struct dev_mc_list *list = dev->mc_list;
  2788. u16 reg;
  2789. u8 filter[8];
  2790. int rx_pause;
  2791. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2792. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2793. memset(filter, 0, sizeof(filter));
  2794. reg = gma_read16(hw, port, GM_RX_CTRL);
  2795. reg |= GM_RXCR_UCF_ENA;
  2796. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2797. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2798. else if (dev->flags & IFF_ALLMULTI)
  2799. memset(filter, 0xff, sizeof(filter));
  2800. else if (dev->mc_count == 0 && !rx_pause)
  2801. reg &= ~GM_RXCR_MCF_ENA;
  2802. else {
  2803. int i;
  2804. reg |= GM_RXCR_MCF_ENA;
  2805. if (rx_pause)
  2806. sky2_add_filter(filter, pause_mc_addr);
  2807. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2808. sky2_add_filter(filter, list->dmi_addr);
  2809. }
  2810. gma_write16(hw, port, GM_MC_ADDR_H1,
  2811. (u16) filter[0] | ((u16) filter[1] << 8));
  2812. gma_write16(hw, port, GM_MC_ADDR_H2,
  2813. (u16) filter[2] | ((u16) filter[3] << 8));
  2814. gma_write16(hw, port, GM_MC_ADDR_H3,
  2815. (u16) filter[4] | ((u16) filter[5] << 8));
  2816. gma_write16(hw, port, GM_MC_ADDR_H4,
  2817. (u16) filter[6] | ((u16) filter[7] << 8));
  2818. gma_write16(hw, port, GM_RX_CTRL, reg);
  2819. }
  2820. /* Can have one global because blinking is controlled by
  2821. * ethtool and that is always under RTNL mutex
  2822. */
  2823. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2824. {
  2825. struct sky2_hw *hw = sky2->hw;
  2826. unsigned port = sky2->port;
  2827. spin_lock_bh(&sky2->phy_lock);
  2828. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2829. hw->chip_id == CHIP_ID_YUKON_EX ||
  2830. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2831. u16 pg;
  2832. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2833. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2834. switch (mode) {
  2835. case MO_LED_OFF:
  2836. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2837. PHY_M_LEDC_LOS_CTRL(8) |
  2838. PHY_M_LEDC_INIT_CTRL(8) |
  2839. PHY_M_LEDC_STA1_CTRL(8) |
  2840. PHY_M_LEDC_STA0_CTRL(8));
  2841. break;
  2842. case MO_LED_ON:
  2843. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2844. PHY_M_LEDC_LOS_CTRL(9) |
  2845. PHY_M_LEDC_INIT_CTRL(9) |
  2846. PHY_M_LEDC_STA1_CTRL(9) |
  2847. PHY_M_LEDC_STA0_CTRL(9));
  2848. break;
  2849. case MO_LED_BLINK:
  2850. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2851. PHY_M_LEDC_LOS_CTRL(0xa) |
  2852. PHY_M_LEDC_INIT_CTRL(0xa) |
  2853. PHY_M_LEDC_STA1_CTRL(0xa) |
  2854. PHY_M_LEDC_STA0_CTRL(0xa));
  2855. break;
  2856. case MO_LED_NORM:
  2857. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2858. PHY_M_LEDC_LOS_CTRL(1) |
  2859. PHY_M_LEDC_INIT_CTRL(8) |
  2860. PHY_M_LEDC_STA1_CTRL(7) |
  2861. PHY_M_LEDC_STA0_CTRL(7));
  2862. }
  2863. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2864. } else
  2865. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2866. PHY_M_LED_MO_DUP(mode) |
  2867. PHY_M_LED_MO_10(mode) |
  2868. PHY_M_LED_MO_100(mode) |
  2869. PHY_M_LED_MO_1000(mode) |
  2870. PHY_M_LED_MO_RX(mode) |
  2871. PHY_M_LED_MO_TX(mode));
  2872. spin_unlock_bh(&sky2->phy_lock);
  2873. }
  2874. /* blink LED's for finding board */
  2875. static int sky2_phys_id(struct net_device *dev, u32 data)
  2876. {
  2877. struct sky2_port *sky2 = netdev_priv(dev);
  2878. unsigned int i;
  2879. if (data == 0)
  2880. data = UINT_MAX;
  2881. for (i = 0; i < data; i++) {
  2882. sky2_led(sky2, MO_LED_ON);
  2883. if (msleep_interruptible(500))
  2884. break;
  2885. sky2_led(sky2, MO_LED_OFF);
  2886. if (msleep_interruptible(500))
  2887. break;
  2888. }
  2889. sky2_led(sky2, MO_LED_NORM);
  2890. return 0;
  2891. }
  2892. static void sky2_get_pauseparam(struct net_device *dev,
  2893. struct ethtool_pauseparam *ecmd)
  2894. {
  2895. struct sky2_port *sky2 = netdev_priv(dev);
  2896. switch (sky2->flow_mode) {
  2897. case FC_NONE:
  2898. ecmd->tx_pause = ecmd->rx_pause = 0;
  2899. break;
  2900. case FC_TX:
  2901. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2902. break;
  2903. case FC_RX:
  2904. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2905. break;
  2906. case FC_BOTH:
  2907. ecmd->tx_pause = ecmd->rx_pause = 1;
  2908. }
  2909. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  2910. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2911. }
  2912. static int sky2_set_pauseparam(struct net_device *dev,
  2913. struct ethtool_pauseparam *ecmd)
  2914. {
  2915. struct sky2_port *sky2 = netdev_priv(dev);
  2916. if (ecmd->autoneg == AUTONEG_ENABLE)
  2917. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  2918. else
  2919. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  2920. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2921. if (netif_running(dev))
  2922. sky2_phy_reinit(sky2);
  2923. return 0;
  2924. }
  2925. static int sky2_get_coalesce(struct net_device *dev,
  2926. struct ethtool_coalesce *ecmd)
  2927. {
  2928. struct sky2_port *sky2 = netdev_priv(dev);
  2929. struct sky2_hw *hw = sky2->hw;
  2930. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2931. ecmd->tx_coalesce_usecs = 0;
  2932. else {
  2933. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2934. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2935. }
  2936. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2937. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2938. ecmd->rx_coalesce_usecs = 0;
  2939. else {
  2940. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2941. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2942. }
  2943. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2944. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2945. ecmd->rx_coalesce_usecs_irq = 0;
  2946. else {
  2947. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2948. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2949. }
  2950. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2951. return 0;
  2952. }
  2953. /* Note: this affect both ports */
  2954. static int sky2_set_coalesce(struct net_device *dev,
  2955. struct ethtool_coalesce *ecmd)
  2956. {
  2957. struct sky2_port *sky2 = netdev_priv(dev);
  2958. struct sky2_hw *hw = sky2->hw;
  2959. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2960. if (ecmd->tx_coalesce_usecs > tmax ||
  2961. ecmd->rx_coalesce_usecs > tmax ||
  2962. ecmd->rx_coalesce_usecs_irq > tmax)
  2963. return -EINVAL;
  2964. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  2965. return -EINVAL;
  2966. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2967. return -EINVAL;
  2968. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2969. return -EINVAL;
  2970. if (ecmd->tx_coalesce_usecs == 0)
  2971. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2972. else {
  2973. sky2_write32(hw, STAT_TX_TIMER_INI,
  2974. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2975. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2976. }
  2977. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2978. if (ecmd->rx_coalesce_usecs == 0)
  2979. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2980. else {
  2981. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2982. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2983. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2984. }
  2985. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2986. if (ecmd->rx_coalesce_usecs_irq == 0)
  2987. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2988. else {
  2989. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2990. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2991. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2992. }
  2993. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2994. return 0;
  2995. }
  2996. static void sky2_get_ringparam(struct net_device *dev,
  2997. struct ethtool_ringparam *ering)
  2998. {
  2999. struct sky2_port *sky2 = netdev_priv(dev);
  3000. ering->rx_max_pending = RX_MAX_PENDING;
  3001. ering->rx_mini_max_pending = 0;
  3002. ering->rx_jumbo_max_pending = 0;
  3003. ering->tx_max_pending = TX_MAX_PENDING;
  3004. ering->rx_pending = sky2->rx_pending;
  3005. ering->rx_mini_pending = 0;
  3006. ering->rx_jumbo_pending = 0;
  3007. ering->tx_pending = sky2->tx_pending;
  3008. }
  3009. static int sky2_set_ringparam(struct net_device *dev,
  3010. struct ethtool_ringparam *ering)
  3011. {
  3012. struct sky2_port *sky2 = netdev_priv(dev);
  3013. if (ering->rx_pending > RX_MAX_PENDING ||
  3014. ering->rx_pending < 8 ||
  3015. ering->tx_pending < TX_MIN_PENDING ||
  3016. ering->tx_pending > TX_MAX_PENDING)
  3017. return -EINVAL;
  3018. sky2_detach(dev);
  3019. sky2->rx_pending = ering->rx_pending;
  3020. sky2->tx_pending = ering->tx_pending;
  3021. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3022. return sky2_reattach(dev);
  3023. }
  3024. static int sky2_get_regs_len(struct net_device *dev)
  3025. {
  3026. return 0x4000;
  3027. }
  3028. /*
  3029. * Returns copy of control register region
  3030. * Note: ethtool_get_regs always provides full size (16k) buffer
  3031. */
  3032. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3033. void *p)
  3034. {
  3035. const struct sky2_port *sky2 = netdev_priv(dev);
  3036. const void __iomem *io = sky2->hw->regs;
  3037. unsigned int b;
  3038. regs->version = 1;
  3039. for (b = 0; b < 128; b++) {
  3040. /* This complicated switch statement is to make sure and
  3041. * only access regions that are unreserved.
  3042. * Some blocks are only valid on dual port cards.
  3043. * and block 3 has some special diagnostic registers that
  3044. * are poison.
  3045. */
  3046. switch (b) {
  3047. case 3:
  3048. /* skip diagnostic ram region */
  3049. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3050. break;
  3051. /* dual port cards only */
  3052. case 5: /* Tx Arbiter 2 */
  3053. case 9: /* RX2 */
  3054. case 14 ... 15: /* TX2 */
  3055. case 17: case 19: /* Ram Buffer 2 */
  3056. case 22 ... 23: /* Tx Ram Buffer 2 */
  3057. case 25: /* Rx MAC Fifo 1 */
  3058. case 27: /* Tx MAC Fifo 2 */
  3059. case 31: /* GPHY 2 */
  3060. case 40 ... 47: /* Pattern Ram 2 */
  3061. case 52: case 54: /* TCP Segmentation 2 */
  3062. case 112 ... 116: /* GMAC 2 */
  3063. if (sky2->hw->ports == 1)
  3064. goto reserved;
  3065. /* fall through */
  3066. case 0: /* Control */
  3067. case 2: /* Mac address */
  3068. case 4: /* Tx Arbiter 1 */
  3069. case 7: /* PCI express reg */
  3070. case 8: /* RX1 */
  3071. case 12 ... 13: /* TX1 */
  3072. case 16: case 18:/* Rx Ram Buffer 1 */
  3073. case 20 ... 21: /* Tx Ram Buffer 1 */
  3074. case 24: /* Rx MAC Fifo 1 */
  3075. case 26: /* Tx MAC Fifo 1 */
  3076. case 28 ... 29: /* Descriptor and status unit */
  3077. case 30: /* GPHY 1*/
  3078. case 32 ... 39: /* Pattern Ram 1 */
  3079. case 48: case 50: /* TCP Segmentation 1 */
  3080. case 56 ... 60: /* PCI space */
  3081. case 80 ... 84: /* GMAC 1 */
  3082. memcpy_fromio(p, io, 128);
  3083. break;
  3084. default:
  3085. reserved:
  3086. memset(p, 0, 128);
  3087. }
  3088. p += 128;
  3089. io += 128;
  3090. }
  3091. }
  3092. /* In order to do Jumbo packets on these chips, need to turn off the
  3093. * transmit store/forward. Therefore checksum offload won't work.
  3094. */
  3095. static int no_tx_offload(struct net_device *dev)
  3096. {
  3097. const struct sky2_port *sky2 = netdev_priv(dev);
  3098. const struct sky2_hw *hw = sky2->hw;
  3099. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3100. }
  3101. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3102. {
  3103. if (data && no_tx_offload(dev))
  3104. return -EINVAL;
  3105. return ethtool_op_set_tx_csum(dev, data);
  3106. }
  3107. static int sky2_set_tso(struct net_device *dev, u32 data)
  3108. {
  3109. if (data && no_tx_offload(dev))
  3110. return -EINVAL;
  3111. return ethtool_op_set_tso(dev, data);
  3112. }
  3113. static int sky2_get_eeprom_len(struct net_device *dev)
  3114. {
  3115. struct sky2_port *sky2 = netdev_priv(dev);
  3116. struct sky2_hw *hw = sky2->hw;
  3117. u16 reg2;
  3118. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3119. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3120. }
  3121. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3122. {
  3123. unsigned long start = jiffies;
  3124. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3125. /* Can take up to 10.6 ms for write */
  3126. if (time_after(jiffies, start + HZ/4)) {
  3127. dev_err(&hw->pdev->dev, PFX "VPD cycle timed out");
  3128. return -ETIMEDOUT;
  3129. }
  3130. mdelay(1);
  3131. }
  3132. return 0;
  3133. }
  3134. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3135. u16 offset, size_t length)
  3136. {
  3137. int rc = 0;
  3138. while (length > 0) {
  3139. u32 val;
  3140. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3141. rc = sky2_vpd_wait(hw, cap, 0);
  3142. if (rc)
  3143. break;
  3144. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3145. memcpy(data, &val, min(sizeof(val), length));
  3146. offset += sizeof(u32);
  3147. data += sizeof(u32);
  3148. length -= sizeof(u32);
  3149. }
  3150. return rc;
  3151. }
  3152. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3153. u16 offset, unsigned int length)
  3154. {
  3155. unsigned int i;
  3156. int rc = 0;
  3157. for (i = 0; i < length; i += sizeof(u32)) {
  3158. u32 val = *(u32 *)(data + i);
  3159. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3160. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3161. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3162. if (rc)
  3163. break;
  3164. }
  3165. return rc;
  3166. }
  3167. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3168. u8 *data)
  3169. {
  3170. struct sky2_port *sky2 = netdev_priv(dev);
  3171. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3172. if (!cap)
  3173. return -EINVAL;
  3174. eeprom->magic = SKY2_EEPROM_MAGIC;
  3175. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3176. }
  3177. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3178. u8 *data)
  3179. {
  3180. struct sky2_port *sky2 = netdev_priv(dev);
  3181. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3182. if (!cap)
  3183. return -EINVAL;
  3184. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3185. return -EINVAL;
  3186. /* Partial writes not supported */
  3187. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3188. return -EINVAL;
  3189. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3190. }
  3191. static const struct ethtool_ops sky2_ethtool_ops = {
  3192. .get_settings = sky2_get_settings,
  3193. .set_settings = sky2_set_settings,
  3194. .get_drvinfo = sky2_get_drvinfo,
  3195. .get_wol = sky2_get_wol,
  3196. .set_wol = sky2_set_wol,
  3197. .get_msglevel = sky2_get_msglevel,
  3198. .set_msglevel = sky2_set_msglevel,
  3199. .nway_reset = sky2_nway_reset,
  3200. .get_regs_len = sky2_get_regs_len,
  3201. .get_regs = sky2_get_regs,
  3202. .get_link = ethtool_op_get_link,
  3203. .get_eeprom_len = sky2_get_eeprom_len,
  3204. .get_eeprom = sky2_get_eeprom,
  3205. .set_eeprom = sky2_set_eeprom,
  3206. .set_sg = ethtool_op_set_sg,
  3207. .set_tx_csum = sky2_set_tx_csum,
  3208. .set_tso = sky2_set_tso,
  3209. .get_rx_csum = sky2_get_rx_csum,
  3210. .set_rx_csum = sky2_set_rx_csum,
  3211. .get_strings = sky2_get_strings,
  3212. .get_coalesce = sky2_get_coalesce,
  3213. .set_coalesce = sky2_set_coalesce,
  3214. .get_ringparam = sky2_get_ringparam,
  3215. .set_ringparam = sky2_set_ringparam,
  3216. .get_pauseparam = sky2_get_pauseparam,
  3217. .set_pauseparam = sky2_set_pauseparam,
  3218. .phys_id = sky2_phys_id,
  3219. .get_sset_count = sky2_get_sset_count,
  3220. .get_ethtool_stats = sky2_get_ethtool_stats,
  3221. };
  3222. #ifdef CONFIG_SKY2_DEBUG
  3223. static struct dentry *sky2_debug;
  3224. /*
  3225. * Read and parse the first part of Vital Product Data
  3226. */
  3227. #define VPD_SIZE 128
  3228. #define VPD_MAGIC 0x82
  3229. static const struct vpd_tag {
  3230. char tag[2];
  3231. char *label;
  3232. } vpd_tags[] = {
  3233. { "PN", "Part Number" },
  3234. { "EC", "Engineering Level" },
  3235. { "MN", "Manufacturer" },
  3236. { "SN", "Serial Number" },
  3237. { "YA", "Asset Tag" },
  3238. { "VL", "First Error Log Message" },
  3239. { "VF", "Second Error Log Message" },
  3240. { "VB", "Boot Agent ROM Configuration" },
  3241. { "VE", "EFI UNDI Configuration" },
  3242. };
  3243. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3244. {
  3245. size_t vpd_size;
  3246. loff_t offs;
  3247. u8 len;
  3248. unsigned char *buf;
  3249. u16 reg2;
  3250. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3251. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3252. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3253. buf = kmalloc(vpd_size, GFP_KERNEL);
  3254. if (!buf) {
  3255. seq_puts(seq, "no memory!\n");
  3256. return;
  3257. }
  3258. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3259. seq_puts(seq, "VPD read failed\n");
  3260. goto out;
  3261. }
  3262. if (buf[0] != VPD_MAGIC) {
  3263. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3264. goto out;
  3265. }
  3266. len = buf[1];
  3267. if (len == 0 || len > vpd_size - 4) {
  3268. seq_printf(seq, "Invalid id length: %d\n", len);
  3269. goto out;
  3270. }
  3271. seq_printf(seq, "%.*s\n", len, buf + 3);
  3272. offs = len + 3;
  3273. while (offs < vpd_size - 4) {
  3274. int i;
  3275. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3276. break;
  3277. len = buf[offs + 2];
  3278. if (offs + len + 3 >= vpd_size)
  3279. break;
  3280. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3281. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3282. seq_printf(seq, " %s: %.*s\n",
  3283. vpd_tags[i].label, len, buf + offs + 3);
  3284. break;
  3285. }
  3286. }
  3287. offs += len + 3;
  3288. }
  3289. out:
  3290. kfree(buf);
  3291. }
  3292. static int sky2_debug_show(struct seq_file *seq, void *v)
  3293. {
  3294. struct net_device *dev = seq->private;
  3295. const struct sky2_port *sky2 = netdev_priv(dev);
  3296. struct sky2_hw *hw = sky2->hw;
  3297. unsigned port = sky2->port;
  3298. unsigned idx, last;
  3299. int sop;
  3300. sky2_show_vpd(seq, hw);
  3301. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3302. sky2_read32(hw, B0_ISRC),
  3303. sky2_read32(hw, B0_IMSK),
  3304. sky2_read32(hw, B0_Y2_SP_ICR));
  3305. if (!netif_running(dev)) {
  3306. seq_printf(seq, "network not running\n");
  3307. return 0;
  3308. }
  3309. napi_disable(&hw->napi);
  3310. last = sky2_read16(hw, STAT_PUT_IDX);
  3311. if (hw->st_idx == last)
  3312. seq_puts(seq, "Status ring (empty)\n");
  3313. else {
  3314. seq_puts(seq, "Status ring\n");
  3315. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3316. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3317. const struct sky2_status_le *le = hw->st_le + idx;
  3318. seq_printf(seq, "[%d] %#x %d %#x\n",
  3319. idx, le->opcode, le->length, le->status);
  3320. }
  3321. seq_puts(seq, "\n");
  3322. }
  3323. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3324. sky2->tx_cons, sky2->tx_prod,
  3325. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3326. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3327. /* Dump contents of tx ring */
  3328. sop = 1;
  3329. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3330. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3331. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3332. u32 a = le32_to_cpu(le->addr);
  3333. if (sop)
  3334. seq_printf(seq, "%u:", idx);
  3335. sop = 0;
  3336. switch(le->opcode & ~HW_OWNER) {
  3337. case OP_ADDR64:
  3338. seq_printf(seq, " %#x:", a);
  3339. break;
  3340. case OP_LRGLEN:
  3341. seq_printf(seq, " mtu=%d", a);
  3342. break;
  3343. case OP_VLAN:
  3344. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3345. break;
  3346. case OP_TCPLISW:
  3347. seq_printf(seq, " csum=%#x", a);
  3348. break;
  3349. case OP_LARGESEND:
  3350. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3351. break;
  3352. case OP_PACKET:
  3353. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3354. break;
  3355. case OP_BUFFER:
  3356. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3357. break;
  3358. default:
  3359. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3360. a, le16_to_cpu(le->length));
  3361. }
  3362. if (le->ctrl & EOP) {
  3363. seq_putc(seq, '\n');
  3364. sop = 1;
  3365. }
  3366. }
  3367. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3368. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3369. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3370. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3371. sky2_read32(hw, B0_Y2_SP_LISR);
  3372. napi_enable(&hw->napi);
  3373. return 0;
  3374. }
  3375. static int sky2_debug_open(struct inode *inode, struct file *file)
  3376. {
  3377. return single_open(file, sky2_debug_show, inode->i_private);
  3378. }
  3379. static const struct file_operations sky2_debug_fops = {
  3380. .owner = THIS_MODULE,
  3381. .open = sky2_debug_open,
  3382. .read = seq_read,
  3383. .llseek = seq_lseek,
  3384. .release = single_release,
  3385. };
  3386. /*
  3387. * Use network device events to create/remove/rename
  3388. * debugfs file entries
  3389. */
  3390. static int sky2_device_event(struct notifier_block *unused,
  3391. unsigned long event, void *ptr)
  3392. {
  3393. struct net_device *dev = ptr;
  3394. struct sky2_port *sky2 = netdev_priv(dev);
  3395. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3396. return NOTIFY_DONE;
  3397. switch(event) {
  3398. case NETDEV_CHANGENAME:
  3399. if (sky2->debugfs) {
  3400. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3401. sky2_debug, dev->name);
  3402. }
  3403. break;
  3404. case NETDEV_GOING_DOWN:
  3405. if (sky2->debugfs) {
  3406. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3407. dev->name);
  3408. debugfs_remove(sky2->debugfs);
  3409. sky2->debugfs = NULL;
  3410. }
  3411. break;
  3412. case NETDEV_UP:
  3413. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3414. sky2_debug, dev,
  3415. &sky2_debug_fops);
  3416. if (IS_ERR(sky2->debugfs))
  3417. sky2->debugfs = NULL;
  3418. }
  3419. return NOTIFY_DONE;
  3420. }
  3421. static struct notifier_block sky2_notifier = {
  3422. .notifier_call = sky2_device_event,
  3423. };
  3424. static __init void sky2_debug_init(void)
  3425. {
  3426. struct dentry *ent;
  3427. ent = debugfs_create_dir("sky2", NULL);
  3428. if (!ent || IS_ERR(ent))
  3429. return;
  3430. sky2_debug = ent;
  3431. register_netdevice_notifier(&sky2_notifier);
  3432. }
  3433. static __exit void sky2_debug_cleanup(void)
  3434. {
  3435. if (sky2_debug) {
  3436. unregister_netdevice_notifier(&sky2_notifier);
  3437. debugfs_remove(sky2_debug);
  3438. sky2_debug = NULL;
  3439. }
  3440. }
  3441. #else
  3442. #define sky2_debug_init()
  3443. #define sky2_debug_cleanup()
  3444. #endif
  3445. /* Two copies of network device operations to handle special case of
  3446. not allowing netpoll on second port */
  3447. static const struct net_device_ops sky2_netdev_ops[2] = {
  3448. {
  3449. .ndo_open = sky2_up,
  3450. .ndo_stop = sky2_down,
  3451. .ndo_start_xmit = sky2_xmit_frame,
  3452. .ndo_do_ioctl = sky2_ioctl,
  3453. .ndo_validate_addr = eth_validate_addr,
  3454. .ndo_set_mac_address = sky2_set_mac_address,
  3455. .ndo_set_multicast_list = sky2_set_multicast,
  3456. .ndo_change_mtu = sky2_change_mtu,
  3457. .ndo_tx_timeout = sky2_tx_timeout,
  3458. #ifdef SKY2_VLAN_TAG_USED
  3459. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3460. #endif
  3461. #ifdef CONFIG_NET_POLL_CONTROLLER
  3462. .ndo_poll_controller = sky2_netpoll,
  3463. #endif
  3464. },
  3465. {
  3466. .ndo_open = sky2_up,
  3467. .ndo_stop = sky2_down,
  3468. .ndo_start_xmit = sky2_xmit_frame,
  3469. .ndo_do_ioctl = sky2_ioctl,
  3470. .ndo_validate_addr = eth_validate_addr,
  3471. .ndo_set_mac_address = sky2_set_mac_address,
  3472. .ndo_set_multicast_list = sky2_set_multicast,
  3473. .ndo_change_mtu = sky2_change_mtu,
  3474. .ndo_tx_timeout = sky2_tx_timeout,
  3475. #ifdef SKY2_VLAN_TAG_USED
  3476. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3477. #endif
  3478. },
  3479. };
  3480. /* Initialize network device */
  3481. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3482. unsigned port,
  3483. int highmem, int wol)
  3484. {
  3485. struct sky2_port *sky2;
  3486. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3487. if (!dev) {
  3488. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3489. return NULL;
  3490. }
  3491. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3492. dev->irq = hw->pdev->irq;
  3493. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3494. dev->watchdog_timeo = TX_WATCHDOG;
  3495. dev->netdev_ops = &sky2_netdev_ops[port];
  3496. sky2 = netdev_priv(dev);
  3497. sky2->netdev = dev;
  3498. sky2->hw = hw;
  3499. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3500. /* Auto speed and flow control */
  3501. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3502. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3503. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3504. sky2->flow_mode = FC_BOTH;
  3505. sky2->duplex = -1;
  3506. sky2->speed = -1;
  3507. sky2->advertising = sky2_supported_modes(hw);
  3508. sky2->wol = wol;
  3509. spin_lock_init(&sky2->phy_lock);
  3510. sky2->tx_pending = TX_DEF_PENDING;
  3511. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3512. sky2->rx_pending = RX_DEF_PENDING;
  3513. hw->dev[port] = dev;
  3514. sky2->port = port;
  3515. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3516. if (highmem)
  3517. dev->features |= NETIF_F_HIGHDMA;
  3518. #ifdef SKY2_VLAN_TAG_USED
  3519. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3520. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3521. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3522. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3523. }
  3524. #endif
  3525. /* read the mac address */
  3526. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3527. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3528. return dev;
  3529. }
  3530. static void __devinit sky2_show_addr(struct net_device *dev)
  3531. {
  3532. const struct sky2_port *sky2 = netdev_priv(dev);
  3533. if (netif_msg_probe(sky2))
  3534. printk(KERN_INFO PFX "%s: addr %pM\n",
  3535. dev->name, dev->dev_addr);
  3536. }
  3537. /* Handle software interrupt used during MSI test */
  3538. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3539. {
  3540. struct sky2_hw *hw = dev_id;
  3541. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3542. if (status == 0)
  3543. return IRQ_NONE;
  3544. if (status & Y2_IS_IRQ_SW) {
  3545. hw->flags |= SKY2_HW_USE_MSI;
  3546. wake_up(&hw->msi_wait);
  3547. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3548. }
  3549. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3550. return IRQ_HANDLED;
  3551. }
  3552. /* Test interrupt path by forcing a a software IRQ */
  3553. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3554. {
  3555. struct pci_dev *pdev = hw->pdev;
  3556. int err;
  3557. init_waitqueue_head (&hw->msi_wait);
  3558. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3559. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3560. if (err) {
  3561. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3562. return err;
  3563. }
  3564. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3565. sky2_read8(hw, B0_CTST);
  3566. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3567. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3568. /* MSI test failed, go back to INTx mode */
  3569. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3570. "switching to INTx mode.\n");
  3571. err = -EOPNOTSUPP;
  3572. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3573. }
  3574. sky2_write32(hw, B0_IMSK, 0);
  3575. sky2_read32(hw, B0_IMSK);
  3576. free_irq(pdev->irq, hw);
  3577. return err;
  3578. }
  3579. /* This driver supports yukon2 chipset only */
  3580. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3581. {
  3582. const char *name[] = {
  3583. "XL", /* 0xb3 */
  3584. "EC Ultra", /* 0xb4 */
  3585. "Extreme", /* 0xb5 */
  3586. "EC", /* 0xb6 */
  3587. "FE", /* 0xb7 */
  3588. "FE+", /* 0xb8 */
  3589. "Supreme", /* 0xb9 */
  3590. "UL 2", /* 0xba */
  3591. };
  3592. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_UL_2)
  3593. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3594. else
  3595. snprintf(buf, sz, "(chip %#x)", chipid);
  3596. return buf;
  3597. }
  3598. static int __devinit sky2_probe(struct pci_dev *pdev,
  3599. const struct pci_device_id *ent)
  3600. {
  3601. struct net_device *dev;
  3602. struct sky2_hw *hw;
  3603. int err, using_dac = 0, wol_default;
  3604. u32 reg;
  3605. char buf1[16];
  3606. err = pci_enable_device(pdev);
  3607. if (err) {
  3608. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3609. goto err_out;
  3610. }
  3611. /* Get configuration information
  3612. * Note: only regular PCI config access once to test for HW issues
  3613. * other PCI access through shared memory for speed and to
  3614. * avoid MMCONFIG problems.
  3615. */
  3616. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3617. if (err) {
  3618. dev_err(&pdev->dev, "PCI read config failed\n");
  3619. goto err_out;
  3620. }
  3621. if (~reg == 0) {
  3622. dev_err(&pdev->dev, "PCI configuration read error\n");
  3623. goto err_out;
  3624. }
  3625. err = pci_request_regions(pdev, DRV_NAME);
  3626. if (err) {
  3627. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3628. goto err_out_disable;
  3629. }
  3630. pci_set_master(pdev);
  3631. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3632. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3633. using_dac = 1;
  3634. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3635. if (err < 0) {
  3636. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3637. "for consistent allocations\n");
  3638. goto err_out_free_regions;
  3639. }
  3640. } else {
  3641. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3642. if (err) {
  3643. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3644. goto err_out_free_regions;
  3645. }
  3646. }
  3647. #ifdef __BIG_ENDIAN
  3648. /* The sk98lin vendor driver uses hardware byte swapping but
  3649. * this driver uses software swapping.
  3650. */
  3651. reg &= ~PCI_REV_DESC;
  3652. err = pci_write_config_dword(pdev,PCI_DEV_REG2, reg);
  3653. if (err) {
  3654. dev_err(&pdev->dev, "PCI write config failed\n");
  3655. goto err_out_free_regions;
  3656. }
  3657. #endif
  3658. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3659. err = -ENOMEM;
  3660. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3661. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3662. if (!hw) {
  3663. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3664. goto err_out_free_regions;
  3665. }
  3666. hw->pdev = pdev;
  3667. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3668. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3669. if (!hw->regs) {
  3670. dev_err(&pdev->dev, "cannot map device registers\n");
  3671. goto err_out_free_hw;
  3672. }
  3673. /* ring for status responses */
  3674. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3675. if (!hw->st_le)
  3676. goto err_out_iounmap;
  3677. err = sky2_init(hw);
  3678. if (err)
  3679. goto err_out_iounmap;
  3680. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3681. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3682. sky2_reset(hw);
  3683. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3684. if (!dev) {
  3685. err = -ENOMEM;
  3686. goto err_out_free_pci;
  3687. }
  3688. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3689. err = sky2_test_msi(hw);
  3690. if (err == -EOPNOTSUPP)
  3691. pci_disable_msi(pdev);
  3692. else if (err)
  3693. goto err_out_free_netdev;
  3694. }
  3695. err = register_netdev(dev);
  3696. if (err) {
  3697. dev_err(&pdev->dev, "cannot register net device\n");
  3698. goto err_out_free_netdev;
  3699. }
  3700. netif_carrier_off(dev);
  3701. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3702. err = request_irq(pdev->irq, sky2_intr,
  3703. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3704. hw->irq_name, hw);
  3705. if (err) {
  3706. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3707. goto err_out_unregister;
  3708. }
  3709. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3710. napi_enable(&hw->napi);
  3711. sky2_show_addr(dev);
  3712. if (hw->ports > 1) {
  3713. struct net_device *dev1;
  3714. err = -ENOMEM;
  3715. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3716. if (dev1 && (err = register_netdev(dev1)) == 0)
  3717. sky2_show_addr(dev1);
  3718. else {
  3719. dev_warn(&pdev->dev,
  3720. "register of second port failed (%d)\n", err);
  3721. hw->dev[1] = NULL;
  3722. hw->ports = 1;
  3723. if (dev1)
  3724. free_netdev(dev1);
  3725. }
  3726. }
  3727. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3728. INIT_WORK(&hw->restart_work, sky2_restart);
  3729. pci_set_drvdata(pdev, hw);
  3730. return 0;
  3731. err_out_unregister:
  3732. if (hw->flags & SKY2_HW_USE_MSI)
  3733. pci_disable_msi(pdev);
  3734. unregister_netdev(dev);
  3735. err_out_free_netdev:
  3736. free_netdev(dev);
  3737. err_out_free_pci:
  3738. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3739. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3740. err_out_iounmap:
  3741. iounmap(hw->regs);
  3742. err_out_free_hw:
  3743. kfree(hw);
  3744. err_out_free_regions:
  3745. pci_release_regions(pdev);
  3746. err_out_disable:
  3747. pci_disable_device(pdev);
  3748. err_out:
  3749. pci_set_drvdata(pdev, NULL);
  3750. return err;
  3751. }
  3752. static void __devexit sky2_remove(struct pci_dev *pdev)
  3753. {
  3754. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3755. int i;
  3756. if (!hw)
  3757. return;
  3758. del_timer_sync(&hw->watchdog_timer);
  3759. cancel_work_sync(&hw->restart_work);
  3760. for (i = hw->ports-1; i >= 0; --i)
  3761. unregister_netdev(hw->dev[i]);
  3762. sky2_write32(hw, B0_IMSK, 0);
  3763. sky2_power_aux(hw);
  3764. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3765. sky2_read8(hw, B0_CTST);
  3766. free_irq(pdev->irq, hw);
  3767. if (hw->flags & SKY2_HW_USE_MSI)
  3768. pci_disable_msi(pdev);
  3769. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3770. pci_release_regions(pdev);
  3771. pci_disable_device(pdev);
  3772. for (i = hw->ports-1; i >= 0; --i)
  3773. free_netdev(hw->dev[i]);
  3774. iounmap(hw->regs);
  3775. kfree(hw);
  3776. pci_set_drvdata(pdev, NULL);
  3777. }
  3778. #ifdef CONFIG_PM
  3779. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3780. {
  3781. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3782. int i, wol = 0;
  3783. if (!hw)
  3784. return 0;
  3785. del_timer_sync(&hw->watchdog_timer);
  3786. cancel_work_sync(&hw->restart_work);
  3787. rtnl_lock();
  3788. for (i = 0; i < hw->ports; i++) {
  3789. struct net_device *dev = hw->dev[i];
  3790. struct sky2_port *sky2 = netdev_priv(dev);
  3791. sky2_detach(dev);
  3792. if (sky2->wol)
  3793. sky2_wol_init(sky2);
  3794. wol |= sky2->wol;
  3795. }
  3796. sky2_write32(hw, B0_IMSK, 0);
  3797. napi_disable(&hw->napi);
  3798. sky2_power_aux(hw);
  3799. rtnl_unlock();
  3800. pci_save_state(pdev);
  3801. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3802. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3803. return 0;
  3804. }
  3805. static int sky2_resume(struct pci_dev *pdev)
  3806. {
  3807. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3808. int i, err;
  3809. if (!hw)
  3810. return 0;
  3811. err = pci_set_power_state(pdev, PCI_D0);
  3812. if (err)
  3813. goto out;
  3814. err = pci_restore_state(pdev);
  3815. if (err)
  3816. goto out;
  3817. pci_enable_wake(pdev, PCI_D0, 0);
  3818. /* Re-enable all clocks */
  3819. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3820. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3821. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3822. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3823. sky2_reset(hw);
  3824. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3825. napi_enable(&hw->napi);
  3826. rtnl_lock();
  3827. for (i = 0; i < hw->ports; i++) {
  3828. err = sky2_reattach(hw->dev[i]);
  3829. if (err)
  3830. goto out;
  3831. }
  3832. rtnl_unlock();
  3833. return 0;
  3834. out:
  3835. rtnl_unlock();
  3836. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3837. pci_disable_device(pdev);
  3838. return err;
  3839. }
  3840. #endif
  3841. static void sky2_shutdown(struct pci_dev *pdev)
  3842. {
  3843. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3844. int i, wol = 0;
  3845. if (!hw)
  3846. return;
  3847. rtnl_lock();
  3848. del_timer_sync(&hw->watchdog_timer);
  3849. for (i = 0; i < hw->ports; i++) {
  3850. struct net_device *dev = hw->dev[i];
  3851. struct sky2_port *sky2 = netdev_priv(dev);
  3852. if (sky2->wol) {
  3853. wol = 1;
  3854. sky2_wol_init(sky2);
  3855. }
  3856. }
  3857. if (wol)
  3858. sky2_power_aux(hw);
  3859. rtnl_unlock();
  3860. pci_enable_wake(pdev, PCI_D3hot, wol);
  3861. pci_enable_wake(pdev, PCI_D3cold, wol);
  3862. pci_disable_device(pdev);
  3863. pci_set_power_state(pdev, PCI_D3hot);
  3864. }
  3865. static struct pci_driver sky2_driver = {
  3866. .name = DRV_NAME,
  3867. .id_table = sky2_id_table,
  3868. .probe = sky2_probe,
  3869. .remove = __devexit_p(sky2_remove),
  3870. #ifdef CONFIG_PM
  3871. .suspend = sky2_suspend,
  3872. .resume = sky2_resume,
  3873. #endif
  3874. .shutdown = sky2_shutdown,
  3875. };
  3876. static int __init sky2_init_module(void)
  3877. {
  3878. pr_info(PFX "driver version " DRV_VERSION "\n");
  3879. sky2_debug_init();
  3880. return pci_register_driver(&sky2_driver);
  3881. }
  3882. static void __exit sky2_cleanup_module(void)
  3883. {
  3884. pci_unregister_driver(&sky2_driver);
  3885. sky2_debug_cleanup();
  3886. }
  3887. module_init(sky2_init_module);
  3888. module_exit(sky2_cleanup_module);
  3889. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3890. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3891. MODULE_LICENSE("GPL");
  3892. MODULE_VERSION(DRV_VERSION);