tenxpress.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2007-2008 Solarflare Communications Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published
  7. * by the Free Software Foundation, incorporated herein by reference.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/rtnetlink.h>
  11. #include <linux/seq_file.h>
  12. #include "efx.h"
  13. #include "mdio_10g.h"
  14. #include "falcon.h"
  15. #include "phy.h"
  16. #include "falcon_hwdefs.h"
  17. #include "boards.h"
  18. #include "workarounds.h"
  19. #include "selftest.h"
  20. /* We expect these MMDs to be in the package. SFT9001 also has a
  21. * clause 22 extension MMD, but since it doesn't have all the generic
  22. * MMD registers it is pointless to include it here.
  23. */
  24. #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
  25. MDIO_DEVS_PCS | \
  26. MDIO_DEVS_PHYXS | \
  27. MDIO_DEVS_AN)
  28. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  29. (1 << LOOPBACK_PCS) | \
  30. (1 << LOOPBACK_PMAPMD) | \
  31. (1 << LOOPBACK_NETWORK))
  32. #define SFT9001_LOOPBACKS ((1 << LOOPBACK_GPHY) | \
  33. (1 << LOOPBACK_PHYXS) | \
  34. (1 << LOOPBACK_PCS) | \
  35. (1 << LOOPBACK_PMAPMD) | \
  36. (1 << LOOPBACK_NETWORK))
  37. /* We complain if we fail to see the link partner as 10G capable this many
  38. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  39. */
  40. #define MAX_BAD_LP_TRIES (5)
  41. /* Extended control register */
  42. #define PMA_PMD_XCONTROL_REG 49152
  43. #define PMA_PMD_EXT_GMII_EN_LBN 1
  44. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  45. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  46. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  47. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8 /* SFX7101 only */
  48. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  49. #define PMA_PMD_EXT_CLK312_LBN 8 /* SFT9001 only */
  50. #define PMA_PMD_EXT_CLK312_WIDTH 1
  51. #define PMA_PMD_EXT_LPOWER_LBN 12
  52. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  53. #define PMA_PMD_EXT_ROBUST_LBN 14
  54. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  55. #define PMA_PMD_EXT_SSR_LBN 15
  56. #define PMA_PMD_EXT_SSR_WIDTH 1
  57. /* extended status register */
  58. #define PMA_PMD_XSTATUS_REG 49153
  59. #define PMA_PMD_XSTAT_MDIX_LBN 14
  60. #define PMA_PMD_XSTAT_FLP_LBN (12)
  61. /* LED control register */
  62. #define PMA_PMD_LED_CTRL_REG 49159
  63. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  64. /* LED function override register */
  65. #define PMA_PMD_LED_OVERR_REG 49161
  66. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  67. #define PMA_PMD_LED_LINK_LBN (0)
  68. #define PMA_PMD_LED_SPEED_LBN (2)
  69. #define PMA_PMD_LED_TX_LBN (4)
  70. #define PMA_PMD_LED_RX_LBN (6)
  71. /* Override settings */
  72. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  73. #define PMA_PMD_LED_ON (1)
  74. #define PMA_PMD_LED_OFF (2)
  75. #define PMA_PMD_LED_FLASH (3)
  76. #define PMA_PMD_LED_MASK 3
  77. /* All LEDs under hardware control */
  78. #define PMA_PMD_LED_FULL_AUTO (0)
  79. /* Green and Amber under hardware control, Red off */
  80. #define PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  81. #define PMA_PMD_SPEED_ENABLE_REG 49192
  82. #define PMA_PMD_100TX_ADV_LBN 1
  83. #define PMA_PMD_100TX_ADV_WIDTH 1
  84. #define PMA_PMD_1000T_ADV_LBN 2
  85. #define PMA_PMD_1000T_ADV_WIDTH 1
  86. #define PMA_PMD_10000T_ADV_LBN 3
  87. #define PMA_PMD_10000T_ADV_WIDTH 1
  88. #define PMA_PMD_SPEED_LBN 4
  89. #define PMA_PMD_SPEED_WIDTH 4
  90. /* Cable diagnostics - SFT9001 only */
  91. #define PMA_PMD_CDIAG_CTRL_REG 49213
  92. #define CDIAG_CTRL_IMMED_LBN 15
  93. #define CDIAG_CTRL_BRK_LINK_LBN 12
  94. #define CDIAG_CTRL_IN_PROG_LBN 11
  95. #define CDIAG_CTRL_LEN_UNIT_LBN 10
  96. #define CDIAG_CTRL_LEN_METRES 1
  97. #define PMA_PMD_CDIAG_RES_REG 49174
  98. #define CDIAG_RES_A_LBN 12
  99. #define CDIAG_RES_B_LBN 8
  100. #define CDIAG_RES_C_LBN 4
  101. #define CDIAG_RES_D_LBN 0
  102. #define CDIAG_RES_WIDTH 4
  103. #define CDIAG_RES_OPEN 2
  104. #define CDIAG_RES_OK 1
  105. #define CDIAG_RES_INVALID 0
  106. /* Set of 4 registers for pairs A-D */
  107. #define PMA_PMD_CDIAG_LEN_REG 49175
  108. /* Serdes control registers - SFT9001 only */
  109. #define PMA_PMD_CSERDES_CTRL_REG 64258
  110. /* Set the 156.25 MHz output to 312.5 MHz to drive Falcon's XMAC */
  111. #define PMA_PMD_CSERDES_DEFAULT 0x000f
  112. /* Misc register defines - SFX7101 only */
  113. #define PCS_CLOCK_CTRL_REG 55297
  114. #define PLL312_RST_N_LBN 2
  115. #define PCS_SOFT_RST2_REG 55302
  116. #define SERDES_RST_N_LBN 13
  117. #define XGXS_RST_N_LBN 12
  118. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  119. #define CLK312_EN_LBN 3
  120. /* PHYXS registers */
  121. #define PHYXS_XCONTROL_REG 49152
  122. #define PHYXS_RESET_LBN 15
  123. #define PHYXS_RESET_WIDTH 1
  124. #define PHYXS_TEST1 (49162)
  125. #define LOOPBACK_NEAR_LBN (8)
  126. #define LOOPBACK_NEAR_WIDTH (1)
  127. /* Boot status register */
  128. #define PCS_BOOT_STATUS_REG 53248
  129. #define PCS_BOOT_FATAL_ERROR_LBN 0
  130. #define PCS_BOOT_PROGRESS_LBN 1
  131. #define PCS_BOOT_PROGRESS_WIDTH 2
  132. #define PCS_BOOT_PROGRESS_INIT 0
  133. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  134. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  135. #define PCS_BOOT_PROGRESS_JUMP 3
  136. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  137. #define PCS_BOOT_CODE_STARTED_LBN 4
  138. /* 100M/1G PHY registers */
  139. #define GPHY_XCONTROL_REG 49152
  140. #define GPHY_ISOLATE_LBN 10
  141. #define GPHY_ISOLATE_WIDTH 1
  142. #define GPHY_DUPLEX_LBN 8
  143. #define GPHY_DUPLEX_WIDTH 1
  144. #define GPHY_LOOPBACK_NEAR_LBN 14
  145. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  146. #define C22EXT_STATUS_REG 49153
  147. #define C22EXT_STATUS_LINK_LBN 2
  148. #define C22EXT_STATUS_LINK_WIDTH 1
  149. #define C22EXT_MSTSLV_CTRL 49161
  150. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  151. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  152. #define C22EXT_MSTSLV_STATUS 49162
  153. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  154. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  155. /* Time to wait between powering down the LNPGA and turning off the power
  156. * rails */
  157. #define LNPGA_PDOWN_WAIT (HZ / 5)
  158. struct tenxpress_phy_data {
  159. enum efx_loopback_mode loopback_mode;
  160. enum efx_phy_mode phy_mode;
  161. int bad_lp_tries;
  162. };
  163. static ssize_t show_phy_short_reach(struct device *dev,
  164. struct device_attribute *attr, char *buf)
  165. {
  166. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  167. int reg;
  168. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR);
  169. return sprintf(buf, "%d\n", !!(reg & MDIO_PMA_10GBT_TXPWR_SHORT));
  170. }
  171. static ssize_t set_phy_short_reach(struct device *dev,
  172. struct device_attribute *attr,
  173. const char *buf, size_t count)
  174. {
  175. struct efx_nic *efx = pci_get_drvdata(to_pci_dev(dev));
  176. rtnl_lock();
  177. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, MDIO_PMA_10GBT_TXPWR,
  178. MDIO_PMA_10GBT_TXPWR_SHORT,
  179. count != 0 && *buf != '0');
  180. efx_reconfigure_port(efx);
  181. rtnl_unlock();
  182. return count;
  183. }
  184. static DEVICE_ATTR(phy_short_reach, 0644, show_phy_short_reach,
  185. set_phy_short_reach);
  186. int sft9001_wait_boot(struct efx_nic *efx)
  187. {
  188. unsigned long timeout = jiffies + HZ + 1;
  189. int boot_stat;
  190. for (;;) {
  191. boot_stat = efx_mdio_read(efx, MDIO_MMD_PCS,
  192. PCS_BOOT_STATUS_REG);
  193. if (boot_stat >= 0) {
  194. EFX_LOG(efx, "PHY boot status = %#x\n", boot_stat);
  195. switch (boot_stat &
  196. ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  197. (3 << PCS_BOOT_PROGRESS_LBN) |
  198. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  199. (1 << PCS_BOOT_CODE_STARTED_LBN))) {
  200. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  201. (PCS_BOOT_PROGRESS_CHECKSUM <<
  202. PCS_BOOT_PROGRESS_LBN)):
  203. case ((1 << PCS_BOOT_FATAL_ERROR_LBN) |
  204. (PCS_BOOT_PROGRESS_INIT <<
  205. PCS_BOOT_PROGRESS_LBN) |
  206. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  207. return -EINVAL;
  208. case ((PCS_BOOT_PROGRESS_WAIT_MDIO <<
  209. PCS_BOOT_PROGRESS_LBN) |
  210. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN)):
  211. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  212. 0 : -EIO;
  213. case ((PCS_BOOT_PROGRESS_JUMP <<
  214. PCS_BOOT_PROGRESS_LBN) |
  215. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  216. case ((PCS_BOOT_PROGRESS_JUMP <<
  217. PCS_BOOT_PROGRESS_LBN) |
  218. (1 << PCS_BOOT_DOWNLOAD_WAIT_LBN) |
  219. (1 << PCS_BOOT_CODE_STARTED_LBN)):
  220. return (efx->phy_mode & PHY_MODE_SPECIAL) ?
  221. -EIO : 0;
  222. default:
  223. if (boot_stat & (1 << PCS_BOOT_FATAL_ERROR_LBN))
  224. return -EIO;
  225. break;
  226. }
  227. }
  228. if (time_after_eq(jiffies, timeout))
  229. return -ETIMEDOUT;
  230. msleep(50);
  231. }
  232. }
  233. static int tenxpress_init(struct efx_nic *efx)
  234. {
  235. int reg;
  236. if (efx->phy_type == PHY_TYPE_SFX7101) {
  237. /* Enable 312.5 MHz clock */
  238. efx_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  239. 1 << CLK312_EN_LBN);
  240. } else {
  241. /* Enable 312.5 MHz clock and GMII */
  242. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  243. reg |= ((1 << PMA_PMD_EXT_GMII_EN_LBN) |
  244. (1 << PMA_PMD_EXT_CLK_OUT_LBN) |
  245. (1 << PMA_PMD_EXT_CLK312_LBN) |
  246. (1 << PMA_PMD_EXT_ROBUST_LBN));
  247. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  248. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT,
  249. GPHY_XCONTROL_REG, 1 << GPHY_ISOLATE_LBN,
  250. false);
  251. }
  252. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  253. if (efx->phy_type == PHY_TYPE_SFX7101) {
  254. efx_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
  255. 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
  256. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
  257. PMA_PMD_LED_DEFAULT);
  258. }
  259. return 0;
  260. }
  261. static int tenxpress_phy_init(struct efx_nic *efx)
  262. {
  263. struct tenxpress_phy_data *phy_data;
  264. int rc = 0;
  265. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  266. if (!phy_data)
  267. return -ENOMEM;
  268. efx->phy_data = phy_data;
  269. phy_data->phy_mode = efx->phy_mode;
  270. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  271. if (efx->phy_type == PHY_TYPE_SFT9001A) {
  272. int reg;
  273. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  274. PMA_PMD_XCONTROL_REG);
  275. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  276. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  277. PMA_PMD_XCONTROL_REG, reg);
  278. mdelay(200);
  279. }
  280. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  281. if (rc < 0)
  282. goto fail;
  283. rc = efx_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS, 0);
  284. if (rc < 0)
  285. goto fail;
  286. }
  287. rc = tenxpress_init(efx);
  288. if (rc < 0)
  289. goto fail;
  290. if (efx->phy_type == PHY_TYPE_SFT9001B) {
  291. rc = device_create_file(&efx->pci_dev->dev,
  292. &dev_attr_phy_short_reach);
  293. if (rc)
  294. goto fail;
  295. }
  296. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  297. /* Let XGXS and SerDes out of reset */
  298. falcon_reset_xaui(efx);
  299. return 0;
  300. fail:
  301. kfree(efx->phy_data);
  302. efx->phy_data = NULL;
  303. return rc;
  304. }
  305. /* Perform a "special software reset" on the PHY. The caller is
  306. * responsible for saving and restoring the PHY hardware registers
  307. * properly, and masking/unmasking LASI */
  308. static int tenxpress_special_reset(struct efx_nic *efx)
  309. {
  310. int rc, reg;
  311. /* The XGMAC clock is driven from the SFC7101/SFT9001 312MHz clock, so
  312. * a special software reset can glitch the XGMAC sufficiently for stats
  313. * requests to fail. */
  314. efx_stats_disable(efx);
  315. /* Initiate reset */
  316. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  317. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  318. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  319. mdelay(200);
  320. /* Wait for the blocks to come out of reset */
  321. rc = efx_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  322. if (rc < 0)
  323. goto out;
  324. /* Try and reconfigure the device */
  325. rc = tenxpress_init(efx);
  326. if (rc < 0)
  327. goto out;
  328. /* Wait for the XGXS state machine to churn */
  329. mdelay(10);
  330. out:
  331. efx_stats_enable(efx);
  332. return rc;
  333. }
  334. static void sfx7101_check_bad_lp(struct efx_nic *efx, bool link_ok)
  335. {
  336. struct tenxpress_phy_data *pd = efx->phy_data;
  337. bool bad_lp;
  338. int reg;
  339. if (link_ok) {
  340. bad_lp = false;
  341. } else {
  342. /* Check that AN has started but not completed. */
  343. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
  344. if (!(reg & MDIO_AN_STAT1_LPABLE))
  345. return; /* LP status is unknown */
  346. bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
  347. if (bad_lp)
  348. pd->bad_lp_tries++;
  349. }
  350. /* Nothing to do if all is well and was previously so. */
  351. if (!pd->bad_lp_tries)
  352. return;
  353. /* Use the RX (red) LED as an error indicator once we've seen AN
  354. * failure several times in a row, and also log a message. */
  355. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  356. reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  357. PMA_PMD_LED_OVERR_REG);
  358. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  359. if (!bad_lp) {
  360. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  361. } else {
  362. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  363. EFX_ERR(efx, "appears to be plugged into a port"
  364. " that is not 10GBASE-T capable. The PHY"
  365. " supports 10GBASE-T ONLY, so no link can"
  366. " be established\n");
  367. }
  368. efx_mdio_write(efx, MDIO_MMD_PMAPMD,
  369. PMA_PMD_LED_OVERR_REG, reg);
  370. pd->bad_lp_tries = bad_lp;
  371. }
  372. }
  373. static bool sfx7101_link_ok(struct efx_nic *efx)
  374. {
  375. return efx_mdio_links_ok(efx,
  376. MDIO_DEVS_PMAPMD |
  377. MDIO_DEVS_PCS |
  378. MDIO_DEVS_PHYXS);
  379. }
  380. static bool sft9001_link_ok(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  381. {
  382. u32 reg;
  383. if (efx_phy_mode_disabled(efx->phy_mode))
  384. return false;
  385. else if (efx->loopback_mode == LOOPBACK_GPHY)
  386. return true;
  387. else if (efx->loopback_mode)
  388. return efx_mdio_links_ok(efx,
  389. MDIO_DEVS_PMAPMD |
  390. MDIO_DEVS_PHYXS);
  391. /* We must use the same definition of link state as LASI,
  392. * otherwise we can miss a link state transition
  393. */
  394. if (ecmd->speed == 10000) {
  395. reg = efx_mdio_read(efx, MDIO_MMD_PCS, MDIO_PCS_10GBRT_STAT1);
  396. return reg & MDIO_PCS_10GBRT_STAT1_BLKLK;
  397. } else {
  398. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_STATUS_REG);
  399. return reg & (1 << C22EXT_STATUS_LINK_LBN);
  400. }
  401. }
  402. static void tenxpress_ext_loopback(struct efx_nic *efx)
  403. {
  404. efx_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
  405. 1 << LOOPBACK_NEAR_LBN,
  406. efx->loopback_mode == LOOPBACK_PHYXS);
  407. if (efx->phy_type != PHY_TYPE_SFX7101)
  408. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, GPHY_XCONTROL_REG,
  409. 1 << GPHY_LOOPBACK_NEAR_LBN,
  410. efx->loopback_mode == LOOPBACK_GPHY);
  411. }
  412. static void tenxpress_low_power(struct efx_nic *efx)
  413. {
  414. if (efx->phy_type == PHY_TYPE_SFX7101)
  415. efx_mdio_set_mmds_lpower(
  416. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  417. TENXPRESS_REQUIRED_DEVS);
  418. else
  419. efx_mdio_set_flag(
  420. efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG,
  421. 1 << PMA_PMD_EXT_LPOWER_LBN,
  422. !!(efx->phy_mode & PHY_MODE_LOW_POWER));
  423. }
  424. static void tenxpress_phy_reconfigure(struct efx_nic *efx)
  425. {
  426. struct tenxpress_phy_data *phy_data = efx->phy_data;
  427. struct ethtool_cmd ecmd;
  428. bool phy_mode_change, loop_reset;
  429. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  430. phy_data->phy_mode = efx->phy_mode;
  431. return;
  432. }
  433. tenxpress_low_power(efx);
  434. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  435. phy_data->phy_mode != PHY_MODE_NORMAL);
  436. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, efx->phy_op->loopbacks) ||
  437. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  438. if (loop_reset || phy_mode_change) {
  439. int rc;
  440. efx->phy_op->get_settings(efx, &ecmd);
  441. if (loop_reset || phy_mode_change) {
  442. tenxpress_special_reset(efx);
  443. /* Reset XAUI if we were in 10G, and are staying
  444. * in 10G. If we're moving into and out of 10G
  445. * then xaui will be reset anyway */
  446. if (EFX_IS10G(efx))
  447. falcon_reset_xaui(efx);
  448. }
  449. rc = efx->phy_op->set_settings(efx, &ecmd);
  450. WARN_ON(rc);
  451. }
  452. efx_mdio_transmit_disable(efx);
  453. efx_mdio_phy_reconfigure(efx);
  454. tenxpress_ext_loopback(efx);
  455. phy_data->loopback_mode = efx->loopback_mode;
  456. phy_data->phy_mode = efx->phy_mode;
  457. if (efx->phy_type == PHY_TYPE_SFX7101) {
  458. efx->link_speed = 10000;
  459. efx->link_fd = true;
  460. efx->link_up = sfx7101_link_ok(efx);
  461. } else {
  462. efx->phy_op->get_settings(efx, &ecmd);
  463. efx->link_speed = ecmd.speed;
  464. efx->link_fd = ecmd.duplex == DUPLEX_FULL;
  465. efx->link_up = sft9001_link_ok(efx, &ecmd);
  466. }
  467. efx->link_fc = efx_mdio_get_pause(efx);
  468. }
  469. /* Poll PHY for interrupt */
  470. static void tenxpress_phy_poll(struct efx_nic *efx)
  471. {
  472. struct tenxpress_phy_data *phy_data = efx->phy_data;
  473. bool change = false;
  474. if (efx->phy_type == PHY_TYPE_SFX7101) {
  475. bool link_ok = sfx7101_link_ok(efx);
  476. if (link_ok != efx->link_up) {
  477. change = true;
  478. } else {
  479. unsigned int link_fc = efx_mdio_get_pause(efx);
  480. if (link_fc != efx->link_fc)
  481. change = true;
  482. }
  483. sfx7101_check_bad_lp(efx, link_ok);
  484. } else if (efx->loopback_mode) {
  485. bool link_ok = sft9001_link_ok(efx, NULL);
  486. if (link_ok != efx->link_up)
  487. change = true;
  488. } else {
  489. int status = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  490. MDIO_PMA_LASI_STAT);
  491. if (status & MDIO_PMA_LASI_LSALARM)
  492. change = true;
  493. }
  494. if (change)
  495. falcon_sim_phy_event(efx);
  496. if (phy_data->phy_mode != PHY_MODE_NORMAL)
  497. return;
  498. }
  499. static void tenxpress_phy_fini(struct efx_nic *efx)
  500. {
  501. int reg;
  502. if (efx->phy_type == PHY_TYPE_SFT9001B)
  503. device_remove_file(&efx->pci_dev->dev,
  504. &dev_attr_phy_short_reach);
  505. if (efx->phy_type == PHY_TYPE_SFX7101) {
  506. /* Power down the LNPGA */
  507. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  508. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  509. /* Waiting here ensures that the board fini, which can turn
  510. * off the power to the PHY, won't get run until the LNPGA
  511. * powerdown has been given long enough to complete. */
  512. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  513. }
  514. kfree(efx->phy_data);
  515. efx->phy_data = NULL;
  516. }
  517. /* Set the RX and TX LEDs and Link LED flashing. The other LEDs
  518. * (which probably aren't wired anyway) are left in AUTO mode */
  519. void tenxpress_phy_blink(struct efx_nic *efx, bool blink)
  520. {
  521. int reg;
  522. if (blink)
  523. reg = (PMA_PMD_LED_FLASH << PMA_PMD_LED_TX_LBN) |
  524. (PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN) |
  525. (PMA_PMD_LED_FLASH << PMA_PMD_LED_LINK_LBN);
  526. else
  527. reg = PMA_PMD_LED_DEFAULT;
  528. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
  529. }
  530. static const char *const sfx7101_test_names[] = {
  531. "bist"
  532. };
  533. static int
  534. sfx7101_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  535. {
  536. int rc;
  537. if (!(flags & ETH_TEST_FL_OFFLINE))
  538. return 0;
  539. /* BIST is automatically run after a special software reset */
  540. rc = tenxpress_special_reset(efx);
  541. results[0] = rc ? -1 : 1;
  542. return rc;
  543. }
  544. static const char *const sft9001_test_names[] = {
  545. "bist",
  546. "cable.pairA.status",
  547. "cable.pairB.status",
  548. "cable.pairC.status",
  549. "cable.pairD.status",
  550. "cable.pairA.length",
  551. "cable.pairB.length",
  552. "cable.pairC.length",
  553. "cable.pairD.length",
  554. };
  555. static int sft9001_run_tests(struct efx_nic *efx, int *results, unsigned flags)
  556. {
  557. struct ethtool_cmd ecmd;
  558. int rc = 0, rc2, i, ctrl_reg, res_reg;
  559. if (flags & ETH_TEST_FL_OFFLINE)
  560. efx->phy_op->get_settings(efx, &ecmd);
  561. /* Initialise cable diagnostic results to unknown failure */
  562. for (i = 1; i < 9; ++i)
  563. results[i] = -1;
  564. /* Run cable diagnostics; wait up to 5 seconds for them to complete.
  565. * A cable fault is not a self-test failure, but a timeout is. */
  566. ctrl_reg = ((1 << CDIAG_CTRL_IMMED_LBN) |
  567. (CDIAG_CTRL_LEN_METRES << CDIAG_CTRL_LEN_UNIT_LBN));
  568. if (flags & ETH_TEST_FL_OFFLINE) {
  569. /* Break the link in order to run full diagnostics. We
  570. * must reset the PHY to resume normal service. */
  571. ctrl_reg |= (1 << CDIAG_CTRL_BRK_LINK_LBN);
  572. }
  573. efx_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG,
  574. ctrl_reg);
  575. i = 0;
  576. while (efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_CTRL_REG) &
  577. (1 << CDIAG_CTRL_IN_PROG_LBN)) {
  578. if (++i == 50) {
  579. rc = -ETIMEDOUT;
  580. goto out;
  581. }
  582. msleep(100);
  583. }
  584. res_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_CDIAG_RES_REG);
  585. for (i = 0; i < 4; i++) {
  586. int pair_res =
  587. (res_reg >> (CDIAG_RES_A_LBN - i * CDIAG_RES_WIDTH))
  588. & ((1 << CDIAG_RES_WIDTH) - 1);
  589. int len_reg = efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  590. PMA_PMD_CDIAG_LEN_REG + i);
  591. if (pair_res == CDIAG_RES_OK)
  592. results[1 + i] = 1;
  593. else if (pair_res == CDIAG_RES_INVALID)
  594. results[1 + i] = -1;
  595. else
  596. results[1 + i] = -pair_res;
  597. if (pair_res != CDIAG_RES_INVALID &&
  598. pair_res != CDIAG_RES_OPEN &&
  599. len_reg != 0xffff)
  600. results[5 + i] = len_reg;
  601. }
  602. out:
  603. if (flags & ETH_TEST_FL_OFFLINE) {
  604. /* Reset, running the BIST and then resuming normal service. */
  605. rc2 = tenxpress_special_reset(efx);
  606. results[0] = rc2 ? -1 : 1;
  607. if (!rc)
  608. rc = rc2;
  609. rc2 = efx->phy_op->set_settings(efx, &ecmd);
  610. if (!rc)
  611. rc = rc2;
  612. }
  613. return rc;
  614. }
  615. static void
  616. tenxpress_get_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  617. {
  618. u32 adv = 0, lpa = 0;
  619. int reg;
  620. if (efx->phy_type != PHY_TYPE_SFX7101) {
  621. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL);
  622. if (reg & (1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN))
  623. adv |= ADVERTISED_1000baseT_Full;
  624. reg = efx_mdio_read(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_STATUS);
  625. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN))
  626. lpa |= ADVERTISED_1000baseT_Half;
  627. if (reg & (1 << C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN))
  628. lpa |= ADVERTISED_1000baseT_Full;
  629. }
  630. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
  631. if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
  632. adv |= ADVERTISED_10000baseT_Full;
  633. reg = efx_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  634. if (reg & MDIO_AN_10GBT_STAT_LP10G)
  635. lpa |= ADVERTISED_10000baseT_Full;
  636. mdio45_ethtool_gset_npage(&efx->mdio, ecmd, adv, lpa);
  637. if (efx->phy_type != PHY_TYPE_SFX7101) {
  638. ecmd->supported |= (SUPPORTED_100baseT_Full |
  639. SUPPORTED_1000baseT_Full);
  640. if (ecmd->speed != SPEED_10000) {
  641. ecmd->eth_tp_mdix =
  642. (efx_mdio_read(efx, MDIO_MMD_PMAPMD,
  643. PMA_PMD_XSTATUS_REG) &
  644. (1 << PMA_PMD_XSTAT_MDIX_LBN))
  645. ? ETH_TP_MDI_X : ETH_TP_MDI;
  646. }
  647. }
  648. /* In loopback, the PHY automatically brings up the correct interface,
  649. * but doesn't advertise the correct speed. So override it */
  650. if (efx->loopback_mode == LOOPBACK_GPHY)
  651. ecmd->speed = SPEED_1000;
  652. else if (LOOPBACK_MASK(efx) & efx->phy_op->loopbacks)
  653. ecmd->speed = SPEED_10000;
  654. }
  655. static int tenxpress_set_settings(struct efx_nic *efx, struct ethtool_cmd *ecmd)
  656. {
  657. if (!ecmd->autoneg)
  658. return -EINVAL;
  659. return efx_mdio_set_settings(efx, ecmd);
  660. }
  661. static void sfx7101_set_npage_adv(struct efx_nic *efx, u32 advertising)
  662. {
  663. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  664. MDIO_AN_10GBT_CTRL_ADV10G,
  665. advertising & ADVERTISED_10000baseT_Full);
  666. }
  667. static void sft9001_set_npage_adv(struct efx_nic *efx, u32 advertising)
  668. {
  669. efx_mdio_set_flag(efx, MDIO_MMD_C22EXT, C22EXT_MSTSLV_CTRL,
  670. 1 << C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN,
  671. advertising & ADVERTISED_1000baseT_Full);
  672. efx_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  673. MDIO_AN_10GBT_CTRL_ADV10G,
  674. advertising & ADVERTISED_10000baseT_Full);
  675. }
  676. struct efx_phy_operations falcon_sfx7101_phy_ops = {
  677. .macs = EFX_XMAC,
  678. .init = tenxpress_phy_init,
  679. .reconfigure = tenxpress_phy_reconfigure,
  680. .poll = tenxpress_phy_poll,
  681. .fini = tenxpress_phy_fini,
  682. .clear_interrupt = efx_port_dummy_op_void,
  683. .get_settings = tenxpress_get_settings,
  684. .set_settings = tenxpress_set_settings,
  685. .set_npage_adv = sfx7101_set_npage_adv,
  686. .num_tests = ARRAY_SIZE(sfx7101_test_names),
  687. .test_names = sfx7101_test_names,
  688. .run_tests = sfx7101_run_tests,
  689. .mmds = TENXPRESS_REQUIRED_DEVS,
  690. .loopbacks = SFX7101_LOOPBACKS,
  691. };
  692. struct efx_phy_operations falcon_sft9001_phy_ops = {
  693. .macs = EFX_GMAC | EFX_XMAC,
  694. .init = tenxpress_phy_init,
  695. .reconfigure = tenxpress_phy_reconfigure,
  696. .poll = tenxpress_phy_poll,
  697. .fini = tenxpress_phy_fini,
  698. .clear_interrupt = efx_port_dummy_op_void,
  699. .get_settings = tenxpress_get_settings,
  700. .set_settings = tenxpress_set_settings,
  701. .set_npage_adv = sft9001_set_npage_adv,
  702. .num_tests = ARRAY_SIZE(sft9001_test_names),
  703. .test_names = sft9001_test_names,
  704. .run_tests = sft9001_run_tests,
  705. .mmds = TENXPRESS_REQUIRED_DEVS,
  706. .loopbacks = SFT9001_LOOPBACKS,
  707. };