falcon_hwdefs.h 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2008 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #ifndef EFX_FALCON_HWDEFS_H
  11. #define EFX_FALCON_HWDEFS_H
  12. /*
  13. * Falcon hardware value definitions.
  14. * Falcon is the internal codename for the SFC4000 controller that is
  15. * present in SFE400X evaluation boards
  16. */
  17. /**************************************************************************
  18. *
  19. * Falcon registers
  20. *
  21. **************************************************************************
  22. */
  23. /* Address region register */
  24. #define ADR_REGION_REG_KER 0x00
  25. #define ADR_REGION0_LBN 0
  26. #define ADR_REGION0_WIDTH 18
  27. #define ADR_REGION1_LBN 32
  28. #define ADR_REGION1_WIDTH 18
  29. #define ADR_REGION2_LBN 64
  30. #define ADR_REGION2_WIDTH 18
  31. #define ADR_REGION3_LBN 96
  32. #define ADR_REGION3_WIDTH 18
  33. /* Interrupt enable register */
  34. #define INT_EN_REG_KER 0x0010
  35. #define KER_INT_KER_LBN 3
  36. #define KER_INT_KER_WIDTH 1
  37. #define DRV_INT_EN_KER_LBN 0
  38. #define DRV_INT_EN_KER_WIDTH 1
  39. /* Interrupt status address register */
  40. #define INT_ADR_REG_KER 0x0030
  41. #define NORM_INT_VEC_DIS_KER_LBN 64
  42. #define NORM_INT_VEC_DIS_KER_WIDTH 1
  43. #define INT_ADR_KER_LBN 0
  44. #define INT_ADR_KER_WIDTH EFX_DMA_TYPE_WIDTH(64) /* not 46 for this one */
  45. /* Interrupt status register (B0 only) */
  46. #define INT_ISR0_B0 0x90
  47. #define INT_ISR1_B0 0xA0
  48. /* Interrupt acknowledge register (A0/A1 only) */
  49. #define INT_ACK_REG_KER_A1 0x0050
  50. #define INT_ACK_DUMMY_DATA_LBN 0
  51. #define INT_ACK_DUMMY_DATA_WIDTH 32
  52. /* Interrupt acknowledge work-around register (A0/A1 only )*/
  53. #define WORK_AROUND_BROKEN_PCI_READS_REG_KER_A1 0x0070
  54. /* SPI host command register */
  55. #define EE_SPI_HCMD_REG_KER 0x0100
  56. #define EE_SPI_HCMD_CMD_EN_LBN 31
  57. #define EE_SPI_HCMD_CMD_EN_WIDTH 1
  58. #define EE_WR_TIMER_ACTIVE_LBN 28
  59. #define EE_WR_TIMER_ACTIVE_WIDTH 1
  60. #define EE_SPI_HCMD_SF_SEL_LBN 24
  61. #define EE_SPI_HCMD_SF_SEL_WIDTH 1
  62. #define EE_SPI_EEPROM 0
  63. #define EE_SPI_FLASH 1
  64. #define EE_SPI_HCMD_DABCNT_LBN 16
  65. #define EE_SPI_HCMD_DABCNT_WIDTH 5
  66. #define EE_SPI_HCMD_READ_LBN 15
  67. #define EE_SPI_HCMD_READ_WIDTH 1
  68. #define EE_SPI_READ 1
  69. #define EE_SPI_WRITE 0
  70. #define EE_SPI_HCMD_DUBCNT_LBN 12
  71. #define EE_SPI_HCMD_DUBCNT_WIDTH 2
  72. #define EE_SPI_HCMD_ADBCNT_LBN 8
  73. #define EE_SPI_HCMD_ADBCNT_WIDTH 2
  74. #define EE_SPI_HCMD_ENC_LBN 0
  75. #define EE_SPI_HCMD_ENC_WIDTH 8
  76. /* SPI host address register */
  77. #define EE_SPI_HADR_REG_KER 0x0110
  78. #define EE_SPI_HADR_ADR_LBN 0
  79. #define EE_SPI_HADR_ADR_WIDTH 24
  80. /* SPI host data register */
  81. #define EE_SPI_HDATA_REG_KER 0x0120
  82. /* SPI/VPD config register */
  83. #define EE_VPD_CFG_REG_KER 0x0140
  84. #define EE_VPD_EN_LBN 0
  85. #define EE_VPD_EN_WIDTH 1
  86. #define EE_VPD_EN_AD9_MODE_LBN 1
  87. #define EE_VPD_EN_AD9_MODE_WIDTH 1
  88. #define EE_EE_CLOCK_DIV_LBN 112
  89. #define EE_EE_CLOCK_DIV_WIDTH 7
  90. #define EE_SF_CLOCK_DIV_LBN 120
  91. #define EE_SF_CLOCK_DIV_WIDTH 7
  92. /* PCIE CORE ACCESS REG */
  93. #define PCIE_CORE_ADDR_PCIE_DEVICE_CTRL_STAT 0x68
  94. #define PCIE_CORE_ADDR_PCIE_LINK_CTRL_STAT 0x70
  95. #define PCIE_CORE_ADDR_ACK_RPL_TIMER 0x700
  96. #define PCIE_CORE_ADDR_ACK_FREQ 0x70C
  97. /* NIC status register */
  98. #define NIC_STAT_REG 0x0200
  99. #define EE_STRAP_EN_LBN 31
  100. #define EE_STRAP_EN_WIDTH 1
  101. #define EE_STRAP_OVR_LBN 24
  102. #define EE_STRAP_OVR_WIDTH 4
  103. #define ONCHIP_SRAM_LBN 16
  104. #define ONCHIP_SRAM_WIDTH 1
  105. #define SF_PRST_LBN 9
  106. #define SF_PRST_WIDTH 1
  107. #define EE_PRST_LBN 8
  108. #define EE_PRST_WIDTH 1
  109. #define STRAP_PINS_LBN 0
  110. #define STRAP_PINS_WIDTH 3
  111. /* These bit definitions are extrapolated from the list of numerical
  112. * values for STRAP_PINS.
  113. */
  114. #define STRAP_10G_LBN 2
  115. #define STRAP_10G_WIDTH 1
  116. #define STRAP_PCIE_LBN 0
  117. #define STRAP_PCIE_WIDTH 1
  118. #define BOOTED_USING_NVDEVICE_LBN 3
  119. #define BOOTED_USING_NVDEVICE_WIDTH 1
  120. /* GPIO control register */
  121. #define GPIO_CTL_REG_KER 0x0210
  122. #define GPIO_USE_NIC_CLK_LBN (30)
  123. #define GPIO_USE_NIC_CLK_WIDTH (1)
  124. #define GPIO_OUTPUTS_LBN (16)
  125. #define GPIO_OUTPUTS_WIDTH (4)
  126. #define GPIO_INPUTS_LBN (8)
  127. #define GPIO_DIRECTION_LBN (24)
  128. #define GPIO_DIRECTION_WIDTH (4)
  129. #define GPIO_DIRECTION_OUT (1)
  130. #define GPIO_SRAM_SLEEP (1 << 1)
  131. #define GPIO3_OEN_LBN (GPIO_DIRECTION_LBN + 3)
  132. #define GPIO3_OEN_WIDTH 1
  133. #define GPIO2_OEN_LBN (GPIO_DIRECTION_LBN + 2)
  134. #define GPIO2_OEN_WIDTH 1
  135. #define GPIO1_OEN_LBN (GPIO_DIRECTION_LBN + 1)
  136. #define GPIO1_OEN_WIDTH 1
  137. #define GPIO0_OEN_LBN (GPIO_DIRECTION_LBN + 0)
  138. #define GPIO0_OEN_WIDTH 1
  139. #define GPIO3_OUT_LBN (GPIO_OUTPUTS_LBN + 3)
  140. #define GPIO3_OUT_WIDTH 1
  141. #define GPIO2_OUT_LBN (GPIO_OUTPUTS_LBN + 2)
  142. #define GPIO2_OUT_WIDTH 1
  143. #define GPIO1_OUT_LBN (GPIO_OUTPUTS_LBN + 1)
  144. #define GPIO1_OUT_WIDTH 1
  145. #define GPIO0_OUT_LBN (GPIO_OUTPUTS_LBN + 0)
  146. #define GPIO0_OUT_WIDTH 1
  147. #define GPIO3_IN_LBN (GPIO_INPUTS_LBN + 3)
  148. #define GPIO3_IN_WIDTH 1
  149. #define GPIO2_IN_WIDTH 1
  150. #define GPIO1_IN_WIDTH 1
  151. #define GPIO0_IN_LBN (GPIO_INPUTS_LBN + 0)
  152. #define GPIO0_IN_WIDTH 1
  153. /* Global control register */
  154. #define GLB_CTL_REG_KER 0x0220
  155. #define EXT_PHY_RST_CTL_LBN 63
  156. #define EXT_PHY_RST_CTL_WIDTH 1
  157. #define PCIE_SD_RST_CTL_LBN 61
  158. #define PCIE_SD_RST_CTL_WIDTH 1
  159. #define PCIE_NSTCK_RST_CTL_LBN 58
  160. #define PCIE_NSTCK_RST_CTL_WIDTH 1
  161. #define PCIE_CORE_RST_CTL_LBN 57
  162. #define PCIE_CORE_RST_CTL_WIDTH 1
  163. #define EE_RST_CTL_LBN 49
  164. #define EE_RST_CTL_WIDTH 1
  165. #define RST_XGRX_LBN 24
  166. #define RST_XGRX_WIDTH 1
  167. #define RST_XGTX_LBN 23
  168. #define RST_XGTX_WIDTH 1
  169. #define RST_EM_LBN 22
  170. #define RST_EM_WIDTH 1
  171. #define EXT_PHY_RST_DUR_LBN 1
  172. #define EXT_PHY_RST_DUR_WIDTH 3
  173. #define SWRST_LBN 0
  174. #define SWRST_WIDTH 1
  175. #define INCLUDE_IN_RESET 0
  176. #define EXCLUDE_FROM_RESET 1
  177. /* Fatal interrupt register */
  178. #define FATAL_INTR_REG_KER 0x0230
  179. #define RBUF_OWN_INT_KER_EN_LBN 39
  180. #define RBUF_OWN_INT_KER_EN_WIDTH 1
  181. #define TBUF_OWN_INT_KER_EN_LBN 38
  182. #define TBUF_OWN_INT_KER_EN_WIDTH 1
  183. #define ILL_ADR_INT_KER_EN_LBN 33
  184. #define ILL_ADR_INT_KER_EN_WIDTH 1
  185. #define MEM_PERR_INT_KER_LBN 8
  186. #define MEM_PERR_INT_KER_WIDTH 1
  187. #define INT_KER_ERROR_LBN 0
  188. #define INT_KER_ERROR_WIDTH 12
  189. #define DP_CTRL_REG 0x250
  190. #define FLS_EVQ_ID_LBN 0
  191. #define FLS_EVQ_ID_WIDTH 11
  192. #define MEM_STAT_REG_KER 0x260
  193. /* Debug probe register */
  194. #define DEBUG_BLK_SEL_MISC 7
  195. #define DEBUG_BLK_SEL_SERDES 6
  196. #define DEBUG_BLK_SEL_EM 5
  197. #define DEBUG_BLK_SEL_SR 4
  198. #define DEBUG_BLK_SEL_EV 3
  199. #define DEBUG_BLK_SEL_RX 2
  200. #define DEBUG_BLK_SEL_TX 1
  201. #define DEBUG_BLK_SEL_BIU 0
  202. /* FPGA build version */
  203. #define ALTERA_BUILD_REG_KER 0x0300
  204. #define VER_ALL_LBN 0
  205. #define VER_ALL_WIDTH 32
  206. /* Spare EEPROM bits register (flash 0x390) */
  207. #define SPARE_REG_KER 0x310
  208. #define MEM_PERR_EN_TX_DATA_LBN 72
  209. #define MEM_PERR_EN_TX_DATA_WIDTH 2
  210. /* Timer table for kernel access */
  211. #define TIMER_CMD_REG_KER 0x420
  212. #define TIMER_MODE_LBN 12
  213. #define TIMER_MODE_WIDTH 2
  214. #define TIMER_MODE_DIS 0
  215. #define TIMER_MODE_INT_HLDOFF 2
  216. #define TIMER_VAL_LBN 0
  217. #define TIMER_VAL_WIDTH 12
  218. /* Driver generated event register */
  219. #define DRV_EV_REG_KER 0x440
  220. #define DRV_EV_QID_LBN 64
  221. #define DRV_EV_QID_WIDTH 12
  222. #define DRV_EV_DATA_LBN 0
  223. #define DRV_EV_DATA_WIDTH 64
  224. /* Buffer table configuration register */
  225. #define BUF_TBL_CFG_REG_KER 0x600
  226. #define BUF_TBL_MODE_LBN 3
  227. #define BUF_TBL_MODE_WIDTH 1
  228. #define BUF_TBL_MODE_HALF 0
  229. #define BUF_TBL_MODE_FULL 1
  230. /* SRAM receive descriptor cache configuration register */
  231. #define SRM_RX_DC_CFG_REG_KER 0x610
  232. #define SRM_RX_DC_BASE_ADR_LBN 0
  233. #define SRM_RX_DC_BASE_ADR_WIDTH 21
  234. /* SRAM transmit descriptor cache configuration register */
  235. #define SRM_TX_DC_CFG_REG_KER 0x620
  236. #define SRM_TX_DC_BASE_ADR_LBN 0
  237. #define SRM_TX_DC_BASE_ADR_WIDTH 21
  238. /* SRAM configuration register */
  239. #define SRM_CFG_REG_KER 0x630
  240. #define SRAM_OOB_BT_INIT_EN_LBN 3
  241. #define SRAM_OOB_BT_INIT_EN_WIDTH 1
  242. #define SRM_NUM_BANKS_AND_BANK_SIZE_LBN 0
  243. #define SRM_NUM_BANKS_AND_BANK_SIZE_WIDTH 3
  244. #define SRM_NB_BSZ_1BANKS_2M 0
  245. #define SRM_NB_BSZ_1BANKS_4M 1
  246. #define SRM_NB_BSZ_1BANKS_8M 2
  247. #define SRM_NB_BSZ_DEFAULT 3 /* char driver will set the default */
  248. #define SRM_NB_BSZ_2BANKS_4M 4
  249. #define SRM_NB_BSZ_2BANKS_8M 5
  250. #define SRM_NB_BSZ_2BANKS_16M 6
  251. #define SRM_NB_BSZ_RESERVED 7
  252. /* Special buffer table update register */
  253. #define BUF_TBL_UPD_REG_KER 0x0650
  254. #define BUF_UPD_CMD_LBN 63
  255. #define BUF_UPD_CMD_WIDTH 1
  256. #define BUF_CLR_CMD_LBN 62
  257. #define BUF_CLR_CMD_WIDTH 1
  258. #define BUF_CLR_END_ID_LBN 32
  259. #define BUF_CLR_END_ID_WIDTH 20
  260. #define BUF_CLR_START_ID_LBN 0
  261. #define BUF_CLR_START_ID_WIDTH 20
  262. /* Receive configuration register */
  263. #define RX_CFG_REG_KER 0x800
  264. /* B0 */
  265. #define RX_INGR_EN_B0_LBN 47
  266. #define RX_INGR_EN_B0_WIDTH 1
  267. #define RX_DESC_PUSH_EN_B0_LBN 43
  268. #define RX_DESC_PUSH_EN_B0_WIDTH 1
  269. #define RX_XON_TX_TH_B0_LBN 33
  270. #define RX_XON_TX_TH_B0_WIDTH 5
  271. #define RX_XOFF_TX_TH_B0_LBN 28
  272. #define RX_XOFF_TX_TH_B0_WIDTH 5
  273. #define RX_USR_BUF_SIZE_B0_LBN 19
  274. #define RX_USR_BUF_SIZE_B0_WIDTH 9
  275. #define RX_XON_MAC_TH_B0_LBN 10
  276. #define RX_XON_MAC_TH_B0_WIDTH 9
  277. #define RX_XOFF_MAC_TH_B0_LBN 1
  278. #define RX_XOFF_MAC_TH_B0_WIDTH 9
  279. #define RX_XOFF_MAC_EN_B0_LBN 0
  280. #define RX_XOFF_MAC_EN_B0_WIDTH 1
  281. /* A1 */
  282. #define RX_DESC_PUSH_EN_A1_LBN 35
  283. #define RX_DESC_PUSH_EN_A1_WIDTH 1
  284. #define RX_XON_TX_TH_A1_LBN 25
  285. #define RX_XON_TX_TH_A1_WIDTH 5
  286. #define RX_XOFF_TX_TH_A1_LBN 20
  287. #define RX_XOFF_TX_TH_A1_WIDTH 5
  288. #define RX_USR_BUF_SIZE_A1_LBN 11
  289. #define RX_USR_BUF_SIZE_A1_WIDTH 9
  290. #define RX_XON_MAC_TH_A1_LBN 6
  291. #define RX_XON_MAC_TH_A1_WIDTH 5
  292. #define RX_XOFF_MAC_TH_A1_LBN 1
  293. #define RX_XOFF_MAC_TH_A1_WIDTH 5
  294. #define RX_XOFF_MAC_EN_A1_LBN 0
  295. #define RX_XOFF_MAC_EN_A1_WIDTH 1
  296. /* Receive filter control register */
  297. #define RX_FILTER_CTL_REG 0x810
  298. #define UDP_FULL_SRCH_LIMIT_LBN 32
  299. #define UDP_FULL_SRCH_LIMIT_WIDTH 8
  300. #define NUM_KER_LBN 24
  301. #define NUM_KER_WIDTH 2
  302. #define UDP_WILD_SRCH_LIMIT_LBN 16
  303. #define UDP_WILD_SRCH_LIMIT_WIDTH 8
  304. #define TCP_WILD_SRCH_LIMIT_LBN 8
  305. #define TCP_WILD_SRCH_LIMIT_WIDTH 8
  306. #define TCP_FULL_SRCH_LIMIT_LBN 0
  307. #define TCP_FULL_SRCH_LIMIT_WIDTH 8
  308. /* RX queue flush register */
  309. #define RX_FLUSH_DESCQ_REG_KER 0x0820
  310. #define RX_FLUSH_DESCQ_CMD_LBN 24
  311. #define RX_FLUSH_DESCQ_CMD_WIDTH 1
  312. #define RX_FLUSH_DESCQ_LBN 0
  313. #define RX_FLUSH_DESCQ_WIDTH 12
  314. /* Receive descriptor update register */
  315. #define RX_DESC_UPD_REG_KER_DWORD (0x830 + 12)
  316. #define RX_DESC_WPTR_DWORD_LBN 0
  317. #define RX_DESC_WPTR_DWORD_WIDTH 12
  318. /* Receive descriptor cache configuration register */
  319. #define RX_DC_CFG_REG_KER 0x840
  320. #define RX_DC_SIZE_LBN 0
  321. #define RX_DC_SIZE_WIDTH 2
  322. #define RX_DC_PF_WM_REG_KER 0x850
  323. #define RX_DC_PF_LWM_LBN 0
  324. #define RX_DC_PF_LWM_WIDTH 6
  325. /* RX no descriptor drop counter */
  326. #define RX_NODESC_DROP_REG_KER 0x880
  327. #define RX_NODESC_DROP_CNT_LBN 0
  328. #define RX_NODESC_DROP_CNT_WIDTH 16
  329. /* RX black magic register */
  330. #define RX_SELF_RST_REG_KER 0x890
  331. #define RX_ISCSI_DIS_LBN 17
  332. #define RX_ISCSI_DIS_WIDTH 1
  333. #define RX_NODESC_WAIT_DIS_LBN 9
  334. #define RX_NODESC_WAIT_DIS_WIDTH 1
  335. #define RX_RECOVERY_EN_LBN 8
  336. #define RX_RECOVERY_EN_WIDTH 1
  337. /* TX queue flush register */
  338. #define TX_FLUSH_DESCQ_REG_KER 0x0a00
  339. #define TX_FLUSH_DESCQ_CMD_LBN 12
  340. #define TX_FLUSH_DESCQ_CMD_WIDTH 1
  341. #define TX_FLUSH_DESCQ_LBN 0
  342. #define TX_FLUSH_DESCQ_WIDTH 12
  343. /* Transmit descriptor update register */
  344. #define TX_DESC_UPD_REG_KER_DWORD (0xa10 + 12)
  345. #define TX_DESC_WPTR_DWORD_LBN 0
  346. #define TX_DESC_WPTR_DWORD_WIDTH 12
  347. /* Transmit descriptor cache configuration register */
  348. #define TX_DC_CFG_REG_KER 0xa20
  349. #define TX_DC_SIZE_LBN 0
  350. #define TX_DC_SIZE_WIDTH 2
  351. /* Transmit checksum configuration register (A0/A1 only) */
  352. #define TX_CHKSM_CFG_REG_KER_A1 0xa30
  353. /* Transmit configuration register */
  354. #define TX_CFG_REG_KER 0xa50
  355. #define TX_NO_EOP_DISC_EN_LBN 5
  356. #define TX_NO_EOP_DISC_EN_WIDTH 1
  357. /* Transmit configuration register 2 */
  358. #define TX_CFG2_REG_KER 0xa80
  359. #define TX_CSR_PUSH_EN_LBN 89
  360. #define TX_CSR_PUSH_EN_WIDTH 1
  361. #define TX_RX_SPACER_LBN 64
  362. #define TX_RX_SPACER_WIDTH 8
  363. #define TX_SW_EV_EN_LBN 59
  364. #define TX_SW_EV_EN_WIDTH 1
  365. #define TX_RX_SPACER_EN_LBN 57
  366. #define TX_RX_SPACER_EN_WIDTH 1
  367. #define TX_PREF_THRESHOLD_LBN 19
  368. #define TX_PREF_THRESHOLD_WIDTH 2
  369. #define TX_ONE_PKT_PER_Q_LBN 18
  370. #define TX_ONE_PKT_PER_Q_WIDTH 1
  371. #define TX_DIS_NON_IP_EV_LBN 17
  372. #define TX_DIS_NON_IP_EV_WIDTH 1
  373. #define TX_FLUSH_MIN_LEN_EN_B0_LBN 7
  374. #define TX_FLUSH_MIN_LEN_EN_B0_WIDTH 1
  375. /* PHY management transmit data register */
  376. #define MD_TXD_REG_KER 0xc00
  377. #define MD_TXD_LBN 0
  378. #define MD_TXD_WIDTH 16
  379. /* PHY management receive data register */
  380. #define MD_RXD_REG_KER 0xc10
  381. #define MD_RXD_LBN 0
  382. #define MD_RXD_WIDTH 16
  383. /* PHY management configuration & status register */
  384. #define MD_CS_REG_KER 0xc20
  385. #define MD_GC_LBN 4
  386. #define MD_GC_WIDTH 1
  387. #define MD_RIC_LBN 2
  388. #define MD_RIC_WIDTH 1
  389. #define MD_RDC_LBN 1
  390. #define MD_RDC_WIDTH 1
  391. #define MD_WRC_LBN 0
  392. #define MD_WRC_WIDTH 1
  393. /* PHY management PHY address register */
  394. #define MD_PHY_ADR_REG_KER 0xc30
  395. #define MD_PHY_ADR_LBN 0
  396. #define MD_PHY_ADR_WIDTH 16
  397. /* PHY management ID register */
  398. #define MD_ID_REG_KER 0xc40
  399. #define MD_PRT_ADR_LBN 11
  400. #define MD_PRT_ADR_WIDTH 5
  401. #define MD_DEV_ADR_LBN 6
  402. #define MD_DEV_ADR_WIDTH 5
  403. /* PHY management status & mask register (DWORD read only) */
  404. #define MD_STAT_REG_KER 0xc50
  405. #define MD_BSERR_LBN 2
  406. #define MD_BSERR_WIDTH 1
  407. #define MD_LNFL_LBN 1
  408. #define MD_LNFL_WIDTH 1
  409. #define MD_BSY_LBN 0
  410. #define MD_BSY_WIDTH 1
  411. /* Port 0 and 1 MAC stats registers */
  412. #define MAC0_STAT_DMA_REG_KER 0xc60
  413. #define MAC_STAT_DMA_CMD_LBN 48
  414. #define MAC_STAT_DMA_CMD_WIDTH 1
  415. #define MAC_STAT_DMA_ADR_LBN 0
  416. #define MAC_STAT_DMA_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  417. /* Port 0 and 1 MAC control registers */
  418. #define MAC0_CTRL_REG_KER 0xc80
  419. #define MAC_XOFF_VAL_LBN 16
  420. #define MAC_XOFF_VAL_WIDTH 16
  421. #define TXFIFO_DRAIN_EN_B0_LBN 7
  422. #define TXFIFO_DRAIN_EN_B0_WIDTH 1
  423. #define MAC_BCAD_ACPT_LBN 4
  424. #define MAC_BCAD_ACPT_WIDTH 1
  425. #define MAC_UC_PROM_LBN 3
  426. #define MAC_UC_PROM_WIDTH 1
  427. #define MAC_LINK_STATUS_LBN 2
  428. #define MAC_LINK_STATUS_WIDTH 1
  429. #define MAC_SPEED_LBN 0
  430. #define MAC_SPEED_WIDTH 2
  431. /* 10G XAUI XGXS default values */
  432. #define XX_TXDRV_DEQ_DEFAULT 0xe /* deq=.6 */
  433. #define XX_TXDRV_DTX_DEFAULT 0x5 /* 1.25 */
  434. #define XX_SD_CTL_DRV_DEFAULT 0 /* 20mA */
  435. /* Multicast address hash table */
  436. #define MAC_MCAST_HASH_REG0_KER 0xca0
  437. #define MAC_MCAST_HASH_REG1_KER 0xcb0
  438. /* GMAC configuration register 1 */
  439. #define GM_CFG1_REG 0xe00
  440. #define GM_SW_RST_LBN 31
  441. #define GM_SW_RST_WIDTH 1
  442. #define GM_LOOP_LBN 8
  443. #define GM_LOOP_WIDTH 1
  444. #define GM_RX_FC_EN_LBN 5
  445. #define GM_RX_FC_EN_WIDTH 1
  446. #define GM_TX_FC_EN_LBN 4
  447. #define GM_TX_FC_EN_WIDTH 1
  448. #define GM_RX_EN_LBN 2
  449. #define GM_RX_EN_WIDTH 1
  450. #define GM_TX_EN_LBN 0
  451. #define GM_TX_EN_WIDTH 1
  452. /* GMAC configuration register 2 */
  453. #define GM_CFG2_REG 0xe10
  454. #define GM_PAMBL_LEN_LBN 12
  455. #define GM_PAMBL_LEN_WIDTH 4
  456. #define GM_IF_MODE_LBN 8
  457. #define GM_IF_MODE_WIDTH 2
  458. #define GM_LEN_CHK_LBN 4
  459. #define GM_LEN_CHK_WIDTH 1
  460. #define GM_PAD_CRC_EN_LBN 2
  461. #define GM_PAD_CRC_EN_WIDTH 1
  462. #define GM_FD_LBN 0
  463. #define GM_FD_WIDTH 1
  464. /* GMAC maximum frame length register */
  465. #define GM_MAX_FLEN_REG 0xe40
  466. #define GM_MAX_FLEN_LBN 0
  467. #define GM_MAX_FLEN_WIDTH 16
  468. /* GMAC station address register 1 */
  469. #define GM_ADR1_REG 0xf00
  470. #define GM_HWADDR_5_LBN 24
  471. #define GM_HWADDR_5_WIDTH 8
  472. #define GM_HWADDR_4_LBN 16
  473. #define GM_HWADDR_4_WIDTH 8
  474. #define GM_HWADDR_3_LBN 8
  475. #define GM_HWADDR_3_WIDTH 8
  476. #define GM_HWADDR_2_LBN 0
  477. #define GM_HWADDR_2_WIDTH 8
  478. /* GMAC station address register 2 */
  479. #define GM_ADR2_REG 0xf10
  480. #define GM_HWADDR_1_LBN 24
  481. #define GM_HWADDR_1_WIDTH 8
  482. #define GM_HWADDR_0_LBN 16
  483. #define GM_HWADDR_0_WIDTH 8
  484. /* GMAC FIFO configuration register 0 */
  485. #define GMF_CFG0_REG 0xf20
  486. #define GMF_FTFENREQ_LBN 12
  487. #define GMF_FTFENREQ_WIDTH 1
  488. #define GMF_STFENREQ_LBN 11
  489. #define GMF_STFENREQ_WIDTH 1
  490. #define GMF_FRFENREQ_LBN 10
  491. #define GMF_FRFENREQ_WIDTH 1
  492. #define GMF_SRFENREQ_LBN 9
  493. #define GMF_SRFENREQ_WIDTH 1
  494. #define GMF_WTMENREQ_LBN 8
  495. #define GMF_WTMENREQ_WIDTH 1
  496. /* GMAC FIFO configuration register 1 */
  497. #define GMF_CFG1_REG 0xf30
  498. #define GMF_CFGFRTH_LBN 16
  499. #define GMF_CFGFRTH_WIDTH 5
  500. #define GMF_CFGXOFFRTX_LBN 0
  501. #define GMF_CFGXOFFRTX_WIDTH 16
  502. /* GMAC FIFO configuration register 2 */
  503. #define GMF_CFG2_REG 0xf40
  504. #define GMF_CFGHWM_LBN 16
  505. #define GMF_CFGHWM_WIDTH 6
  506. #define GMF_CFGLWM_LBN 0
  507. #define GMF_CFGLWM_WIDTH 6
  508. /* GMAC FIFO configuration register 3 */
  509. #define GMF_CFG3_REG 0xf50
  510. #define GMF_CFGHWMFT_LBN 16
  511. #define GMF_CFGHWMFT_WIDTH 6
  512. #define GMF_CFGFTTH_LBN 0
  513. #define GMF_CFGFTTH_WIDTH 6
  514. /* GMAC FIFO configuration register 4 */
  515. #define GMF_CFG4_REG 0xf60
  516. #define GMF_HSTFLTRFRM_PAUSE_LBN 12
  517. #define GMF_HSTFLTRFRM_PAUSE_WIDTH 12
  518. /* GMAC FIFO configuration register 5 */
  519. #define GMF_CFG5_REG 0xf70
  520. #define GMF_CFGHDPLX_LBN 22
  521. #define GMF_CFGHDPLX_WIDTH 1
  522. #define GMF_CFGBYTMODE_LBN 19
  523. #define GMF_CFGBYTMODE_WIDTH 1
  524. #define GMF_HSTDRPLT64_LBN 18
  525. #define GMF_HSTDRPLT64_WIDTH 1
  526. #define GMF_HSTFLTRFRMDC_PAUSE_LBN 12
  527. #define GMF_HSTFLTRFRMDC_PAUSE_WIDTH 1
  528. /* XGMAC address register low */
  529. #define XM_ADR_LO_REG 0x1200
  530. #define XM_ADR_3_LBN 24
  531. #define XM_ADR_3_WIDTH 8
  532. #define XM_ADR_2_LBN 16
  533. #define XM_ADR_2_WIDTH 8
  534. #define XM_ADR_1_LBN 8
  535. #define XM_ADR_1_WIDTH 8
  536. #define XM_ADR_0_LBN 0
  537. #define XM_ADR_0_WIDTH 8
  538. /* XGMAC address register high */
  539. #define XM_ADR_HI_REG 0x1210
  540. #define XM_ADR_5_LBN 8
  541. #define XM_ADR_5_WIDTH 8
  542. #define XM_ADR_4_LBN 0
  543. #define XM_ADR_4_WIDTH 8
  544. /* XGMAC global configuration */
  545. #define XM_GLB_CFG_REG 0x1220
  546. #define XM_RX_STAT_EN_LBN 11
  547. #define XM_RX_STAT_EN_WIDTH 1
  548. #define XM_TX_STAT_EN_LBN 10
  549. #define XM_TX_STAT_EN_WIDTH 1
  550. #define XM_RX_JUMBO_MODE_LBN 6
  551. #define XM_RX_JUMBO_MODE_WIDTH 1
  552. #define XM_INTCLR_MODE_LBN 3
  553. #define XM_INTCLR_MODE_WIDTH 1
  554. #define XM_CORE_RST_LBN 0
  555. #define XM_CORE_RST_WIDTH 1
  556. /* XGMAC transmit configuration */
  557. #define XM_TX_CFG_REG 0x1230
  558. #define XM_IPG_LBN 16
  559. #define XM_IPG_WIDTH 4
  560. #define XM_FCNTL_LBN 10
  561. #define XM_FCNTL_WIDTH 1
  562. #define XM_TXCRC_LBN 8
  563. #define XM_TXCRC_WIDTH 1
  564. #define XM_AUTO_PAD_LBN 5
  565. #define XM_AUTO_PAD_WIDTH 1
  566. #define XM_TX_PRMBL_LBN 2
  567. #define XM_TX_PRMBL_WIDTH 1
  568. #define XM_TXEN_LBN 1
  569. #define XM_TXEN_WIDTH 1
  570. /* XGMAC receive configuration */
  571. #define XM_RX_CFG_REG 0x1240
  572. #define XM_PASS_CRC_ERR_LBN 25
  573. #define XM_PASS_CRC_ERR_WIDTH 1
  574. #define XM_ACPT_ALL_MCAST_LBN 11
  575. #define XM_ACPT_ALL_MCAST_WIDTH 1
  576. #define XM_ACPT_ALL_UCAST_LBN 9
  577. #define XM_ACPT_ALL_UCAST_WIDTH 1
  578. #define XM_AUTO_DEPAD_LBN 8
  579. #define XM_AUTO_DEPAD_WIDTH 1
  580. #define XM_RXEN_LBN 1
  581. #define XM_RXEN_WIDTH 1
  582. /* XGMAC management interrupt mask register */
  583. #define XM_MGT_INT_MSK_REG_B0 0x1250
  584. #define XM_MSK_PRMBLE_ERR_LBN 2
  585. #define XM_MSK_PRMBLE_ERR_WIDTH 1
  586. #define XM_MSK_RMTFLT_LBN 1
  587. #define XM_MSK_RMTFLT_WIDTH 1
  588. #define XM_MSK_LCLFLT_LBN 0
  589. #define XM_MSK_LCLFLT_WIDTH 1
  590. /* XGMAC flow control register */
  591. #define XM_FC_REG 0x1270
  592. #define XM_PAUSE_TIME_LBN 16
  593. #define XM_PAUSE_TIME_WIDTH 16
  594. #define XM_DIS_FCNTL_LBN 0
  595. #define XM_DIS_FCNTL_WIDTH 1
  596. /* XGMAC pause time count register */
  597. #define XM_PAUSE_TIME_REG 0x1290
  598. /* XGMAC transmit parameter register */
  599. #define XM_TX_PARAM_REG 0x012d0
  600. #define XM_TX_JUMBO_MODE_LBN 31
  601. #define XM_TX_JUMBO_MODE_WIDTH 1
  602. #define XM_MAX_TX_FRM_SIZE_LBN 16
  603. #define XM_MAX_TX_FRM_SIZE_WIDTH 14
  604. /* XGMAC receive parameter register */
  605. #define XM_RX_PARAM_REG 0x12e0
  606. #define XM_MAX_RX_FRM_SIZE_LBN 0
  607. #define XM_MAX_RX_FRM_SIZE_WIDTH 14
  608. /* XGMAC management interrupt status register */
  609. #define XM_MGT_INT_REG_B0 0x12f0
  610. #define XM_PRMBLE_ERR 2
  611. #define XM_PRMBLE_WIDTH 1
  612. #define XM_RMTFLT_LBN 1
  613. #define XM_RMTFLT_WIDTH 1
  614. #define XM_LCLFLT_LBN 0
  615. #define XM_LCLFLT_WIDTH 1
  616. /* XGXS/XAUI powerdown/reset register */
  617. #define XX_PWR_RST_REG 0x1300
  618. #define XX_SD_RST_ACT_LBN 16
  619. #define XX_SD_RST_ACT_WIDTH 1
  620. #define XX_PWRDND_EN_LBN 15
  621. #define XX_PWRDND_EN_WIDTH 1
  622. #define XX_PWRDNC_EN_LBN 14
  623. #define XX_PWRDNC_EN_WIDTH 1
  624. #define XX_PWRDNB_EN_LBN 13
  625. #define XX_PWRDNB_EN_WIDTH 1
  626. #define XX_PWRDNA_EN_LBN 12
  627. #define XX_PWRDNA_EN_WIDTH 1
  628. #define XX_RSTPLLCD_EN_LBN 9
  629. #define XX_RSTPLLCD_EN_WIDTH 1
  630. #define XX_RSTPLLAB_EN_LBN 8
  631. #define XX_RSTPLLAB_EN_WIDTH 1
  632. #define XX_RESETD_EN_LBN 7
  633. #define XX_RESETD_EN_WIDTH 1
  634. #define XX_RESETC_EN_LBN 6
  635. #define XX_RESETC_EN_WIDTH 1
  636. #define XX_RESETB_EN_LBN 5
  637. #define XX_RESETB_EN_WIDTH 1
  638. #define XX_RESETA_EN_LBN 4
  639. #define XX_RESETA_EN_WIDTH 1
  640. #define XX_RSTXGXSRX_EN_LBN 2
  641. #define XX_RSTXGXSRX_EN_WIDTH 1
  642. #define XX_RSTXGXSTX_EN_LBN 1
  643. #define XX_RSTXGXSTX_EN_WIDTH 1
  644. #define XX_RST_XX_EN_LBN 0
  645. #define XX_RST_XX_EN_WIDTH 1
  646. /* XGXS/XAUI powerdown/reset control register */
  647. #define XX_SD_CTL_REG 0x1310
  648. #define XX_HIDRVD_LBN 15
  649. #define XX_HIDRVD_WIDTH 1
  650. #define XX_LODRVD_LBN 14
  651. #define XX_LODRVD_WIDTH 1
  652. #define XX_HIDRVC_LBN 13
  653. #define XX_HIDRVC_WIDTH 1
  654. #define XX_LODRVC_LBN 12
  655. #define XX_LODRVC_WIDTH 1
  656. #define XX_HIDRVB_LBN 11
  657. #define XX_HIDRVB_WIDTH 1
  658. #define XX_LODRVB_LBN 10
  659. #define XX_LODRVB_WIDTH 1
  660. #define XX_HIDRVA_LBN 9
  661. #define XX_HIDRVA_WIDTH 1
  662. #define XX_LODRVA_LBN 8
  663. #define XX_LODRVA_WIDTH 1
  664. #define XX_LPBKD_LBN 3
  665. #define XX_LPBKD_WIDTH 1
  666. #define XX_LPBKC_LBN 2
  667. #define XX_LPBKC_WIDTH 1
  668. #define XX_LPBKB_LBN 1
  669. #define XX_LPBKB_WIDTH 1
  670. #define XX_LPBKA_LBN 0
  671. #define XX_LPBKA_WIDTH 1
  672. #define XX_TXDRV_CTL_REG 0x1320
  673. #define XX_DEQD_LBN 28
  674. #define XX_DEQD_WIDTH 4
  675. #define XX_DEQC_LBN 24
  676. #define XX_DEQC_WIDTH 4
  677. #define XX_DEQB_LBN 20
  678. #define XX_DEQB_WIDTH 4
  679. #define XX_DEQA_LBN 16
  680. #define XX_DEQA_WIDTH 4
  681. #define XX_DTXD_LBN 12
  682. #define XX_DTXD_WIDTH 4
  683. #define XX_DTXC_LBN 8
  684. #define XX_DTXC_WIDTH 4
  685. #define XX_DTXB_LBN 4
  686. #define XX_DTXB_WIDTH 4
  687. #define XX_DTXA_LBN 0
  688. #define XX_DTXA_WIDTH 4
  689. /* XAUI XGXS core status register */
  690. #define XX_CORE_STAT_REG 0x1360
  691. #define XX_FORCE_SIG_LBN 24
  692. #define XX_FORCE_SIG_WIDTH 8
  693. #define XX_FORCE_SIG_DECODE_FORCED 0xff
  694. #define XX_XGXS_LB_EN_LBN 23
  695. #define XX_XGXS_LB_EN_WIDTH 1
  696. #define XX_XGMII_LB_EN_LBN 22
  697. #define XX_XGMII_LB_EN_WIDTH 1
  698. #define XX_ALIGN_DONE_LBN 20
  699. #define XX_ALIGN_DONE_WIDTH 1
  700. #define XX_SYNC_STAT_LBN 16
  701. #define XX_SYNC_STAT_WIDTH 4
  702. #define XX_SYNC_STAT_DECODE_SYNCED 0xf
  703. #define XX_COMMA_DET_LBN 12
  704. #define XX_COMMA_DET_WIDTH 4
  705. #define XX_COMMA_DET_DECODE_DETECTED 0xf
  706. #define XX_COMMA_DET_RESET 0xf
  707. #define XX_CHARERR_LBN 4
  708. #define XX_CHARERR_WIDTH 4
  709. #define XX_CHARERR_RESET 0xf
  710. #define XX_DISPERR_LBN 0
  711. #define XX_DISPERR_WIDTH 4
  712. #define XX_DISPERR_RESET 0xf
  713. /* Receive filter table */
  714. #define RX_FILTER_TBL0 0xF00000
  715. /* Receive descriptor pointer table */
  716. #define RX_DESC_PTR_TBL_KER_A1 0x11800
  717. #define RX_DESC_PTR_TBL_KER_B0 0xF40000
  718. #define RX_DESC_PTR_TBL_KER_P0 0x900
  719. #define RX_ISCSI_DDIG_EN_LBN 88
  720. #define RX_ISCSI_DDIG_EN_WIDTH 1
  721. #define RX_ISCSI_HDIG_EN_LBN 87
  722. #define RX_ISCSI_HDIG_EN_WIDTH 1
  723. #define RX_DESCQ_BUF_BASE_ID_LBN 36
  724. #define RX_DESCQ_BUF_BASE_ID_WIDTH 20
  725. #define RX_DESCQ_EVQ_ID_LBN 24
  726. #define RX_DESCQ_EVQ_ID_WIDTH 12
  727. #define RX_DESCQ_OWNER_ID_LBN 10
  728. #define RX_DESCQ_OWNER_ID_WIDTH 14
  729. #define RX_DESCQ_LABEL_LBN 5
  730. #define RX_DESCQ_LABEL_WIDTH 5
  731. #define RX_DESCQ_SIZE_LBN 3
  732. #define RX_DESCQ_SIZE_WIDTH 2
  733. #define RX_DESCQ_SIZE_4K 3
  734. #define RX_DESCQ_SIZE_2K 2
  735. #define RX_DESCQ_SIZE_1K 1
  736. #define RX_DESCQ_SIZE_512 0
  737. #define RX_DESCQ_TYPE_LBN 2
  738. #define RX_DESCQ_TYPE_WIDTH 1
  739. #define RX_DESCQ_JUMBO_LBN 1
  740. #define RX_DESCQ_JUMBO_WIDTH 1
  741. #define RX_DESCQ_EN_LBN 0
  742. #define RX_DESCQ_EN_WIDTH 1
  743. /* Transmit descriptor pointer table */
  744. #define TX_DESC_PTR_TBL_KER_A1 0x11900
  745. #define TX_DESC_PTR_TBL_KER_B0 0xF50000
  746. #define TX_DESC_PTR_TBL_KER_P0 0xa40
  747. #define TX_NON_IP_DROP_DIS_B0_LBN 91
  748. #define TX_NON_IP_DROP_DIS_B0_WIDTH 1
  749. #define TX_IP_CHKSM_DIS_B0_LBN 90
  750. #define TX_IP_CHKSM_DIS_B0_WIDTH 1
  751. #define TX_TCP_CHKSM_DIS_B0_LBN 89
  752. #define TX_TCP_CHKSM_DIS_B0_WIDTH 1
  753. #define TX_DESCQ_EN_LBN 88
  754. #define TX_DESCQ_EN_WIDTH 1
  755. #define TX_ISCSI_DDIG_EN_LBN 87
  756. #define TX_ISCSI_DDIG_EN_WIDTH 1
  757. #define TX_ISCSI_HDIG_EN_LBN 86
  758. #define TX_ISCSI_HDIG_EN_WIDTH 1
  759. #define TX_DESCQ_BUF_BASE_ID_LBN 36
  760. #define TX_DESCQ_BUF_BASE_ID_WIDTH 20
  761. #define TX_DESCQ_EVQ_ID_LBN 24
  762. #define TX_DESCQ_EVQ_ID_WIDTH 12
  763. #define TX_DESCQ_OWNER_ID_LBN 10
  764. #define TX_DESCQ_OWNER_ID_WIDTH 14
  765. #define TX_DESCQ_LABEL_LBN 5
  766. #define TX_DESCQ_LABEL_WIDTH 5
  767. #define TX_DESCQ_SIZE_LBN 3
  768. #define TX_DESCQ_SIZE_WIDTH 2
  769. #define TX_DESCQ_SIZE_4K 3
  770. #define TX_DESCQ_SIZE_2K 2
  771. #define TX_DESCQ_SIZE_1K 1
  772. #define TX_DESCQ_SIZE_512 0
  773. #define TX_DESCQ_TYPE_LBN 1
  774. #define TX_DESCQ_TYPE_WIDTH 2
  775. /* Event queue pointer */
  776. #define EVQ_PTR_TBL_KER_A1 0x11a00
  777. #define EVQ_PTR_TBL_KER_B0 0xf60000
  778. #define EVQ_PTR_TBL_KER_P0 0x500
  779. #define EVQ_EN_LBN 23
  780. #define EVQ_EN_WIDTH 1
  781. #define EVQ_SIZE_LBN 20
  782. #define EVQ_SIZE_WIDTH 3
  783. #define EVQ_SIZE_32K 6
  784. #define EVQ_SIZE_16K 5
  785. #define EVQ_SIZE_8K 4
  786. #define EVQ_SIZE_4K 3
  787. #define EVQ_SIZE_2K 2
  788. #define EVQ_SIZE_1K 1
  789. #define EVQ_SIZE_512 0
  790. #define EVQ_BUF_BASE_ID_LBN 0
  791. #define EVQ_BUF_BASE_ID_WIDTH 20
  792. /* Event queue read pointer */
  793. #define EVQ_RPTR_REG_KER_A1 0x11b00
  794. #define EVQ_RPTR_REG_KER_B0 0xfa0000
  795. #define EVQ_RPTR_REG_KER_DWORD (EVQ_RPTR_REG_KER + 0)
  796. #define EVQ_RPTR_DWORD_LBN 0
  797. #define EVQ_RPTR_DWORD_WIDTH 14
  798. /* RSS indirection table */
  799. #define RX_RSS_INDIR_TBL_B0 0xFB0000
  800. #define RX_RSS_INDIR_ENT_B0_LBN 0
  801. #define RX_RSS_INDIR_ENT_B0_WIDTH 6
  802. /* Special buffer descriptors (full-mode) */
  803. #define BUF_FULL_TBL_KER_A1 0x8000
  804. #define BUF_FULL_TBL_KER_B0 0x800000
  805. #define IP_DAT_BUF_SIZE_LBN 50
  806. #define IP_DAT_BUF_SIZE_WIDTH 1
  807. #define IP_DAT_BUF_SIZE_8K 1
  808. #define IP_DAT_BUF_SIZE_4K 0
  809. #define BUF_ADR_REGION_LBN 48
  810. #define BUF_ADR_REGION_WIDTH 2
  811. #define BUF_ADR_FBUF_LBN 14
  812. #define BUF_ADR_FBUF_WIDTH 34
  813. #define BUF_OWNER_ID_FBUF_LBN 0
  814. #define BUF_OWNER_ID_FBUF_WIDTH 14
  815. /* Transmit descriptor */
  816. #define TX_KER_PORT_LBN 63
  817. #define TX_KER_PORT_WIDTH 1
  818. #define TX_KER_CONT_LBN 62
  819. #define TX_KER_CONT_WIDTH 1
  820. #define TX_KER_BYTE_CNT_LBN 48
  821. #define TX_KER_BYTE_CNT_WIDTH 14
  822. #define TX_KER_BUF_REGION_LBN 46
  823. #define TX_KER_BUF_REGION_WIDTH 2
  824. #define TX_KER_BUF_REGION0_DECODE 0
  825. #define TX_KER_BUF_REGION1_DECODE 1
  826. #define TX_KER_BUF_REGION2_DECODE 2
  827. #define TX_KER_BUF_REGION3_DECODE 3
  828. #define TX_KER_BUF_ADR_LBN 0
  829. #define TX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  830. /* Receive descriptor */
  831. #define RX_KER_BUF_SIZE_LBN 48
  832. #define RX_KER_BUF_SIZE_WIDTH 14
  833. #define RX_KER_BUF_REGION_LBN 46
  834. #define RX_KER_BUF_REGION_WIDTH 2
  835. #define RX_KER_BUF_REGION0_DECODE 0
  836. #define RX_KER_BUF_REGION1_DECODE 1
  837. #define RX_KER_BUF_REGION2_DECODE 2
  838. #define RX_KER_BUF_REGION3_DECODE 3
  839. #define RX_KER_BUF_ADR_LBN 0
  840. #define RX_KER_BUF_ADR_WIDTH EFX_DMA_TYPE_WIDTH(46)
  841. /**************************************************************************
  842. *
  843. * Falcon events
  844. *
  845. **************************************************************************
  846. */
  847. /* Event queue entries */
  848. #define EV_CODE_LBN 60
  849. #define EV_CODE_WIDTH 4
  850. #define RX_IP_EV_DECODE 0
  851. #define TX_IP_EV_DECODE 2
  852. #define DRIVER_EV_DECODE 5
  853. #define GLOBAL_EV_DECODE 6
  854. #define DRV_GEN_EV_DECODE 7
  855. #define WHOLE_EVENT_LBN 0
  856. #define WHOLE_EVENT_WIDTH 64
  857. /* Receive events */
  858. #define RX_EV_PKT_OK_LBN 56
  859. #define RX_EV_PKT_OK_WIDTH 1
  860. #define RX_EV_PAUSE_FRM_ERR_LBN 55
  861. #define RX_EV_PAUSE_FRM_ERR_WIDTH 1
  862. #define RX_EV_BUF_OWNER_ID_ERR_LBN 54
  863. #define RX_EV_BUF_OWNER_ID_ERR_WIDTH 1
  864. #define RX_EV_IF_FRAG_ERR_LBN 53
  865. #define RX_EV_IF_FRAG_ERR_WIDTH 1
  866. #define RX_EV_IP_HDR_CHKSUM_ERR_LBN 52
  867. #define RX_EV_IP_HDR_CHKSUM_ERR_WIDTH 1
  868. #define RX_EV_TCP_UDP_CHKSUM_ERR_LBN 51
  869. #define RX_EV_TCP_UDP_CHKSUM_ERR_WIDTH 1
  870. #define RX_EV_ETH_CRC_ERR_LBN 50
  871. #define RX_EV_ETH_CRC_ERR_WIDTH 1
  872. #define RX_EV_FRM_TRUNC_LBN 49
  873. #define RX_EV_FRM_TRUNC_WIDTH 1
  874. #define RX_EV_DRIB_NIB_LBN 48
  875. #define RX_EV_DRIB_NIB_WIDTH 1
  876. #define RX_EV_TOBE_DISC_LBN 47
  877. #define RX_EV_TOBE_DISC_WIDTH 1
  878. #define RX_EV_PKT_TYPE_LBN 44
  879. #define RX_EV_PKT_TYPE_WIDTH 3
  880. #define RX_EV_PKT_TYPE_ETH_DECODE 0
  881. #define RX_EV_PKT_TYPE_LLC_DECODE 1
  882. #define RX_EV_PKT_TYPE_JUMBO_DECODE 2
  883. #define RX_EV_PKT_TYPE_VLAN_DECODE 3
  884. #define RX_EV_PKT_TYPE_VLAN_LLC_DECODE 4
  885. #define RX_EV_PKT_TYPE_VLAN_JUMBO_DECODE 5
  886. #define RX_EV_HDR_TYPE_LBN 42
  887. #define RX_EV_HDR_TYPE_WIDTH 2
  888. #define RX_EV_HDR_TYPE_TCP_IPV4_DECODE 0
  889. #define RX_EV_HDR_TYPE_UDP_IPV4_DECODE 1
  890. #define RX_EV_HDR_TYPE_OTHER_IP_DECODE 2
  891. #define RX_EV_HDR_TYPE_NON_IP_DECODE 3
  892. #define RX_EV_HDR_TYPE_HAS_CHECKSUMS(hdr_type) \
  893. ((hdr_type) <= RX_EV_HDR_TYPE_UDP_IPV4_DECODE)
  894. #define RX_EV_MCAST_HASH_MATCH_LBN 40
  895. #define RX_EV_MCAST_HASH_MATCH_WIDTH 1
  896. #define RX_EV_MCAST_PKT_LBN 39
  897. #define RX_EV_MCAST_PKT_WIDTH 1
  898. #define RX_EV_Q_LABEL_LBN 32
  899. #define RX_EV_Q_LABEL_WIDTH 5
  900. #define RX_EV_JUMBO_CONT_LBN 31
  901. #define RX_EV_JUMBO_CONT_WIDTH 1
  902. #define RX_EV_BYTE_CNT_LBN 16
  903. #define RX_EV_BYTE_CNT_WIDTH 14
  904. #define RX_EV_SOP_LBN 15
  905. #define RX_EV_SOP_WIDTH 1
  906. #define RX_EV_DESC_PTR_LBN 0
  907. #define RX_EV_DESC_PTR_WIDTH 12
  908. /* Transmit events */
  909. #define TX_EV_PKT_ERR_LBN 38
  910. #define TX_EV_PKT_ERR_WIDTH 1
  911. #define TX_EV_Q_LABEL_LBN 32
  912. #define TX_EV_Q_LABEL_WIDTH 5
  913. #define TX_EV_WQ_FF_FULL_LBN 15
  914. #define TX_EV_WQ_FF_FULL_WIDTH 1
  915. #define TX_EV_COMP_LBN 12
  916. #define TX_EV_COMP_WIDTH 1
  917. #define TX_EV_DESC_PTR_LBN 0
  918. #define TX_EV_DESC_PTR_WIDTH 12
  919. /* Driver events */
  920. #define DRIVER_EV_SUB_CODE_LBN 56
  921. #define DRIVER_EV_SUB_CODE_WIDTH 4
  922. #define DRIVER_EV_SUB_DATA_LBN 0
  923. #define DRIVER_EV_SUB_DATA_WIDTH 14
  924. #define TX_DESCQ_FLS_DONE_EV_DECODE 0
  925. #define RX_DESCQ_FLS_DONE_EV_DECODE 1
  926. #define EVQ_INIT_DONE_EV_DECODE 2
  927. #define EVQ_NOT_EN_EV_DECODE 3
  928. #define RX_DESCQ_FLSFF_OVFL_EV_DECODE 4
  929. #define SRM_UPD_DONE_EV_DECODE 5
  930. #define WAKE_UP_EV_DECODE 6
  931. #define TX_PKT_NON_TCP_UDP_DECODE 9
  932. #define TIMER_EV_DECODE 10
  933. #define RX_RECOVERY_EV_DECODE 11
  934. #define RX_DSC_ERROR_EV_DECODE 14
  935. #define TX_DSC_ERROR_EV_DECODE 15
  936. #define DRIVER_EV_TX_DESCQ_ID_LBN 0
  937. #define DRIVER_EV_TX_DESCQ_ID_WIDTH 12
  938. #define DRIVER_EV_RX_FLUSH_FAIL_LBN 12
  939. #define DRIVER_EV_RX_FLUSH_FAIL_WIDTH 1
  940. #define DRIVER_EV_RX_DESCQ_ID_LBN 0
  941. #define DRIVER_EV_RX_DESCQ_ID_WIDTH 12
  942. #define SRM_CLR_EV_DECODE 0
  943. #define SRM_UPD_EV_DECODE 1
  944. #define SRM_ILLCLR_EV_DECODE 2
  945. /* Global events */
  946. #define RX_RECOVERY_B0_LBN 12
  947. #define RX_RECOVERY_B0_WIDTH 1
  948. #define XG_MNT_INTR_B0_LBN 11
  949. #define XG_MNT_INTR_B0_WIDTH 1
  950. #define RX_RECOVERY_A1_LBN 11
  951. #define RX_RECOVERY_A1_WIDTH 1
  952. #define XFP_PHY_INTR_LBN 10
  953. #define XFP_PHY_INTR_WIDTH 1
  954. #define XG_PHY_INTR_LBN 9
  955. #define XG_PHY_INTR_WIDTH 1
  956. #define G_PHY1_INTR_LBN 8
  957. #define G_PHY1_INTR_WIDTH 1
  958. #define G_PHY0_INTR_LBN 7
  959. #define G_PHY0_INTR_WIDTH 1
  960. /* Driver-generated test events */
  961. #define EVQ_MAGIC_LBN 0
  962. #define EVQ_MAGIC_WIDTH 32
  963. /**************************************************************************
  964. *
  965. * Falcon MAC stats
  966. *
  967. **************************************************************************
  968. *
  969. */
  970. #define GRxGoodOct_offset 0x0
  971. #define GRxGoodOct_WIDTH 48
  972. #define GRxBadOct_offset 0x8
  973. #define GRxBadOct_WIDTH 48
  974. #define GRxMissPkt_offset 0x10
  975. #define GRxMissPkt_WIDTH 32
  976. #define GRxFalseCRS_offset 0x14
  977. #define GRxFalseCRS_WIDTH 32
  978. #define GRxPausePkt_offset 0x18
  979. #define GRxPausePkt_WIDTH 32
  980. #define GRxBadPkt_offset 0x1C
  981. #define GRxBadPkt_WIDTH 32
  982. #define GRxUcastPkt_offset 0x20
  983. #define GRxUcastPkt_WIDTH 32
  984. #define GRxMcastPkt_offset 0x24
  985. #define GRxMcastPkt_WIDTH 32
  986. #define GRxBcastPkt_offset 0x28
  987. #define GRxBcastPkt_WIDTH 32
  988. #define GRxGoodLt64Pkt_offset 0x2C
  989. #define GRxGoodLt64Pkt_WIDTH 32
  990. #define GRxBadLt64Pkt_offset 0x30
  991. #define GRxBadLt64Pkt_WIDTH 32
  992. #define GRx64Pkt_offset 0x34
  993. #define GRx64Pkt_WIDTH 32
  994. #define GRx65to127Pkt_offset 0x38
  995. #define GRx65to127Pkt_WIDTH 32
  996. #define GRx128to255Pkt_offset 0x3C
  997. #define GRx128to255Pkt_WIDTH 32
  998. #define GRx256to511Pkt_offset 0x40
  999. #define GRx256to511Pkt_WIDTH 32
  1000. #define GRx512to1023Pkt_offset 0x44
  1001. #define GRx512to1023Pkt_WIDTH 32
  1002. #define GRx1024to15xxPkt_offset 0x48
  1003. #define GRx1024to15xxPkt_WIDTH 32
  1004. #define GRx15xxtoJumboPkt_offset 0x4C
  1005. #define GRx15xxtoJumboPkt_WIDTH 32
  1006. #define GRxGtJumboPkt_offset 0x50
  1007. #define GRxGtJumboPkt_WIDTH 32
  1008. #define GRxFcsErr64to15xxPkt_offset 0x54
  1009. #define GRxFcsErr64to15xxPkt_WIDTH 32
  1010. #define GRxFcsErr15xxtoJumboPkt_offset 0x58
  1011. #define GRxFcsErr15xxtoJumboPkt_WIDTH 32
  1012. #define GRxFcsErrGtJumboPkt_offset 0x5C
  1013. #define GRxFcsErrGtJumboPkt_WIDTH 32
  1014. #define GTxGoodBadOct_offset 0x80
  1015. #define GTxGoodBadOct_WIDTH 48
  1016. #define GTxGoodOct_offset 0x88
  1017. #define GTxGoodOct_WIDTH 48
  1018. #define GTxSglColPkt_offset 0x90
  1019. #define GTxSglColPkt_WIDTH 32
  1020. #define GTxMultColPkt_offset 0x94
  1021. #define GTxMultColPkt_WIDTH 32
  1022. #define GTxExColPkt_offset 0x98
  1023. #define GTxExColPkt_WIDTH 32
  1024. #define GTxDefPkt_offset 0x9C
  1025. #define GTxDefPkt_WIDTH 32
  1026. #define GTxLateCol_offset 0xA0
  1027. #define GTxLateCol_WIDTH 32
  1028. #define GTxExDefPkt_offset 0xA4
  1029. #define GTxExDefPkt_WIDTH 32
  1030. #define GTxPausePkt_offset 0xA8
  1031. #define GTxPausePkt_WIDTH 32
  1032. #define GTxBadPkt_offset 0xAC
  1033. #define GTxBadPkt_WIDTH 32
  1034. #define GTxUcastPkt_offset 0xB0
  1035. #define GTxUcastPkt_WIDTH 32
  1036. #define GTxMcastPkt_offset 0xB4
  1037. #define GTxMcastPkt_WIDTH 32
  1038. #define GTxBcastPkt_offset 0xB8
  1039. #define GTxBcastPkt_WIDTH 32
  1040. #define GTxLt64Pkt_offset 0xBC
  1041. #define GTxLt64Pkt_WIDTH 32
  1042. #define GTx64Pkt_offset 0xC0
  1043. #define GTx64Pkt_WIDTH 32
  1044. #define GTx65to127Pkt_offset 0xC4
  1045. #define GTx65to127Pkt_WIDTH 32
  1046. #define GTx128to255Pkt_offset 0xC8
  1047. #define GTx128to255Pkt_WIDTH 32
  1048. #define GTx256to511Pkt_offset 0xCC
  1049. #define GTx256to511Pkt_WIDTH 32
  1050. #define GTx512to1023Pkt_offset 0xD0
  1051. #define GTx512to1023Pkt_WIDTH 32
  1052. #define GTx1024to15xxPkt_offset 0xD4
  1053. #define GTx1024to15xxPkt_WIDTH 32
  1054. #define GTx15xxtoJumboPkt_offset 0xD8
  1055. #define GTx15xxtoJumboPkt_WIDTH 32
  1056. #define GTxGtJumboPkt_offset 0xDC
  1057. #define GTxGtJumboPkt_WIDTH 32
  1058. #define GTxNonTcpUdpPkt_offset 0xE0
  1059. #define GTxNonTcpUdpPkt_WIDTH 16
  1060. #define GTxMacSrcErrPkt_offset 0xE4
  1061. #define GTxMacSrcErrPkt_WIDTH 16
  1062. #define GTxIpSrcErrPkt_offset 0xE8
  1063. #define GTxIpSrcErrPkt_WIDTH 16
  1064. #define GDmaDone_offset 0xEC
  1065. #define GDmaDone_WIDTH 32
  1066. #define XgRxOctets_offset 0x0
  1067. #define XgRxOctets_WIDTH 48
  1068. #define XgRxOctetsOK_offset 0x8
  1069. #define XgRxOctetsOK_WIDTH 48
  1070. #define XgRxPkts_offset 0x10
  1071. #define XgRxPkts_WIDTH 32
  1072. #define XgRxPktsOK_offset 0x14
  1073. #define XgRxPktsOK_WIDTH 32
  1074. #define XgRxBroadcastPkts_offset 0x18
  1075. #define XgRxBroadcastPkts_WIDTH 32
  1076. #define XgRxMulticastPkts_offset 0x1C
  1077. #define XgRxMulticastPkts_WIDTH 32
  1078. #define XgRxUnicastPkts_offset 0x20
  1079. #define XgRxUnicastPkts_WIDTH 32
  1080. #define XgRxUndersizePkts_offset 0x24
  1081. #define XgRxUndersizePkts_WIDTH 32
  1082. #define XgRxOversizePkts_offset 0x28
  1083. #define XgRxOversizePkts_WIDTH 32
  1084. #define XgRxJabberPkts_offset 0x2C
  1085. #define XgRxJabberPkts_WIDTH 32
  1086. #define XgRxUndersizeFCSerrorPkts_offset 0x30
  1087. #define XgRxUndersizeFCSerrorPkts_WIDTH 32
  1088. #define XgRxDropEvents_offset 0x34
  1089. #define XgRxDropEvents_WIDTH 32
  1090. #define XgRxFCSerrorPkts_offset 0x38
  1091. #define XgRxFCSerrorPkts_WIDTH 32
  1092. #define XgRxAlignError_offset 0x3C
  1093. #define XgRxAlignError_WIDTH 32
  1094. #define XgRxSymbolError_offset 0x40
  1095. #define XgRxSymbolError_WIDTH 32
  1096. #define XgRxInternalMACError_offset 0x44
  1097. #define XgRxInternalMACError_WIDTH 32
  1098. #define XgRxControlPkts_offset 0x48
  1099. #define XgRxControlPkts_WIDTH 32
  1100. #define XgRxPausePkts_offset 0x4C
  1101. #define XgRxPausePkts_WIDTH 32
  1102. #define XgRxPkts64Octets_offset 0x50
  1103. #define XgRxPkts64Octets_WIDTH 32
  1104. #define XgRxPkts65to127Octets_offset 0x54
  1105. #define XgRxPkts65to127Octets_WIDTH 32
  1106. #define XgRxPkts128to255Octets_offset 0x58
  1107. #define XgRxPkts128to255Octets_WIDTH 32
  1108. #define XgRxPkts256to511Octets_offset 0x5C
  1109. #define XgRxPkts256to511Octets_WIDTH 32
  1110. #define XgRxPkts512to1023Octets_offset 0x60
  1111. #define XgRxPkts512to1023Octets_WIDTH 32
  1112. #define XgRxPkts1024to15xxOctets_offset 0x64
  1113. #define XgRxPkts1024to15xxOctets_WIDTH 32
  1114. #define XgRxPkts15xxtoMaxOctets_offset 0x68
  1115. #define XgRxPkts15xxtoMaxOctets_WIDTH 32
  1116. #define XgRxLengthError_offset 0x6C
  1117. #define XgRxLengthError_WIDTH 32
  1118. #define XgTxPkts_offset 0x80
  1119. #define XgTxPkts_WIDTH 32
  1120. #define XgTxOctets_offset 0x88
  1121. #define XgTxOctets_WIDTH 48
  1122. #define XgTxMulticastPkts_offset 0x90
  1123. #define XgTxMulticastPkts_WIDTH 32
  1124. #define XgTxBroadcastPkts_offset 0x94
  1125. #define XgTxBroadcastPkts_WIDTH 32
  1126. #define XgTxUnicastPkts_offset 0x98
  1127. #define XgTxUnicastPkts_WIDTH 32
  1128. #define XgTxControlPkts_offset 0x9C
  1129. #define XgTxControlPkts_WIDTH 32
  1130. #define XgTxPausePkts_offset 0xA0
  1131. #define XgTxPausePkts_WIDTH 32
  1132. #define XgTxPkts64Octets_offset 0xA4
  1133. #define XgTxPkts64Octets_WIDTH 32
  1134. #define XgTxPkts65to127Octets_offset 0xA8
  1135. #define XgTxPkts65to127Octets_WIDTH 32
  1136. #define XgTxPkts128to255Octets_offset 0xAC
  1137. #define XgTxPkts128to255Octets_WIDTH 32
  1138. #define XgTxPkts256to511Octets_offset 0xB0
  1139. #define XgTxPkts256to511Octets_WIDTH 32
  1140. #define XgTxPkts512to1023Octets_offset 0xB4
  1141. #define XgTxPkts512to1023Octets_WIDTH 32
  1142. #define XgTxPkts1024to15xxOctets_offset 0xB8
  1143. #define XgTxPkts1024to15xxOctets_WIDTH 32
  1144. #define XgTxPkts1519toMaxOctets_offset 0xBC
  1145. #define XgTxPkts1519toMaxOctets_WIDTH 32
  1146. #define XgTxUndersizePkts_offset 0xC0
  1147. #define XgTxUndersizePkts_WIDTH 32
  1148. #define XgTxOversizePkts_offset 0xC4
  1149. #define XgTxOversizePkts_WIDTH 32
  1150. #define XgTxNonTcpUdpPkt_offset 0xC8
  1151. #define XgTxNonTcpUdpPkt_WIDTH 16
  1152. #define XgTxMacSrcErrPkt_offset 0xCC
  1153. #define XgTxMacSrcErrPkt_WIDTH 16
  1154. #define XgTxIpSrcErrPkt_offset 0xD0
  1155. #define XgTxIpSrcErrPkt_WIDTH 16
  1156. #define XgDmaDone_offset 0xD4
  1157. #define FALCON_STATS_NOT_DONE 0x00000000
  1158. #define FALCON_STATS_DONE 0xffffffff
  1159. /* Interrupt status register bits */
  1160. #define FATAL_INT_LBN 64
  1161. #define FATAL_INT_WIDTH 1
  1162. #define INT_EVQS_LBN 40
  1163. #define INT_EVQS_WIDTH 4
  1164. /**************************************************************************
  1165. *
  1166. * Falcon non-volatile configuration
  1167. *
  1168. **************************************************************************
  1169. */
  1170. /* Board configuration v2 (v1 is obsolete; later versions are compatible) */
  1171. struct falcon_nvconfig_board_v2 {
  1172. __le16 nports;
  1173. u8 port0_phy_addr;
  1174. u8 port0_phy_type;
  1175. u8 port1_phy_addr;
  1176. u8 port1_phy_type;
  1177. __le16 asic_sub_revision;
  1178. __le16 board_revision;
  1179. } __packed;
  1180. /* Board configuration v3 extra information */
  1181. struct falcon_nvconfig_board_v3 {
  1182. __le32 spi_device_type[2];
  1183. } __packed;
  1184. /* Bit numbers for spi_device_type */
  1185. #define SPI_DEV_TYPE_SIZE_LBN 0
  1186. #define SPI_DEV_TYPE_SIZE_WIDTH 5
  1187. #define SPI_DEV_TYPE_ADDR_LEN_LBN 6
  1188. #define SPI_DEV_TYPE_ADDR_LEN_WIDTH 2
  1189. #define SPI_DEV_TYPE_ERASE_CMD_LBN 8
  1190. #define SPI_DEV_TYPE_ERASE_CMD_WIDTH 8
  1191. #define SPI_DEV_TYPE_ERASE_SIZE_LBN 16
  1192. #define SPI_DEV_TYPE_ERASE_SIZE_WIDTH 5
  1193. #define SPI_DEV_TYPE_BLOCK_SIZE_LBN 24
  1194. #define SPI_DEV_TYPE_BLOCK_SIZE_WIDTH 5
  1195. #define SPI_DEV_TYPE_FIELD(type, field) \
  1196. (((type) >> EFX_LOW_BIT(field)) & EFX_MASK32(EFX_WIDTH(field)))
  1197. #define NVCONFIG_OFFSET 0x300
  1198. #define NVCONFIG_BOARD_MAGIC_NUM 0xFA1C
  1199. struct falcon_nvconfig {
  1200. efx_oword_t ee_vpd_cfg_reg; /* 0x300 */
  1201. u8 mac_address[2][8]; /* 0x310 */
  1202. efx_oword_t pcie_sd_ctl0123_reg; /* 0x320 */
  1203. efx_oword_t pcie_sd_ctl45_reg; /* 0x330 */
  1204. efx_oword_t pcie_pcs_ctl_stat_reg; /* 0x340 */
  1205. efx_oword_t hw_init_reg; /* 0x350 */
  1206. efx_oword_t nic_stat_reg; /* 0x360 */
  1207. efx_oword_t glb_ctl_reg; /* 0x370 */
  1208. efx_oword_t srm_cfg_reg; /* 0x380 */
  1209. efx_oword_t spare_reg; /* 0x390 */
  1210. __le16 board_magic_num; /* 0x3A0 */
  1211. __le16 board_struct_ver;
  1212. __le16 board_checksum;
  1213. struct falcon_nvconfig_board_v2 board_v2;
  1214. efx_oword_t ee_base_page_reg; /* 0x3B0 */
  1215. struct falcon_nvconfig_board_v3 board_v3;
  1216. } __packed;
  1217. #endif /* EFX_FALCON_HWDEFS_H */