netxen_nic_hw.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define MS_WIN(addr) (addr & 0x0ffc0000)
  32. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  33. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  34. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  35. #define CRB_WINDOW_2M (0x130060)
  36. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  37. #define CRB_INDIRECT_2M (0x1e0000UL)
  38. #ifndef readq
  39. static inline u64 readq(void __iomem *addr)
  40. {
  41. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  42. }
  43. #endif
  44. #ifndef writeq
  45. static inline void writeq(u64 val, void __iomem *addr)
  46. {
  47. writel(((u32) (val)), (addr));
  48. writel(((u32) (val >> 32)), (addr + 4));
  49. }
  50. #endif
  51. #define ADDR_IN_RANGE(addr, low, high) \
  52. (((addr) < (high)) && ((addr) >= (low)))
  53. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  54. ((adapter)->ahw.pci_base0 + (off))
  55. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  56. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  57. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  58. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  59. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  60. unsigned long off)
  61. {
  62. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  63. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  64. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  65. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  66. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  67. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  68. return NULL;
  69. }
  70. static crb_128M_2M_block_map_t
  71. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  72. {{{0, 0, 0, 0} } }, /* 0: PCI */
  73. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  74. {1, 0x0110000, 0x0120000, 0x130000},
  75. {1, 0x0120000, 0x0122000, 0x124000},
  76. {1, 0x0130000, 0x0132000, 0x126000},
  77. {1, 0x0140000, 0x0142000, 0x128000},
  78. {1, 0x0150000, 0x0152000, 0x12a000},
  79. {1, 0x0160000, 0x0170000, 0x110000},
  80. {1, 0x0170000, 0x0172000, 0x12e000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {1, 0x01e0000, 0x01e0800, 0x122000},
  88. {0, 0x0000000, 0x0000000, 0x000000} } },
  89. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  90. {{{0, 0, 0, 0} } }, /* 3: */
  91. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  92. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  93. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  94. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  95. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  111. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  127. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  143. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  159. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  160. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  161. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  162. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  163. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  164. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  165. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  166. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  167. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  168. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  169. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  170. {{{0, 0, 0, 0} } }, /* 23: */
  171. {{{0, 0, 0, 0} } }, /* 24: */
  172. {{{0, 0, 0, 0} } }, /* 25: */
  173. {{{0, 0, 0, 0} } }, /* 26: */
  174. {{{0, 0, 0, 0} } }, /* 27: */
  175. {{{0, 0, 0, 0} } }, /* 28: */
  176. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  177. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  178. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  179. {{{0} } }, /* 32: PCI */
  180. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  181. {1, 0x2110000, 0x2120000, 0x130000},
  182. {1, 0x2120000, 0x2122000, 0x124000},
  183. {1, 0x2130000, 0x2132000, 0x126000},
  184. {1, 0x2140000, 0x2142000, 0x128000},
  185. {1, 0x2150000, 0x2152000, 0x12a000},
  186. {1, 0x2160000, 0x2170000, 0x110000},
  187. {1, 0x2170000, 0x2172000, 0x12e000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {0, 0x0000000, 0x0000000, 0x000000},
  190. {0, 0x0000000, 0x0000000, 0x000000},
  191. {0, 0x0000000, 0x0000000, 0x000000},
  192. {0, 0x0000000, 0x0000000, 0x000000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000} } },
  196. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  197. {{{0} } }, /* 35: */
  198. {{{0} } }, /* 36: */
  199. {{{0} } }, /* 37: */
  200. {{{0} } }, /* 38: */
  201. {{{0} } }, /* 39: */
  202. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  203. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  204. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  205. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  206. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  207. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  208. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  209. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  210. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  211. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  212. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  213. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  214. {{{0} } }, /* 52: */
  215. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  216. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  217. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  218. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  219. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  220. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  221. {{{0} } }, /* 59: I2C0 */
  222. {{{0} } }, /* 60: I2C1 */
  223. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  224. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  225. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  226. };
  227. /*
  228. * top 12 bits of crb internal address (hub, agent)
  229. */
  230. static unsigned crb_hub_agt[64] =
  231. {
  232. 0,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  236. 0,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  259. 0,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  264. 0,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  267. 0,
  268. 0,
  269. 0,
  270. 0,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  273. 0,
  274. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  284. 0,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  287. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  289. 0,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  292. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  293. 0,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  295. 0,
  296. };
  297. /* PCI Windowing for DDR regions. */
  298. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  299. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  300. int
  301. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  302. {
  303. int done = 0, timeout = 0;
  304. while (!done) {
  305. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  306. if (done == 1)
  307. break;
  308. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  309. return -1;
  310. msleep(1);
  311. }
  312. if (id_reg)
  313. NXWR32(adapter, id_reg, adapter->portnum);
  314. return 0;
  315. }
  316. void
  317. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  318. {
  319. int val;
  320. val = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  321. }
  322. int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  323. {
  324. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  325. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  326. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  327. }
  328. return 0;
  329. }
  330. /* Disable an XG interface */
  331. int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  332. {
  333. __u32 mac_cfg;
  334. u32 port = adapter->physical_port;
  335. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  336. return 0;
  337. if (port > NETXEN_NIU_MAX_XG_PORTS)
  338. return -EINVAL;
  339. mac_cfg = 0;
  340. if (NXWR32(adapter,
  341. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  342. return -EIO;
  343. return 0;
  344. }
  345. #define NETXEN_UNICAST_ADDR(port, index) \
  346. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  347. #define NETXEN_MCAST_ADDR(port, index) \
  348. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  349. #define MAC_HI(addr) \
  350. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  351. #define MAC_LO(addr) \
  352. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  353. int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  354. {
  355. u32 mac_cfg;
  356. u32 cnt = 0;
  357. __u32 reg = 0x0200;
  358. u32 port = adapter->physical_port;
  359. u16 board_type = adapter->ahw.board_type;
  360. if (port > NETXEN_NIU_MAX_XG_PORTS)
  361. return -EINVAL;
  362. mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
  363. mac_cfg &= ~0x4;
  364. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  365. if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
  366. (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
  367. reg = (0x20 << port);
  368. NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
  369. mdelay(10);
  370. while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
  371. mdelay(10);
  372. if (cnt < 20) {
  373. reg = NXRD32(adapter,
  374. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  375. if (mode == NETXEN_NIU_PROMISC_MODE)
  376. reg = (reg | 0x2000UL);
  377. else
  378. reg = (reg & ~0x2000UL);
  379. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  380. reg = (reg | 0x1000UL);
  381. else
  382. reg = (reg & ~0x1000UL);
  383. NXWR32(adapter,
  384. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  385. }
  386. mac_cfg |= 0x4;
  387. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  388. return 0;
  389. }
  390. int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  391. {
  392. u32 mac_hi, mac_lo;
  393. u32 reg_hi, reg_lo;
  394. u8 phy = adapter->physical_port;
  395. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  396. return -EINVAL;
  397. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  398. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  399. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  400. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  401. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  402. /* write twice to flush */
  403. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  404. return -EIO;
  405. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  406. return -EIO;
  407. return 0;
  408. }
  409. static int
  410. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  411. {
  412. u32 val = 0;
  413. u16 port = adapter->physical_port;
  414. u8 *addr = adapter->mac_addr;
  415. if (adapter->mc_enabled)
  416. return 0;
  417. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  418. val |= (1UL << (28+port));
  419. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  420. /* add broadcast addr to filter */
  421. val = 0xffffff;
  422. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  423. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  424. /* add station addr to filter */
  425. val = MAC_HI(addr);
  426. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  427. val = MAC_LO(addr);
  428. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  429. adapter->mc_enabled = 1;
  430. return 0;
  431. }
  432. static int
  433. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  434. {
  435. u32 val = 0;
  436. u16 port = adapter->physical_port;
  437. u8 *addr = adapter->mac_addr;
  438. if (!adapter->mc_enabled)
  439. return 0;
  440. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  441. val &= ~(1UL << (28+port));
  442. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  443. val = MAC_HI(addr);
  444. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  445. val = MAC_LO(addr);
  446. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  447. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  448. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  449. adapter->mc_enabled = 0;
  450. return 0;
  451. }
  452. static int
  453. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  454. int index, u8 *addr)
  455. {
  456. u32 hi = 0, lo = 0;
  457. u16 port = adapter->physical_port;
  458. lo = MAC_LO(addr);
  459. hi = MAC_HI(addr);
  460. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  461. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  462. return 0;
  463. }
  464. void netxen_p2_nic_set_multi(struct net_device *netdev)
  465. {
  466. struct netxen_adapter *adapter = netdev_priv(netdev);
  467. struct dev_mc_list *mc_ptr;
  468. u8 null_addr[6];
  469. int index = 0;
  470. memset(null_addr, 0, 6);
  471. if (netdev->flags & IFF_PROMISC) {
  472. adapter->set_promisc(adapter,
  473. NETXEN_NIU_PROMISC_MODE);
  474. /* Full promiscuous mode */
  475. netxen_nic_disable_mcast_filter(adapter);
  476. return;
  477. }
  478. if (netdev->mc_count == 0) {
  479. adapter->set_promisc(adapter,
  480. NETXEN_NIU_NON_PROMISC_MODE);
  481. netxen_nic_disable_mcast_filter(adapter);
  482. return;
  483. }
  484. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  485. if (netdev->flags & IFF_ALLMULTI ||
  486. netdev->mc_count > adapter->max_mc_count) {
  487. netxen_nic_disable_mcast_filter(adapter);
  488. return;
  489. }
  490. netxen_nic_enable_mcast_filter(adapter);
  491. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  492. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  493. if (index != netdev->mc_count)
  494. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  495. netxen_nic_driver_name, netdev->name);
  496. /* Clear out remaining addresses */
  497. for (; index < adapter->max_mc_count; index++)
  498. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  499. }
  500. static int
  501. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  502. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  503. {
  504. u32 i, producer, consumer;
  505. struct netxen_cmd_buffer *pbuf;
  506. struct cmd_desc_type0 *cmd_desc;
  507. struct nx_host_tx_ring *tx_ring;
  508. i = 0;
  509. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  510. return -EIO;
  511. tx_ring = adapter->tx_ring;
  512. __netif_tx_lock_bh(tx_ring->txq);
  513. producer = tx_ring->producer;
  514. consumer = tx_ring->sw_consumer;
  515. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  516. netif_tx_stop_queue(tx_ring->txq);
  517. __netif_tx_unlock_bh(tx_ring->txq);
  518. return -EBUSY;
  519. }
  520. do {
  521. cmd_desc = &cmd_desc_arr[i];
  522. pbuf = &tx_ring->cmd_buf_arr[producer];
  523. pbuf->skb = NULL;
  524. pbuf->frag_count = 0;
  525. memcpy(&tx_ring->desc_head[producer],
  526. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  527. producer = get_next_index(producer, tx_ring->num_desc);
  528. i++;
  529. } while (i != nr_desc);
  530. tx_ring->producer = producer;
  531. netxen_nic_update_cmd_producer(adapter, tx_ring);
  532. __netif_tx_unlock_bh(tx_ring->txq);
  533. return 0;
  534. }
  535. static int
  536. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  537. {
  538. nx_nic_req_t req;
  539. nx_mac_req_t *mac_req;
  540. u64 word;
  541. memset(&req, 0, sizeof(nx_nic_req_t));
  542. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  543. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  544. req.req_hdr = cpu_to_le64(word);
  545. mac_req = (nx_mac_req_t *)&req.words[0];
  546. mac_req->op = op;
  547. memcpy(mac_req->mac_addr, addr, 6);
  548. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  549. }
  550. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  551. u8 *addr, struct list_head *del_list)
  552. {
  553. struct list_head *head;
  554. nx_mac_list_t *cur;
  555. /* look up if already exists */
  556. list_for_each(head, del_list) {
  557. cur = list_entry(head, nx_mac_list_t, list);
  558. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  559. list_move_tail(head, &adapter->mac_list);
  560. return 0;
  561. }
  562. }
  563. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  564. if (cur == NULL) {
  565. printk(KERN_ERR "%s: failed to add mac address filter\n",
  566. adapter->netdev->name);
  567. return -ENOMEM;
  568. }
  569. memcpy(cur->mac_addr, addr, ETH_ALEN);
  570. list_add_tail(&cur->list, &adapter->mac_list);
  571. return nx_p3_sre_macaddr_change(adapter,
  572. cur->mac_addr, NETXEN_MAC_ADD);
  573. }
  574. void netxen_p3_nic_set_multi(struct net_device *netdev)
  575. {
  576. struct netxen_adapter *adapter = netdev_priv(netdev);
  577. struct dev_mc_list *mc_ptr;
  578. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  579. u32 mode = VPORT_MISS_MODE_DROP;
  580. LIST_HEAD(del_list);
  581. struct list_head *head;
  582. nx_mac_list_t *cur;
  583. list_splice_tail_init(&adapter->mac_list, &del_list);
  584. nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  585. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  586. if (netdev->flags & IFF_PROMISC) {
  587. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  588. goto send_fw_cmd;
  589. }
  590. if ((netdev->flags & IFF_ALLMULTI) ||
  591. (netdev->mc_count > adapter->max_mc_count)) {
  592. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  593. goto send_fw_cmd;
  594. }
  595. if (netdev->mc_count > 0) {
  596. for (mc_ptr = netdev->mc_list; mc_ptr;
  597. mc_ptr = mc_ptr->next) {
  598. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr, &del_list);
  599. }
  600. }
  601. send_fw_cmd:
  602. adapter->set_promisc(adapter, mode);
  603. head = &del_list;
  604. while (!list_empty(head)) {
  605. cur = list_entry(head->next, nx_mac_list_t, list);
  606. nx_p3_sre_macaddr_change(adapter,
  607. cur->mac_addr, NETXEN_MAC_DEL);
  608. list_del(&cur->list);
  609. kfree(cur);
  610. }
  611. }
  612. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  613. {
  614. nx_nic_req_t req;
  615. u64 word;
  616. memset(&req, 0, sizeof(nx_nic_req_t));
  617. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  618. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  619. ((u64)adapter->portnum << 16);
  620. req.req_hdr = cpu_to_le64(word);
  621. req.words[0] = cpu_to_le64(mode);
  622. return netxen_send_cmd_descs(adapter,
  623. (struct cmd_desc_type0 *)&req, 1);
  624. }
  625. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  626. {
  627. nx_mac_list_t *cur;
  628. struct list_head *head = &adapter->mac_list;
  629. while (!list_empty(head)) {
  630. cur = list_entry(head->next, nx_mac_list_t, list);
  631. nx_p3_sre_macaddr_change(adapter,
  632. cur->mac_addr, NETXEN_MAC_DEL);
  633. list_del(&cur->list);
  634. kfree(cur);
  635. }
  636. }
  637. int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  638. {
  639. /* assuming caller has already copied new addr to netdev */
  640. netxen_p3_nic_set_multi(adapter->netdev);
  641. return 0;
  642. }
  643. #define NETXEN_CONFIG_INTR_COALESCE 3
  644. /*
  645. * Send the interrupt coalescing parameter set by ethtool to the card.
  646. */
  647. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  648. {
  649. nx_nic_req_t req;
  650. u64 word;
  651. int rv;
  652. memset(&req, 0, sizeof(nx_nic_req_t));
  653. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  654. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  655. req.req_hdr = cpu_to_le64(word);
  656. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  657. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  658. if (rv != 0) {
  659. printk(KERN_ERR "ERROR. Could not send "
  660. "interrupt coalescing parameters\n");
  661. }
  662. return rv;
  663. }
  664. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  665. {
  666. nx_nic_req_t req;
  667. u64 word;
  668. int rv = 0;
  669. if ((adapter->flags & NETXEN_NIC_LRO_ENABLED) == enable)
  670. return 0;
  671. memset(&req, 0, sizeof(nx_nic_req_t));
  672. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  673. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  674. req.req_hdr = cpu_to_le64(word);
  675. req.words[0] = cpu_to_le64(enable);
  676. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  677. if (rv != 0) {
  678. printk(KERN_ERR "ERROR. Could not send "
  679. "configure hw lro request\n");
  680. }
  681. adapter->flags ^= NETXEN_NIC_LRO_ENABLED;
  682. return rv;
  683. }
  684. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  685. {
  686. nx_nic_req_t req;
  687. u64 word;
  688. int rv = 0;
  689. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  690. return rv;
  691. memset(&req, 0, sizeof(nx_nic_req_t));
  692. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  693. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  694. ((u64)adapter->portnum << 16);
  695. req.req_hdr = cpu_to_le64(word);
  696. req.words[0] = cpu_to_le64(enable);
  697. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  698. if (rv != 0) {
  699. printk(KERN_ERR "ERROR. Could not send "
  700. "configure bridge mode request\n");
  701. }
  702. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  703. return rv;
  704. }
  705. #define RSS_HASHTYPE_IP_TCP 0x3
  706. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  707. {
  708. nx_nic_req_t req;
  709. u64 word;
  710. int i, rv;
  711. u64 key[] = { 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  712. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  713. 0x255b0ec26d5a56daULL };
  714. memset(&req, 0, sizeof(nx_nic_req_t));
  715. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  716. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  717. req.req_hdr = cpu_to_le64(word);
  718. /*
  719. * RSS request:
  720. * bits 3-0: hash_method
  721. * 5-4: hash_type_ipv4
  722. * 7-6: hash_type_ipv6
  723. * 8: enable
  724. * 9: use indirection table
  725. * 47-10: reserved
  726. * 63-48: indirection table mask
  727. */
  728. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  729. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  730. ((u64)(enable & 0x1) << 8) |
  731. ((0x7ULL) << 48);
  732. req.words[0] = cpu_to_le64(word);
  733. for (i = 0; i < 5; i++)
  734. req.words[i+1] = cpu_to_le64(key[i]);
  735. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  736. if (rv != 0) {
  737. printk(KERN_ERR "%s: could not configure RSS\n",
  738. adapter->netdev->name);
  739. }
  740. return rv;
  741. }
  742. int netxen_config_ipaddr(struct netxen_adapter *adapter, u32 ip, int cmd)
  743. {
  744. nx_nic_req_t req;
  745. u64 word;
  746. int rv;
  747. memset(&req, 0, sizeof(nx_nic_req_t));
  748. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  749. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  750. req.req_hdr = cpu_to_le64(word);
  751. req.words[0] = cpu_to_le64(cmd);
  752. req.words[1] = cpu_to_le64(ip);
  753. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  754. if (rv != 0) {
  755. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  756. adapter->netdev->name,
  757. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  758. }
  759. return rv;
  760. }
  761. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  762. {
  763. nx_nic_req_t req;
  764. u64 word;
  765. int rv;
  766. memset(&req, 0, sizeof(nx_nic_req_t));
  767. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  768. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  769. req.req_hdr = cpu_to_le64(word);
  770. req.words[0] = cpu_to_le64(enable | (enable << 8));
  771. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  772. if (rv != 0) {
  773. printk(KERN_ERR "%s: could not configure link notification\n",
  774. adapter->netdev->name);
  775. }
  776. return rv;
  777. }
  778. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  779. {
  780. nx_nic_req_t req;
  781. u64 word;
  782. int rv;
  783. memset(&req, 0, sizeof(nx_nic_req_t));
  784. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  785. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  786. ((u64)adapter->portnum << 16) |
  787. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  788. req.req_hdr = cpu_to_le64(word);
  789. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  790. if (rv != 0) {
  791. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  792. adapter->netdev->name);
  793. }
  794. return rv;
  795. }
  796. /*
  797. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  798. * @returns 0 on success, negative on failure
  799. */
  800. #define MTU_FUDGE_FACTOR 100
  801. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  802. {
  803. struct netxen_adapter *adapter = netdev_priv(netdev);
  804. int max_mtu;
  805. int rc = 0;
  806. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  807. max_mtu = P3_MAX_MTU;
  808. else
  809. max_mtu = P2_MAX_MTU;
  810. if (mtu > max_mtu) {
  811. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  812. netdev->name, max_mtu);
  813. return -EINVAL;
  814. }
  815. if (adapter->set_mtu)
  816. rc = adapter->set_mtu(adapter, mtu);
  817. if (!rc)
  818. netdev->mtu = mtu;
  819. return rc;
  820. }
  821. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  822. int size, __le32 * buf)
  823. {
  824. int i, v, addr;
  825. __le32 *ptr32;
  826. addr = base;
  827. ptr32 = buf;
  828. for (i = 0; i < size / sizeof(u32); i++) {
  829. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  830. return -1;
  831. *ptr32 = cpu_to_le32(v);
  832. ptr32++;
  833. addr += sizeof(u32);
  834. }
  835. if ((char *)buf + size > (char *)ptr32) {
  836. __le32 local;
  837. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  838. return -1;
  839. local = cpu_to_le32(v);
  840. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  841. }
  842. return 0;
  843. }
  844. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  845. {
  846. __le32 *pmac = (__le32 *) mac;
  847. u32 offset;
  848. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  849. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  850. return -1;
  851. if (*mac == cpu_to_le64(~0ULL)) {
  852. offset = NX_OLD_MAC_ADDR_OFFSET +
  853. (adapter->portnum * sizeof(u64));
  854. if (netxen_get_flash_block(adapter,
  855. offset, sizeof(u64), pmac) == -1)
  856. return -1;
  857. if (*mac == cpu_to_le64(~0ULL))
  858. return -1;
  859. }
  860. return 0;
  861. }
  862. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  863. {
  864. uint32_t crbaddr, mac_hi, mac_lo;
  865. int pci_func = adapter->ahw.pci_func;
  866. crbaddr = CRB_MAC_BLOCK_START +
  867. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  868. mac_lo = NXRD32(adapter, crbaddr);
  869. mac_hi = NXRD32(adapter, crbaddr+4);
  870. if (pci_func & 1)
  871. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  872. else
  873. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  874. return 0;
  875. }
  876. /*
  877. * Changes the CRB window to the specified window.
  878. */
  879. static void
  880. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  881. {
  882. void __iomem *offset;
  883. u32 tmp;
  884. int count = 0;
  885. uint8_t func = adapter->ahw.pci_func;
  886. if (adapter->curr_window == wndw)
  887. return;
  888. /*
  889. * Move the CRB window.
  890. * We need to write to the "direct access" region of PCI
  891. * to avoid a race condition where the window register has
  892. * not been successfully written across CRB before the target
  893. * register address is received by PCI. The direct region bypasses
  894. * the CRB bus.
  895. */
  896. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  897. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  898. if (wndw & 0x1)
  899. wndw = NETXEN_WINDOW_ONE;
  900. writel(wndw, offset);
  901. /* MUST make sure window is set before we forge on... */
  902. while ((tmp = readl(offset)) != wndw) {
  903. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  904. "registered properly: 0x%08x.\n",
  905. netxen_nic_driver_name, __func__, tmp);
  906. mdelay(1);
  907. if (count >= 10)
  908. break;
  909. count++;
  910. }
  911. if (wndw == NETXEN_WINDOW_ONE)
  912. adapter->curr_window = 1;
  913. else
  914. adapter->curr_window = 0;
  915. }
  916. /*
  917. * Return -1 if off is not valid,
  918. * 1 if window access is needed. 'off' is set to offset from
  919. * CRB space in 128M pci map
  920. * 0 if no window access is needed. 'off' is set to 2M addr
  921. * In: 'off' is offset from base in 128M pci map
  922. */
  923. static int
  924. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter, ulong *off)
  925. {
  926. crb_128M_2M_sub_block_map_t *m;
  927. if (*off >= NETXEN_CRB_MAX)
  928. return -1;
  929. if (*off >= NETXEN_PCI_CAMQM && (*off < NETXEN_PCI_CAMQM_2M_END)) {
  930. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  931. (ulong)adapter->ahw.pci_base0;
  932. return 0;
  933. }
  934. if (*off < NETXEN_PCI_CRBSPACE)
  935. return -1;
  936. *off -= NETXEN_PCI_CRBSPACE;
  937. /*
  938. * Try direct map
  939. */
  940. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  941. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  942. *off = *off + m->start_2M - m->start_128M +
  943. (ulong)adapter->ahw.pci_base0;
  944. return 0;
  945. }
  946. /*
  947. * Not in direct map, use crb window
  948. */
  949. return 1;
  950. }
  951. /*
  952. * In: 'off' is offset from CRB space in 128M pci map
  953. * Out: 'off' is 2M pci map addr
  954. * side effect: lock crb window
  955. */
  956. static void
  957. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  958. {
  959. u32 win_read;
  960. adapter->crb_win = CRB_HI(*off);
  961. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  962. /*
  963. * Read back value to make sure write has gone through before trying
  964. * to use it.
  965. */
  966. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  967. if (win_read != adapter->crb_win) {
  968. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  969. "Read crbwin (0x%x), off=0x%lx\n",
  970. __func__, adapter->crb_win, win_read, *off);
  971. }
  972. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  973. (ulong)adapter->ahw.pci_base0;
  974. }
  975. static int
  976. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  977. {
  978. unsigned long flags;
  979. void __iomem *addr;
  980. if (ADDR_IN_WINDOW1(off))
  981. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  982. else
  983. addr = pci_base_offset(adapter, off);
  984. BUG_ON(!addr);
  985. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  986. read_lock(&adapter->adapter_lock);
  987. writel(data, addr);
  988. read_unlock(&adapter->adapter_lock);
  989. } else { /* Window 0 */
  990. write_lock_irqsave(&adapter->adapter_lock, flags);
  991. addr = pci_base_offset(adapter, off);
  992. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  993. writel(data, addr);
  994. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  995. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  996. }
  997. return 0;
  998. }
  999. static u32
  1000. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  1001. {
  1002. unsigned long flags;
  1003. void __iomem *addr;
  1004. u32 data;
  1005. if (ADDR_IN_WINDOW1(off))
  1006. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  1007. else
  1008. addr = pci_base_offset(adapter, off);
  1009. BUG_ON(!addr);
  1010. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1011. read_lock(&adapter->adapter_lock);
  1012. data = readl(addr);
  1013. read_unlock(&adapter->adapter_lock);
  1014. } else { /* Window 0 */
  1015. write_lock_irqsave(&adapter->adapter_lock, flags);
  1016. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1017. data = readl(addr);
  1018. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1019. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1020. }
  1021. return data;
  1022. }
  1023. static int
  1024. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1025. {
  1026. unsigned long flags;
  1027. int rv;
  1028. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1029. if (rv == -1) {
  1030. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1031. __func__, off);
  1032. dump_stack();
  1033. return -1;
  1034. }
  1035. if (rv == 1) {
  1036. write_lock_irqsave(&adapter->adapter_lock, flags);
  1037. crb_win_lock(adapter);
  1038. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1039. writel(data, (void __iomem *)off);
  1040. crb_win_unlock(adapter);
  1041. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1042. } else
  1043. writel(data, (void __iomem *)off);
  1044. return 0;
  1045. }
  1046. static u32
  1047. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1048. {
  1049. unsigned long flags;
  1050. int rv;
  1051. u32 data;
  1052. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off);
  1053. if (rv == -1) {
  1054. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1055. __func__, off);
  1056. dump_stack();
  1057. return -1;
  1058. }
  1059. if (rv == 1) {
  1060. write_lock_irqsave(&adapter->adapter_lock, flags);
  1061. crb_win_lock(adapter);
  1062. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1063. data = readl((void __iomem *)off);
  1064. crb_win_unlock(adapter);
  1065. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1066. } else
  1067. data = readl((void __iomem *)off);
  1068. return data;
  1069. }
  1070. static int netxen_pci_set_window_warning_count;
  1071. static unsigned long
  1072. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1073. unsigned long long addr)
  1074. {
  1075. void __iomem *offset;
  1076. int window;
  1077. unsigned long long qdr_max;
  1078. uint8_t func = adapter->ahw.pci_func;
  1079. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1080. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1081. } else {
  1082. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1083. }
  1084. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1085. /* DDR network side */
  1086. addr -= NETXEN_ADDR_DDR_NET;
  1087. window = (addr >> 25) & 0x3ff;
  1088. if (adapter->ahw.ddr_mn_window != window) {
  1089. adapter->ahw.ddr_mn_window = window;
  1090. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1091. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1092. writel(window, offset);
  1093. /* MUST make sure window is set before we forge on... */
  1094. readl(offset);
  1095. }
  1096. addr -= (window * NETXEN_WINDOW_ONE);
  1097. addr += NETXEN_PCI_DDR_NET;
  1098. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1099. addr -= NETXEN_ADDR_OCM0;
  1100. addr += NETXEN_PCI_OCM0;
  1101. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1102. addr -= NETXEN_ADDR_OCM1;
  1103. addr += NETXEN_PCI_OCM1;
  1104. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1105. /* QDR network side */
  1106. addr -= NETXEN_ADDR_QDR_NET;
  1107. window = (addr >> 22) & 0x3f;
  1108. if (adapter->ahw.qdr_sn_window != window) {
  1109. adapter->ahw.qdr_sn_window = window;
  1110. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1111. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1112. writel((window << 22), offset);
  1113. /* MUST make sure window is set before we forge on... */
  1114. readl(offset);
  1115. }
  1116. addr -= (window * 0x400000);
  1117. addr += NETXEN_PCI_QDR_NET;
  1118. } else {
  1119. /*
  1120. * peg gdb frequently accesses memory that doesn't exist,
  1121. * this limits the chit chat so debugging isn't slowed down.
  1122. */
  1123. if ((netxen_pci_set_window_warning_count++ < 8)
  1124. || (netxen_pci_set_window_warning_count % 64 == 0))
  1125. printk("%s: Warning:netxen_nic_pci_set_window()"
  1126. " Unknown address range!\n",
  1127. netxen_nic_driver_name);
  1128. addr = -1UL;
  1129. }
  1130. return addr;
  1131. }
  1132. /* window 1 registers only */
  1133. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1134. void __iomem *addr, u32 data)
  1135. {
  1136. read_lock(&adapter->adapter_lock);
  1137. writel(data, addr);
  1138. read_unlock(&adapter->adapter_lock);
  1139. }
  1140. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1141. void __iomem *addr)
  1142. {
  1143. u32 val;
  1144. read_lock(&adapter->adapter_lock);
  1145. val = readl(addr);
  1146. read_unlock(&adapter->adapter_lock);
  1147. return val;
  1148. }
  1149. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1150. void __iomem *addr, u32 data)
  1151. {
  1152. writel(data, addr);
  1153. }
  1154. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1155. void __iomem *addr)
  1156. {
  1157. return readl(addr);
  1158. }
  1159. void __iomem *
  1160. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1161. {
  1162. ulong off = offset;
  1163. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1164. if (offset < NETXEN_CRB_PCIX_HOST2 &&
  1165. offset > NETXEN_CRB_PCIX_HOST)
  1166. return PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1167. return NETXEN_CRB_NORMALIZE(adapter, offset);
  1168. }
  1169. BUG_ON(netxen_nic_pci_get_crb_addr_2M(adapter, &off));
  1170. return (void __iomem *)off;
  1171. }
  1172. static unsigned long
  1173. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1174. unsigned long long addr)
  1175. {
  1176. int window;
  1177. u32 win_read;
  1178. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1179. /* DDR network side */
  1180. window = MN_WIN(addr);
  1181. adapter->ahw.ddr_mn_window = window;
  1182. NXWR32(adapter, adapter->ahw.mn_win_crb, window);
  1183. win_read = NXRD32(adapter, adapter->ahw.mn_win_crb);
  1184. if ((win_read << 17) != window) {
  1185. printk(KERN_INFO "Written MNwin (0x%x) != "
  1186. "Read MNwin (0x%x)\n", window, win_read);
  1187. }
  1188. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1189. } else if (ADDR_IN_RANGE(addr,
  1190. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1191. if ((addr & 0x00ff800) == 0xff800) {
  1192. printk("%s: QM access not handled.\n", __func__);
  1193. addr = -1UL;
  1194. }
  1195. window = OCM_WIN(addr);
  1196. adapter->ahw.ddr_mn_window = window;
  1197. NXWR32(adapter, adapter->ahw.mn_win_crb, window);
  1198. win_read = NXRD32(adapter, adapter->ahw.mn_win_crb);
  1199. if ((win_read >> 7) != window) {
  1200. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1201. "Read OCMwin (0x%x)\n",
  1202. __func__, window, win_read);
  1203. }
  1204. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1205. } else if (ADDR_IN_RANGE(addr,
  1206. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1207. /* QDR network side */
  1208. window = MS_WIN(addr);
  1209. adapter->ahw.qdr_sn_window = window;
  1210. NXWR32(adapter, adapter->ahw.ms_win_crb, window);
  1211. win_read = NXRD32(adapter, adapter->ahw.ms_win_crb);
  1212. if (win_read != window) {
  1213. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1214. "Read MSwin (0x%x)\n",
  1215. __func__, window, win_read);
  1216. }
  1217. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1218. } else {
  1219. /*
  1220. * peg gdb frequently accesses memory that doesn't exist,
  1221. * this limits the chit chat so debugging isn't slowed down.
  1222. */
  1223. if ((netxen_pci_set_window_warning_count++ < 8)
  1224. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1225. printk("%s: Warning:%s Unknown address range!\n",
  1226. __func__, netxen_nic_driver_name);
  1227. }
  1228. addr = -1UL;
  1229. }
  1230. return addr;
  1231. }
  1232. #define MAX_CTL_CHECK 1000
  1233. static int
  1234. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1235. u64 off, void *data, int size)
  1236. {
  1237. unsigned long flags;
  1238. int i, j, ret = 0, loop, sz[2], off0;
  1239. uint32_t temp;
  1240. uint64_t off8, tmpw, word[2] = {0, 0};
  1241. void __iomem *mem_crb;
  1242. if (size != 8)
  1243. return -EIO;
  1244. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1245. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1246. mem_crb = pci_base_offset(adapter, NETXEN_CRB_QDR_NET);
  1247. goto correct;
  1248. }
  1249. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1250. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1251. goto correct;
  1252. }
  1253. return -EIO;
  1254. correct:
  1255. off8 = off & 0xfffffff8;
  1256. off0 = off & 0x7;
  1257. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1258. sz[1] = size - sz[0];
  1259. loop = ((off0 + size - 1) >> 3) + 1;
  1260. if ((size != 8) || (off0 != 0)) {
  1261. for (i = 0; i < loop; i++) {
  1262. if (adapter->pci_mem_read(adapter,
  1263. off8 + (i << 3), &word[i], 8))
  1264. return -1;
  1265. }
  1266. }
  1267. switch (size) {
  1268. case 1:
  1269. tmpw = *((uint8_t *)data);
  1270. break;
  1271. case 2:
  1272. tmpw = *((uint16_t *)data);
  1273. break;
  1274. case 4:
  1275. tmpw = *((uint32_t *)data);
  1276. break;
  1277. case 8:
  1278. default:
  1279. tmpw = *((uint64_t *)data);
  1280. break;
  1281. }
  1282. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1283. word[0] |= tmpw << (off0 * 8);
  1284. if (loop == 2) {
  1285. word[1] &= ~(~0ULL << (sz[1] * 8));
  1286. word[1] |= tmpw >> (sz[0] * 8);
  1287. }
  1288. write_lock_irqsave(&adapter->adapter_lock, flags);
  1289. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1290. for (i = 0; i < loop; i++) {
  1291. writel((uint32_t)(off8 + (i << 3)),
  1292. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1293. writel(0,
  1294. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1295. writel(word[i] & 0xffffffff,
  1296. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1297. writel((word[i] >> 32) & 0xffffffff,
  1298. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1299. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1300. (mem_crb+MIU_TEST_AGT_CTRL));
  1301. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1302. (mem_crb+MIU_TEST_AGT_CTRL));
  1303. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1304. temp = readl(
  1305. (mem_crb+MIU_TEST_AGT_CTRL));
  1306. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1307. break;
  1308. }
  1309. if (j >= MAX_CTL_CHECK) {
  1310. if (printk_ratelimit())
  1311. dev_err(&adapter->pdev->dev,
  1312. "failed to write through agent\n");
  1313. ret = -1;
  1314. break;
  1315. }
  1316. }
  1317. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1318. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1319. return ret;
  1320. }
  1321. static int
  1322. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1323. u64 off, void *data, int size)
  1324. {
  1325. unsigned long flags;
  1326. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1327. uint32_t temp;
  1328. uint64_t off8, val, word[2] = {0, 0};
  1329. void __iomem *mem_crb;
  1330. if (size != 8)
  1331. return -EIO;
  1332. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1333. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1334. mem_crb = pci_base_offset(adapter, NETXEN_CRB_QDR_NET);
  1335. goto correct;
  1336. }
  1337. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1338. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1339. goto correct;
  1340. }
  1341. return -EIO;
  1342. correct:
  1343. off8 = off & 0xfffffff8;
  1344. off0[0] = off & 0x7;
  1345. off0[1] = 0;
  1346. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1347. sz[1] = size - sz[0];
  1348. loop = ((off0[0] + size - 1) >> 3) + 1;
  1349. write_lock_irqsave(&adapter->adapter_lock, flags);
  1350. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1351. for (i = 0; i < loop; i++) {
  1352. writel((uint32_t)(off8 + (i << 3)),
  1353. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1354. writel(0,
  1355. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1356. writel(MIU_TA_CTL_ENABLE,
  1357. (mem_crb+MIU_TEST_AGT_CTRL));
  1358. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1359. (mem_crb+MIU_TEST_AGT_CTRL));
  1360. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1361. temp = readl(
  1362. (mem_crb+MIU_TEST_AGT_CTRL));
  1363. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1364. break;
  1365. }
  1366. if (j >= MAX_CTL_CHECK) {
  1367. if (printk_ratelimit())
  1368. dev_err(&adapter->pdev->dev,
  1369. "failed to read through agent\n");
  1370. break;
  1371. }
  1372. start = off0[i] >> 2;
  1373. end = (off0[i] + sz[i] - 1) >> 2;
  1374. for (k = start; k <= end; k++) {
  1375. word[i] |= ((uint64_t) readl(
  1376. (mem_crb +
  1377. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1378. }
  1379. }
  1380. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1381. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1382. if (j >= MAX_CTL_CHECK)
  1383. return -1;
  1384. if (sz[0] == 8) {
  1385. val = word[0];
  1386. } else {
  1387. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1388. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1389. }
  1390. switch (size) {
  1391. case 1:
  1392. *(uint8_t *)data = val;
  1393. break;
  1394. case 2:
  1395. *(uint16_t *)data = val;
  1396. break;
  1397. case 4:
  1398. *(uint32_t *)data = val;
  1399. break;
  1400. case 8:
  1401. *(uint64_t *)data = val;
  1402. break;
  1403. }
  1404. return 0;
  1405. }
  1406. static int
  1407. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1408. u64 off, void *data, int size)
  1409. {
  1410. int i, j, ret = 0, loop, sz[2], off0;
  1411. uint32_t temp;
  1412. uint64_t off8, tmpw, word[2] = {0, 0};
  1413. void __iomem *mem_crb;
  1414. if (size != 8)
  1415. return -EIO;
  1416. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1417. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1418. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_QDR_NET);
  1419. goto correct;
  1420. }
  1421. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1422. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_DDR_NET);
  1423. goto correct;
  1424. }
  1425. return -EIO;
  1426. correct:
  1427. off8 = off & 0xfffffff8;
  1428. off0 = off & 0x7;
  1429. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1430. sz[1] = size - sz[0];
  1431. loop = ((off0 + size - 1) >> 3) + 1;
  1432. if ((size != 8) || (off0 != 0)) {
  1433. for (i = 0; i < loop; i++) {
  1434. if (adapter->pci_mem_read(adapter,
  1435. off8 + (i << 3), &word[i], 8))
  1436. return -1;
  1437. }
  1438. }
  1439. switch (size) {
  1440. case 1:
  1441. tmpw = *((uint8_t *)data);
  1442. break;
  1443. case 2:
  1444. tmpw = *((uint16_t *)data);
  1445. break;
  1446. case 4:
  1447. tmpw = *((uint32_t *)data);
  1448. break;
  1449. case 8:
  1450. default:
  1451. tmpw = *((uint64_t *)data);
  1452. break;
  1453. }
  1454. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1455. word[0] |= tmpw << (off0 * 8);
  1456. if (loop == 2) {
  1457. word[1] &= ~(~0ULL << (sz[1] * 8));
  1458. word[1] |= tmpw >> (sz[0] * 8);
  1459. }
  1460. /*
  1461. * don't lock here - write_wx gets the lock if each time
  1462. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1463. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1464. */
  1465. for (i = 0; i < loop; i++) {
  1466. writel(off8 + (i << 3), mem_crb+MIU_TEST_AGT_ADDR_LO);
  1467. writel(0, mem_crb+MIU_TEST_AGT_ADDR_HI);
  1468. writel(word[i] & 0xffffffff, mem_crb+MIU_TEST_AGT_WRDATA_LO);
  1469. writel((word[i] >> 32) & 0xffffffff,
  1470. mem_crb+MIU_TEST_AGT_WRDATA_HI);
  1471. writel((MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE),
  1472. mem_crb+MIU_TEST_AGT_CTRL);
  1473. writel(MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE,
  1474. mem_crb+MIU_TEST_AGT_CTRL);
  1475. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1476. temp = readl(mem_crb + MIU_TEST_AGT_CTRL);
  1477. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1478. break;
  1479. }
  1480. if (j >= MAX_CTL_CHECK) {
  1481. if (printk_ratelimit())
  1482. dev_err(&adapter->pdev->dev,
  1483. "failed to write through agent\n");
  1484. ret = -1;
  1485. break;
  1486. }
  1487. }
  1488. /*
  1489. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1490. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1491. */
  1492. return ret;
  1493. }
  1494. static int
  1495. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1496. u64 off, void *data, int size)
  1497. {
  1498. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1499. uint32_t temp;
  1500. uint64_t off8, val, word[2] = {0, 0};
  1501. void __iomem *mem_crb;
  1502. if (size != 8)
  1503. return -EIO;
  1504. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1505. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1506. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_QDR_NET);
  1507. goto correct;
  1508. }
  1509. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1510. mem_crb = netxen_get_ioaddr(adapter, NETXEN_CRB_DDR_NET);
  1511. goto correct;
  1512. }
  1513. return -EIO;
  1514. correct:
  1515. off8 = off & 0xfffffff8;
  1516. off0[0] = off & 0x7;
  1517. off0[1] = 0;
  1518. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1519. sz[1] = size - sz[0];
  1520. loop = ((off0[0] + size - 1) >> 3) + 1;
  1521. /*
  1522. * don't lock here - write_wx gets the lock if each time
  1523. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1524. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1525. */
  1526. for (i = 0; i < loop; i++) {
  1527. writel(off8 + (i << 3), mem_crb + MIU_TEST_AGT_ADDR_LO);
  1528. writel(0, mem_crb + MIU_TEST_AGT_ADDR_HI);
  1529. writel(MIU_TA_CTL_ENABLE, mem_crb + MIU_TEST_AGT_CTRL);
  1530. writel(MIU_TA_CTL_START | MIU_TA_CTL_ENABLE,
  1531. mem_crb + MIU_TEST_AGT_CTRL);
  1532. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1533. temp = readl(mem_crb + MIU_TEST_AGT_CTRL);
  1534. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1535. break;
  1536. }
  1537. if (j >= MAX_CTL_CHECK) {
  1538. if (printk_ratelimit())
  1539. dev_err(&adapter->pdev->dev,
  1540. "failed to read through agent\n");
  1541. break;
  1542. }
  1543. start = off0[i] >> 2;
  1544. end = (off0[i] + sz[i] - 1) >> 2;
  1545. for (k = start; k <= end; k++) {
  1546. temp = readl(mem_crb + MIU_TEST_AGT_RDDATA(k));
  1547. word[i] |= ((uint64_t)temp << (32 * k));
  1548. }
  1549. }
  1550. /*
  1551. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1552. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1553. */
  1554. if (j >= MAX_CTL_CHECK)
  1555. return -1;
  1556. if (sz[0] == 8) {
  1557. val = word[0];
  1558. } else {
  1559. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1560. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1561. }
  1562. switch (size) {
  1563. case 1:
  1564. *(uint8_t *)data = val;
  1565. break;
  1566. case 2:
  1567. *(uint16_t *)data = val;
  1568. break;
  1569. case 4:
  1570. *(uint32_t *)data = val;
  1571. break;
  1572. case 8:
  1573. *(uint64_t *)data = val;
  1574. break;
  1575. }
  1576. return 0;
  1577. }
  1578. void
  1579. netxen_setup_hwops(struct netxen_adapter *adapter)
  1580. {
  1581. adapter->init_port = netxen_niu_xg_init_port;
  1582. adapter->stop_port = netxen_niu_disable_xg_port;
  1583. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1584. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1585. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1586. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1587. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1588. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1589. adapter->io_read = netxen_nic_io_read_128M,
  1590. adapter->io_write = netxen_nic_io_write_128M,
  1591. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1592. adapter->set_multi = netxen_p2_nic_set_multi;
  1593. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1594. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1595. } else {
  1596. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1597. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1598. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1599. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1600. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1601. adapter->io_read = netxen_nic_io_read_2M,
  1602. adapter->io_write = netxen_nic_io_write_2M,
  1603. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1604. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1605. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1606. adapter->set_multi = netxen_p3_nic_set_multi;
  1607. adapter->phy_read = nx_fw_cmd_query_phy;
  1608. adapter->phy_write = nx_fw_cmd_set_phy;
  1609. }
  1610. }
  1611. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1612. {
  1613. int offset, board_type, magic;
  1614. struct pci_dev *pdev = adapter->pdev;
  1615. offset = NX_FW_MAGIC_OFFSET;
  1616. if (netxen_rom_fast_read(adapter, offset, &magic))
  1617. return -EIO;
  1618. if (magic != NETXEN_BDINFO_MAGIC) {
  1619. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1620. magic);
  1621. return -EIO;
  1622. }
  1623. offset = NX_BRDTYPE_OFFSET;
  1624. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1625. return -EIO;
  1626. adapter->ahw.board_type = board_type;
  1627. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1628. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1629. if ((gpio & 0x8000) == 0)
  1630. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1631. }
  1632. switch (board_type) {
  1633. case NETXEN_BRDTYPE_P2_SB35_4G:
  1634. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1635. break;
  1636. case NETXEN_BRDTYPE_P2_SB31_10G:
  1637. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1638. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1639. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1640. case NETXEN_BRDTYPE_P3_HMEZ:
  1641. case NETXEN_BRDTYPE_P3_XG_LOM:
  1642. case NETXEN_BRDTYPE_P3_10G_CX4:
  1643. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1644. case NETXEN_BRDTYPE_P3_IMEZ:
  1645. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1646. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1647. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1648. case NETXEN_BRDTYPE_P3_10G_XFP:
  1649. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1650. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1651. break;
  1652. case NETXEN_BRDTYPE_P1_BD:
  1653. case NETXEN_BRDTYPE_P1_SB:
  1654. case NETXEN_BRDTYPE_P1_SMAX:
  1655. case NETXEN_BRDTYPE_P1_SOCK:
  1656. case NETXEN_BRDTYPE_P3_REF_QG:
  1657. case NETXEN_BRDTYPE_P3_4_GB:
  1658. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1659. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1660. break;
  1661. case NETXEN_BRDTYPE_P3_10G_TP:
  1662. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1663. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1664. break;
  1665. default:
  1666. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1667. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1668. break;
  1669. }
  1670. return 0;
  1671. }
  1672. /* NIU access sections */
  1673. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1674. {
  1675. new_mtu += MTU_FUDGE_FACTOR;
  1676. NXWR32(adapter, NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1677. new_mtu);
  1678. return 0;
  1679. }
  1680. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1681. {
  1682. new_mtu += MTU_FUDGE_FACTOR;
  1683. if (adapter->physical_port == 0)
  1684. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1685. else
  1686. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1687. return 0;
  1688. }
  1689. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1690. {
  1691. __u32 status;
  1692. __u32 autoneg;
  1693. __u32 port_mode;
  1694. if (!netif_carrier_ok(adapter->netdev)) {
  1695. adapter->link_speed = 0;
  1696. adapter->link_duplex = -1;
  1697. adapter->link_autoneg = AUTONEG_ENABLE;
  1698. return;
  1699. }
  1700. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1701. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1702. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1703. adapter->link_speed = SPEED_1000;
  1704. adapter->link_duplex = DUPLEX_FULL;
  1705. adapter->link_autoneg = AUTONEG_DISABLE;
  1706. return;
  1707. }
  1708. if (adapter->phy_read
  1709. && adapter->phy_read(adapter,
  1710. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1711. &status) == 0) {
  1712. if (netxen_get_phy_link(status)) {
  1713. switch (netxen_get_phy_speed(status)) {
  1714. case 0:
  1715. adapter->link_speed = SPEED_10;
  1716. break;
  1717. case 1:
  1718. adapter->link_speed = SPEED_100;
  1719. break;
  1720. case 2:
  1721. adapter->link_speed = SPEED_1000;
  1722. break;
  1723. default:
  1724. adapter->link_speed = 0;
  1725. break;
  1726. }
  1727. switch (netxen_get_phy_duplex(status)) {
  1728. case 0:
  1729. adapter->link_duplex = DUPLEX_HALF;
  1730. break;
  1731. case 1:
  1732. adapter->link_duplex = DUPLEX_FULL;
  1733. break;
  1734. default:
  1735. adapter->link_duplex = -1;
  1736. break;
  1737. }
  1738. if (adapter->phy_read
  1739. && adapter->phy_read(adapter,
  1740. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1741. &autoneg) != 0)
  1742. adapter->link_autoneg = autoneg;
  1743. } else
  1744. goto link_down;
  1745. } else {
  1746. link_down:
  1747. adapter->link_speed = 0;
  1748. adapter->link_duplex = -1;
  1749. }
  1750. }
  1751. }
  1752. int
  1753. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1754. {
  1755. u32 wol_cfg;
  1756. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1757. return 0;
  1758. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1759. if (wol_cfg & (1UL << adapter->portnum)) {
  1760. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1761. if (wol_cfg & (1 << adapter->portnum))
  1762. return 1;
  1763. }
  1764. return 0;
  1765. }