netxen_nic_ctx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.
  23. *
  24. */
  25. #include "netxen_nic_hw.h"
  26. #include "netxen_nic.h"
  27. #define NXHAL_VERSION 1
  28. static u32
  29. netxen_poll_rsp(struct netxen_adapter *adapter)
  30. {
  31. u32 rsp = NX_CDRP_RSP_OK;
  32. int timeout = 0;
  33. do {
  34. /* give atleast 1ms for firmware to respond */
  35. msleep(1);
  36. if (++timeout > NX_OS_CRB_RETRY_COUNT)
  37. return NX_CDRP_RSP_TIMEOUT;
  38. rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
  39. } while (!NX_CDRP_IS_RSP(rsp));
  40. return rsp;
  41. }
  42. static u32
  43. netxen_issue_cmd(struct netxen_adapter *adapter,
  44. u32 pci_fn, u32 version, u32 arg1, u32 arg2, u32 arg3, u32 cmd)
  45. {
  46. u32 rsp;
  47. u32 signature = 0;
  48. u32 rcode = NX_RCODE_SUCCESS;
  49. signature = NX_CDRP_SIGNATURE_MAKE(pci_fn, version);
  50. /* Acquire semaphore before accessing CRB */
  51. if (netxen_api_lock(adapter))
  52. return NX_RCODE_TIMEOUT;
  53. NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
  54. NXWR32(adapter, NX_ARG1_CRB_OFFSET, arg1);
  55. NXWR32(adapter, NX_ARG2_CRB_OFFSET, arg2);
  56. NXWR32(adapter, NX_ARG3_CRB_OFFSET, arg3);
  57. NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd));
  58. rsp = netxen_poll_rsp(adapter);
  59. if (rsp == NX_CDRP_RSP_TIMEOUT) {
  60. printk(KERN_ERR "%s: card response timeout.\n",
  61. netxen_nic_driver_name);
  62. rcode = NX_RCODE_TIMEOUT;
  63. } else if (rsp == NX_CDRP_RSP_FAIL) {
  64. rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  65. printk(KERN_ERR "%s: failed card response code:0x%x\n",
  66. netxen_nic_driver_name, rcode);
  67. }
  68. /* Release semaphore */
  69. netxen_api_unlock(adapter);
  70. return rcode;
  71. }
  72. int
  73. nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
  74. {
  75. u32 rcode = NX_RCODE_SUCCESS;
  76. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  77. if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
  78. rcode = netxen_issue_cmd(adapter,
  79. adapter->ahw.pci_func,
  80. NXHAL_VERSION,
  81. recv_ctx->context_id,
  82. mtu,
  83. 0,
  84. NX_CDRP_CMD_SET_MTU);
  85. if (rcode != NX_RCODE_SUCCESS)
  86. return -EIO;
  87. return 0;
  88. }
  89. static int
  90. nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
  91. {
  92. void *addr;
  93. nx_hostrq_rx_ctx_t *prq;
  94. nx_cardrsp_rx_ctx_t *prsp;
  95. nx_hostrq_rds_ring_t *prq_rds;
  96. nx_hostrq_sds_ring_t *prq_sds;
  97. nx_cardrsp_rds_ring_t *prsp_rds;
  98. nx_cardrsp_sds_ring_t *prsp_sds;
  99. struct nx_host_rds_ring *rds_ring;
  100. struct nx_host_sds_ring *sds_ring;
  101. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  102. u64 phys_addr;
  103. int i, nrds_rings, nsds_rings;
  104. size_t rq_size, rsp_size;
  105. u32 cap, reg, val;
  106. int err;
  107. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  108. nrds_rings = adapter->max_rds_rings;
  109. nsds_rings = adapter->max_sds_rings;
  110. rq_size =
  111. SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
  112. rsp_size =
  113. SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
  114. addr = pci_alloc_consistent(adapter->pdev,
  115. rq_size, &hostrq_phys_addr);
  116. if (addr == NULL)
  117. return -ENOMEM;
  118. prq = (nx_hostrq_rx_ctx_t *)addr;
  119. addr = pci_alloc_consistent(adapter->pdev,
  120. rsp_size, &cardrsp_phys_addr);
  121. if (addr == NULL) {
  122. err = -ENOMEM;
  123. goto out_free_rq;
  124. }
  125. prsp = (nx_cardrsp_rx_ctx_t *)addr;
  126. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  127. cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
  128. cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
  129. prq->capabilities[0] = cpu_to_le32(cap);
  130. prq->host_int_crb_mode =
  131. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  132. prq->host_rds_crb_mode =
  133. cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
  134. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  135. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  136. prq->rds_ring_offset = cpu_to_le32(0);
  137. val = le32_to_cpu(prq->rds_ring_offset) +
  138. (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
  139. prq->sds_ring_offset = cpu_to_le32(val);
  140. prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
  141. le32_to_cpu(prq->rds_ring_offset));
  142. for (i = 0; i < nrds_rings; i++) {
  143. rds_ring = &recv_ctx->rds_rings[i];
  144. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  145. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  146. prq_rds[i].ring_kind = cpu_to_le32(i);
  147. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  148. }
  149. prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
  150. le32_to_cpu(prq->sds_ring_offset));
  151. for (i = 0; i < nsds_rings; i++) {
  152. sds_ring = &recv_ctx->sds_rings[i];
  153. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  154. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  155. prq_sds[i].msi_index = cpu_to_le16(i);
  156. }
  157. phys_addr = hostrq_phys_addr;
  158. err = netxen_issue_cmd(adapter,
  159. adapter->ahw.pci_func,
  160. NXHAL_VERSION,
  161. (u32)(phys_addr >> 32),
  162. (u32)(phys_addr & 0xffffffff),
  163. rq_size,
  164. NX_CDRP_CMD_CREATE_RX_CTX);
  165. if (err) {
  166. printk(KERN_WARNING
  167. "Failed to create rx ctx in firmware%d\n", err);
  168. goto out_free_rsp;
  169. }
  170. prsp_rds = ((nx_cardrsp_rds_ring_t *)
  171. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  172. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  173. rds_ring = &recv_ctx->rds_rings[i];
  174. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  175. rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
  176. NETXEN_NIC_REG(reg - 0x200));
  177. }
  178. prsp_sds = ((nx_cardrsp_sds_ring_t *)
  179. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  180. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  181. sds_ring = &recv_ctx->sds_rings[i];
  182. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  183. sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
  184. NETXEN_NIC_REG(reg - 0x200));
  185. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  186. sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
  187. NETXEN_NIC_REG(reg - 0x200));
  188. }
  189. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  190. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  191. recv_ctx->virt_port = prsp->virt_port;
  192. out_free_rsp:
  193. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  194. out_free_rq:
  195. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  196. return err;
  197. }
  198. static void
  199. nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
  200. {
  201. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  202. if (netxen_issue_cmd(adapter,
  203. adapter->ahw.pci_func,
  204. NXHAL_VERSION,
  205. recv_ctx->context_id,
  206. NX_DESTROY_CTX_RESET,
  207. 0,
  208. NX_CDRP_CMD_DESTROY_RX_CTX)) {
  209. printk(KERN_WARNING
  210. "%s: Failed to destroy rx ctx in firmware\n",
  211. netxen_nic_driver_name);
  212. }
  213. }
  214. static int
  215. nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
  216. {
  217. nx_hostrq_tx_ctx_t *prq;
  218. nx_hostrq_cds_ring_t *prq_cds;
  219. nx_cardrsp_tx_ctx_t *prsp;
  220. void *rq_addr, *rsp_addr;
  221. size_t rq_size, rsp_size;
  222. u32 temp;
  223. int err = 0;
  224. u64 offset, phys_addr;
  225. dma_addr_t rq_phys_addr, rsp_phys_addr;
  226. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  227. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  228. rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
  229. rq_addr = pci_alloc_consistent(adapter->pdev,
  230. rq_size, &rq_phys_addr);
  231. if (!rq_addr)
  232. return -ENOMEM;
  233. rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
  234. rsp_addr = pci_alloc_consistent(adapter->pdev,
  235. rsp_size, &rsp_phys_addr);
  236. if (!rsp_addr) {
  237. err = -ENOMEM;
  238. goto out_free_rq;
  239. }
  240. memset(rq_addr, 0, rq_size);
  241. prq = (nx_hostrq_tx_ctx_t *)rq_addr;
  242. memset(rsp_addr, 0, rsp_size);
  243. prsp = (nx_cardrsp_tx_ctx_t *)rsp_addr;
  244. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  245. temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
  246. prq->capabilities[0] = cpu_to_le32(temp);
  247. prq->host_int_crb_mode =
  248. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  249. prq->interrupt_ctl = 0;
  250. prq->msi_index = 0;
  251. prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
  252. offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
  253. prq->cmd_cons_dma_addr = cpu_to_le64(offset);
  254. prq_cds = &prq->cds_ring;
  255. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  256. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  257. phys_addr = rq_phys_addr;
  258. err = netxen_issue_cmd(adapter,
  259. adapter->ahw.pci_func,
  260. NXHAL_VERSION,
  261. (u32)(phys_addr >> 32),
  262. ((u32)phys_addr & 0xffffffff),
  263. rq_size,
  264. NX_CDRP_CMD_CREATE_TX_CTX);
  265. if (err == NX_RCODE_SUCCESS) {
  266. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  267. tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
  268. NETXEN_NIC_REG(temp - 0x200));
  269. #if 0
  270. adapter->tx_state =
  271. le32_to_cpu(prsp->host_ctx_state);
  272. #endif
  273. adapter->tx_context_id =
  274. le16_to_cpu(prsp->context_id);
  275. } else {
  276. printk(KERN_WARNING
  277. "Failed to create tx ctx in firmware%d\n", err);
  278. err = -EIO;
  279. }
  280. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  281. out_free_rq:
  282. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  283. return err;
  284. }
  285. static void
  286. nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
  287. {
  288. if (netxen_issue_cmd(adapter,
  289. adapter->ahw.pci_func,
  290. NXHAL_VERSION,
  291. adapter->tx_context_id,
  292. NX_DESTROY_CTX_RESET,
  293. 0,
  294. NX_CDRP_CMD_DESTROY_TX_CTX)) {
  295. printk(KERN_WARNING
  296. "%s: Failed to destroy tx ctx in firmware\n",
  297. netxen_nic_driver_name);
  298. }
  299. }
  300. int
  301. nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
  302. {
  303. u32 rcode;
  304. rcode = netxen_issue_cmd(adapter,
  305. adapter->ahw.pci_func,
  306. NXHAL_VERSION,
  307. reg,
  308. 0,
  309. 0,
  310. NX_CDRP_CMD_READ_PHY);
  311. if (rcode != NX_RCODE_SUCCESS)
  312. return -EIO;
  313. return NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  314. }
  315. int
  316. nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
  317. {
  318. u32 rcode;
  319. rcode = netxen_issue_cmd(adapter,
  320. adapter->ahw.pci_func,
  321. NXHAL_VERSION,
  322. reg,
  323. val,
  324. 0,
  325. NX_CDRP_CMD_WRITE_PHY);
  326. if (rcode != NX_RCODE_SUCCESS)
  327. return -EIO;
  328. return 0;
  329. }
  330. static u64 ctx_addr_sig_regs[][3] = {
  331. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  332. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  333. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  334. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  335. };
  336. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  337. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  338. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  339. #define lower32(x) ((u32)((x) & 0xffffffff))
  340. #define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
  341. static struct netxen_recv_crb recv_crb_registers[] = {
  342. /* Instance 0 */
  343. {
  344. /* crb_rcv_producer: */
  345. {
  346. NETXEN_NIC_REG(0x100),
  347. /* Jumbo frames */
  348. NETXEN_NIC_REG(0x110),
  349. /* LRO */
  350. NETXEN_NIC_REG(0x120)
  351. },
  352. /* crb_sts_consumer: */
  353. {
  354. NETXEN_NIC_REG(0x138),
  355. NETXEN_NIC_REG_2(0x000),
  356. NETXEN_NIC_REG_2(0x004),
  357. NETXEN_NIC_REG_2(0x008),
  358. },
  359. /* sw_int_mask */
  360. {
  361. CRB_SW_INT_MASK_0,
  362. NETXEN_NIC_REG_2(0x044),
  363. NETXEN_NIC_REG_2(0x048),
  364. NETXEN_NIC_REG_2(0x04c),
  365. },
  366. },
  367. /* Instance 1 */
  368. {
  369. /* crb_rcv_producer: */
  370. {
  371. NETXEN_NIC_REG(0x144),
  372. /* Jumbo frames */
  373. NETXEN_NIC_REG(0x154),
  374. /* LRO */
  375. NETXEN_NIC_REG(0x164)
  376. },
  377. /* crb_sts_consumer: */
  378. {
  379. NETXEN_NIC_REG(0x17c),
  380. NETXEN_NIC_REG_2(0x020),
  381. NETXEN_NIC_REG_2(0x024),
  382. NETXEN_NIC_REG_2(0x028),
  383. },
  384. /* sw_int_mask */
  385. {
  386. CRB_SW_INT_MASK_1,
  387. NETXEN_NIC_REG_2(0x064),
  388. NETXEN_NIC_REG_2(0x068),
  389. NETXEN_NIC_REG_2(0x06c),
  390. },
  391. },
  392. /* Instance 2 */
  393. {
  394. /* crb_rcv_producer: */
  395. {
  396. NETXEN_NIC_REG(0x1d8),
  397. /* Jumbo frames */
  398. NETXEN_NIC_REG(0x1f8),
  399. /* LRO */
  400. NETXEN_NIC_REG(0x208)
  401. },
  402. /* crb_sts_consumer: */
  403. {
  404. NETXEN_NIC_REG(0x220),
  405. NETXEN_NIC_REG_2(0x03c),
  406. NETXEN_NIC_REG_2(0x03c),
  407. NETXEN_NIC_REG_2(0x03c),
  408. },
  409. /* sw_int_mask */
  410. {
  411. CRB_SW_INT_MASK_2,
  412. NETXEN_NIC_REG_2(0x03c),
  413. NETXEN_NIC_REG_2(0x03c),
  414. NETXEN_NIC_REG_2(0x03c),
  415. },
  416. },
  417. /* Instance 3 */
  418. {
  419. /* crb_rcv_producer: */
  420. {
  421. NETXEN_NIC_REG(0x22c),
  422. /* Jumbo frames */
  423. NETXEN_NIC_REG(0x23c),
  424. /* LRO */
  425. NETXEN_NIC_REG(0x24c)
  426. },
  427. /* crb_sts_consumer: */
  428. {
  429. NETXEN_NIC_REG(0x264),
  430. NETXEN_NIC_REG_2(0x03c),
  431. NETXEN_NIC_REG_2(0x03c),
  432. NETXEN_NIC_REG_2(0x03c),
  433. },
  434. /* sw_int_mask */
  435. {
  436. CRB_SW_INT_MASK_3,
  437. NETXEN_NIC_REG_2(0x03c),
  438. NETXEN_NIC_REG_2(0x03c),
  439. NETXEN_NIC_REG_2(0x03c),
  440. },
  441. },
  442. };
  443. static int
  444. netxen_init_old_ctx(struct netxen_adapter *adapter)
  445. {
  446. struct netxen_recv_context *recv_ctx;
  447. struct nx_host_rds_ring *rds_ring;
  448. struct nx_host_sds_ring *sds_ring;
  449. struct nx_host_tx_ring *tx_ring;
  450. int ring;
  451. int port = adapter->portnum;
  452. struct netxen_ring_ctx *hwctx;
  453. u32 signature;
  454. tx_ring = adapter->tx_ring;
  455. recv_ctx = &adapter->recv_ctx;
  456. hwctx = recv_ctx->hwctx;
  457. hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
  458. hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
  459. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  460. rds_ring = &recv_ctx->rds_rings[ring];
  461. hwctx->rcv_rings[ring].addr =
  462. cpu_to_le64(rds_ring->phys_addr);
  463. hwctx->rcv_rings[ring].size =
  464. cpu_to_le32(rds_ring->num_desc);
  465. }
  466. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  467. sds_ring = &recv_ctx->sds_rings[ring];
  468. if (ring == 0) {
  469. hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
  470. hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
  471. }
  472. hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
  473. hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
  474. hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
  475. }
  476. hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
  477. signature = (adapter->max_sds_rings > 1) ?
  478. NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
  479. NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
  480. lower32(recv_ctx->phys_addr));
  481. NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
  482. upper32(recv_ctx->phys_addr));
  483. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  484. signature | port);
  485. return 0;
  486. }
  487. int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
  488. {
  489. void *addr;
  490. int err = 0;
  491. int ring;
  492. struct netxen_recv_context *recv_ctx;
  493. struct nx_host_rds_ring *rds_ring;
  494. struct nx_host_sds_ring *sds_ring;
  495. struct nx_host_tx_ring *tx_ring;
  496. struct pci_dev *pdev = adapter->pdev;
  497. struct net_device *netdev = adapter->netdev;
  498. int port = adapter->portnum;
  499. recv_ctx = &adapter->recv_ctx;
  500. tx_ring = adapter->tx_ring;
  501. addr = pci_alloc_consistent(pdev,
  502. sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
  503. &recv_ctx->phys_addr);
  504. if (addr == NULL) {
  505. dev_err(&pdev->dev, "failed to allocate hw context\n");
  506. return -ENOMEM;
  507. }
  508. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  509. recv_ctx->hwctx = (struct netxen_ring_ctx *)addr;
  510. recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
  511. recv_ctx->hwctx->cmd_consumer_offset =
  512. cpu_to_le64(recv_ctx->phys_addr +
  513. sizeof(struct netxen_ring_ctx));
  514. tx_ring->hw_consumer =
  515. (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
  516. /* cmd desc ring */
  517. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  518. &tx_ring->phys_addr);
  519. if (addr == NULL) {
  520. dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
  521. netdev->name);
  522. return -ENOMEM;
  523. }
  524. tx_ring->desc_head = (struct cmd_desc_type0 *)addr;
  525. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  526. rds_ring = &recv_ctx->rds_rings[ring];
  527. addr = pci_alloc_consistent(adapter->pdev,
  528. RCV_DESC_RINGSIZE(rds_ring),
  529. &rds_ring->phys_addr);
  530. if (addr == NULL) {
  531. dev_err(&pdev->dev,
  532. "%s: failed to allocate rds ring [%d]\n",
  533. netdev->name, ring);
  534. err = -ENOMEM;
  535. goto err_out_free;
  536. }
  537. rds_ring->desc_head = (struct rcv_desc *)addr;
  538. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  539. rds_ring->crb_rcv_producer =
  540. netxen_get_ioaddr(adapter,
  541. recv_crb_registers[port].crb_rcv_producer[ring]);
  542. }
  543. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  544. sds_ring = &recv_ctx->sds_rings[ring];
  545. addr = pci_alloc_consistent(adapter->pdev,
  546. STATUS_DESC_RINGSIZE(sds_ring),
  547. &sds_ring->phys_addr);
  548. if (addr == NULL) {
  549. dev_err(&pdev->dev,
  550. "%s: failed to allocate sds ring [%d]\n",
  551. netdev->name, ring);
  552. err = -ENOMEM;
  553. goto err_out_free;
  554. }
  555. sds_ring->desc_head = (struct status_desc *)addr;
  556. sds_ring->crb_sts_consumer =
  557. netxen_get_ioaddr(adapter,
  558. recv_crb_registers[port].crb_sts_consumer[ring]);
  559. sds_ring->crb_intr_mask =
  560. netxen_get_ioaddr(adapter,
  561. recv_crb_registers[port].sw_int_mask[ring]);
  562. }
  563. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  564. if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
  565. goto done;
  566. err = nx_fw_cmd_create_rx_ctx(adapter);
  567. if (err)
  568. goto err_out_free;
  569. err = nx_fw_cmd_create_tx_ctx(adapter);
  570. if (err)
  571. goto err_out_free;
  572. } else {
  573. err = netxen_init_old_ctx(adapter);
  574. if (err)
  575. goto err_out_free;
  576. }
  577. done:
  578. return 0;
  579. err_out_free:
  580. netxen_free_hw_resources(adapter);
  581. return err;
  582. }
  583. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  584. {
  585. struct netxen_recv_context *recv_ctx;
  586. struct nx_host_rds_ring *rds_ring;
  587. struct nx_host_sds_ring *sds_ring;
  588. struct nx_host_tx_ring *tx_ring;
  589. int ring;
  590. int port = adapter->portnum;
  591. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  592. if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
  593. goto done;
  594. nx_fw_cmd_destroy_rx_ctx(adapter);
  595. nx_fw_cmd_destroy_tx_ctx(adapter);
  596. } else {
  597. netxen_api_lock(adapter);
  598. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  599. NETXEN_CTX_D3_RESET | port);
  600. netxen_api_unlock(adapter);
  601. }
  602. /* Allow dma queues to drain after context reset */
  603. msleep(20);
  604. done:
  605. recv_ctx = &adapter->recv_ctx;
  606. if (recv_ctx->hwctx != NULL) {
  607. pci_free_consistent(adapter->pdev,
  608. sizeof(struct netxen_ring_ctx) +
  609. sizeof(uint32_t),
  610. recv_ctx->hwctx,
  611. recv_ctx->phys_addr);
  612. recv_ctx->hwctx = NULL;
  613. }
  614. tx_ring = adapter->tx_ring;
  615. if (tx_ring->desc_head != NULL) {
  616. pci_free_consistent(adapter->pdev,
  617. TX_DESC_RINGSIZE(tx_ring),
  618. tx_ring->desc_head, tx_ring->phys_addr);
  619. tx_ring->desc_head = NULL;
  620. }
  621. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  622. rds_ring = &recv_ctx->rds_rings[ring];
  623. if (rds_ring->desc_head != NULL) {
  624. pci_free_consistent(adapter->pdev,
  625. RCV_DESC_RINGSIZE(rds_ring),
  626. rds_ring->desc_head,
  627. rds_ring->phys_addr);
  628. rds_ring->desc_head = NULL;
  629. }
  630. }
  631. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  632. sds_ring = &recv_ctx->sds_rings[ring];
  633. if (sds_ring->desc_head != NULL) {
  634. pci_free_consistent(adapter->pdev,
  635. STATUS_DESC_RINGSIZE(sds_ring),
  636. sds_ring->desc_head,
  637. sds_ring->phys_addr);
  638. sds_ring->desc_head = NULL;
  639. }
  640. }
  641. }