mr.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666
  1. /*
  2. * Copyright (c) 2004 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/errno.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include "mlx4.h"
  37. #include "icm.h"
  38. /*
  39. * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
  40. */
  41. struct mlx4_mpt_entry {
  42. __be32 flags;
  43. __be32 qpn;
  44. __be32 key;
  45. __be32 pd_flags;
  46. __be64 start;
  47. __be64 length;
  48. __be32 lkey;
  49. __be32 win_cnt;
  50. u8 reserved1[3];
  51. u8 mtt_rep;
  52. __be64 mtt_seg;
  53. __be32 mtt_sz;
  54. __be32 entity_size;
  55. __be32 first_byte_offset;
  56. } __attribute__((packed));
  57. #define MLX4_MPT_FLAG_SW_OWNS (0xfUL << 28)
  58. #define MLX4_MPT_FLAG_FREE (0x3UL << 28)
  59. #define MLX4_MPT_FLAG_MIO (1 << 17)
  60. #define MLX4_MPT_FLAG_BIND_ENABLE (1 << 15)
  61. #define MLX4_MPT_FLAG_PHYSICAL (1 << 9)
  62. #define MLX4_MPT_FLAG_REGION (1 << 8)
  63. #define MLX4_MPT_PD_FLAG_FAST_REG (1 << 27)
  64. #define MLX4_MPT_PD_FLAG_RAE (1 << 28)
  65. #define MLX4_MPT_PD_FLAG_EN_INV (3 << 24)
  66. #define MLX4_MPT_STATUS_SW 0xF0
  67. #define MLX4_MPT_STATUS_HW 0x00
  68. static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
  69. {
  70. int o;
  71. int m;
  72. u32 seg;
  73. spin_lock(&buddy->lock);
  74. for (o = order; o <= buddy->max_order; ++o)
  75. if (buddy->num_free[o]) {
  76. m = 1 << (buddy->max_order - o);
  77. seg = find_first_bit(buddy->bits[o], m);
  78. if (seg < m)
  79. goto found;
  80. }
  81. spin_unlock(&buddy->lock);
  82. return -1;
  83. found:
  84. clear_bit(seg, buddy->bits[o]);
  85. --buddy->num_free[o];
  86. while (o > order) {
  87. --o;
  88. seg <<= 1;
  89. set_bit(seg ^ 1, buddy->bits[o]);
  90. ++buddy->num_free[o];
  91. }
  92. spin_unlock(&buddy->lock);
  93. seg <<= order;
  94. return seg;
  95. }
  96. static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
  97. {
  98. seg >>= order;
  99. spin_lock(&buddy->lock);
  100. while (test_bit(seg ^ 1, buddy->bits[order])) {
  101. clear_bit(seg ^ 1, buddy->bits[order]);
  102. --buddy->num_free[order];
  103. seg >>= 1;
  104. ++order;
  105. }
  106. set_bit(seg, buddy->bits[order]);
  107. ++buddy->num_free[order];
  108. spin_unlock(&buddy->lock);
  109. }
  110. static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
  111. {
  112. int i, s;
  113. buddy->max_order = max_order;
  114. spin_lock_init(&buddy->lock);
  115. buddy->bits = kzalloc((buddy->max_order + 1) * sizeof (long *),
  116. GFP_KERNEL);
  117. buddy->num_free = kzalloc((buddy->max_order + 1) * sizeof (int *),
  118. GFP_KERNEL);
  119. if (!buddy->bits || !buddy->num_free)
  120. goto err_out;
  121. for (i = 0; i <= buddy->max_order; ++i) {
  122. s = BITS_TO_LONGS(1 << (buddy->max_order - i));
  123. buddy->bits[i] = kmalloc(s * sizeof (long), GFP_KERNEL);
  124. if (!buddy->bits[i])
  125. goto err_out_free;
  126. bitmap_zero(buddy->bits[i], 1 << (buddy->max_order - i));
  127. }
  128. set_bit(0, buddy->bits[buddy->max_order]);
  129. buddy->num_free[buddy->max_order] = 1;
  130. return 0;
  131. err_out_free:
  132. for (i = 0; i <= buddy->max_order; ++i)
  133. kfree(buddy->bits[i]);
  134. err_out:
  135. kfree(buddy->bits);
  136. kfree(buddy->num_free);
  137. return -ENOMEM;
  138. }
  139. static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
  140. {
  141. int i;
  142. for (i = 0; i <= buddy->max_order; ++i)
  143. kfree(buddy->bits[i]);
  144. kfree(buddy->bits);
  145. kfree(buddy->num_free);
  146. }
  147. static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
  148. {
  149. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  150. u32 seg;
  151. seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, order);
  152. if (seg == -1)
  153. return -1;
  154. if (mlx4_table_get_range(dev, &mr_table->mtt_table, seg,
  155. seg + (1 << order) - 1)) {
  156. mlx4_buddy_free(&mr_table->mtt_buddy, seg, order);
  157. return -1;
  158. }
  159. return seg;
  160. }
  161. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  162. struct mlx4_mtt *mtt)
  163. {
  164. int i;
  165. if (!npages) {
  166. mtt->order = -1;
  167. mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
  168. return 0;
  169. } else
  170. mtt->page_shift = page_shift;
  171. for (mtt->order = 0, i = dev->caps.mtts_per_seg; i < npages; i <<= 1)
  172. ++mtt->order;
  173. mtt->first_seg = mlx4_alloc_mtt_range(dev, mtt->order);
  174. if (mtt->first_seg == -1)
  175. return -ENOMEM;
  176. return 0;
  177. }
  178. EXPORT_SYMBOL_GPL(mlx4_mtt_init);
  179. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  180. {
  181. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  182. if (mtt->order < 0)
  183. return;
  184. mlx4_buddy_free(&mr_table->mtt_buddy, mtt->first_seg, mtt->order);
  185. mlx4_table_put_range(dev, &mr_table->mtt_table, mtt->first_seg,
  186. mtt->first_seg + (1 << mtt->order) - 1);
  187. }
  188. EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
  189. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
  190. {
  191. return (u64) mtt->first_seg * dev->caps.mtt_entry_sz;
  192. }
  193. EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
  194. static u32 hw_index_to_key(u32 ind)
  195. {
  196. return (ind >> 24) | (ind << 8);
  197. }
  198. static u32 key_to_hw_index(u32 key)
  199. {
  200. return (key << 24) | (key >> 8);
  201. }
  202. static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  203. int mpt_index)
  204. {
  205. return mlx4_cmd(dev, mailbox->dma, mpt_index, 0, MLX4_CMD_SW2HW_MPT,
  206. MLX4_CMD_TIME_CLASS_B);
  207. }
  208. static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  209. int mpt_index)
  210. {
  211. return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  212. !mailbox, MLX4_CMD_HW2SW_MPT, MLX4_CMD_TIME_CLASS_B);
  213. }
  214. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  215. int npages, int page_shift, struct mlx4_mr *mr)
  216. {
  217. struct mlx4_priv *priv = mlx4_priv(dev);
  218. u32 index;
  219. int err;
  220. index = mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
  221. if (index == -1)
  222. return -ENOMEM;
  223. mr->iova = iova;
  224. mr->size = size;
  225. mr->pd = pd;
  226. mr->access = access;
  227. mr->enabled = 0;
  228. mr->key = hw_index_to_key(index);
  229. err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
  230. if (err)
  231. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
  232. return err;
  233. }
  234. EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
  235. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
  236. {
  237. struct mlx4_priv *priv = mlx4_priv(dev);
  238. int err;
  239. if (mr->enabled) {
  240. err = mlx4_HW2SW_MPT(dev, NULL,
  241. key_to_hw_index(mr->key) &
  242. (dev->caps.num_mpts - 1));
  243. if (err)
  244. mlx4_warn(dev, "HW2SW_MPT failed (%d)\n", err);
  245. }
  246. mlx4_mtt_cleanup(dev, &mr->mtt);
  247. mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, key_to_hw_index(mr->key));
  248. }
  249. EXPORT_SYMBOL_GPL(mlx4_mr_free);
  250. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
  251. {
  252. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  253. struct mlx4_cmd_mailbox *mailbox;
  254. struct mlx4_mpt_entry *mpt_entry;
  255. int err;
  256. err = mlx4_table_get(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  257. if (err)
  258. return err;
  259. mailbox = mlx4_alloc_cmd_mailbox(dev);
  260. if (IS_ERR(mailbox)) {
  261. err = PTR_ERR(mailbox);
  262. goto err_table;
  263. }
  264. mpt_entry = mailbox->buf;
  265. memset(mpt_entry, 0, sizeof *mpt_entry);
  266. mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO |
  267. MLX4_MPT_FLAG_REGION |
  268. mr->access);
  269. mpt_entry->key = cpu_to_be32(key_to_hw_index(mr->key));
  270. mpt_entry->pd_flags = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
  271. mpt_entry->start = cpu_to_be64(mr->iova);
  272. mpt_entry->length = cpu_to_be64(mr->size);
  273. mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
  274. if (mr->mtt.order < 0) {
  275. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
  276. mpt_entry->mtt_seg = 0;
  277. } else {
  278. mpt_entry->mtt_seg = cpu_to_be64(mlx4_mtt_addr(dev, &mr->mtt));
  279. }
  280. if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
  281. /* fast register MR in free state */
  282. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
  283. mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
  284. MLX4_MPT_PD_FLAG_RAE);
  285. mpt_entry->mtt_sz = cpu_to_be32((1 << mr->mtt.order) *
  286. dev->caps.mtts_per_seg);
  287. } else {
  288. mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
  289. }
  290. err = mlx4_SW2HW_MPT(dev, mailbox,
  291. key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
  292. if (err) {
  293. mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
  294. goto err_cmd;
  295. }
  296. mr->enabled = 1;
  297. mlx4_free_cmd_mailbox(dev, mailbox);
  298. return 0;
  299. err_cmd:
  300. mlx4_free_cmd_mailbox(dev, mailbox);
  301. err_table:
  302. mlx4_table_put(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
  303. return err;
  304. }
  305. EXPORT_SYMBOL_GPL(mlx4_mr_enable);
  306. static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  307. int start_index, int npages, u64 *page_list)
  308. {
  309. struct mlx4_priv *priv = mlx4_priv(dev);
  310. __be64 *mtts;
  311. dma_addr_t dma_handle;
  312. int i;
  313. int s = start_index * sizeof (u64);
  314. /* All MTTs must fit in the same page */
  315. if (start_index / (PAGE_SIZE / sizeof (u64)) !=
  316. (start_index + npages - 1) / (PAGE_SIZE / sizeof (u64)))
  317. return -EINVAL;
  318. if (start_index & (dev->caps.mtts_per_seg - 1))
  319. return -EINVAL;
  320. mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->first_seg +
  321. s / dev->caps.mtt_entry_sz, &dma_handle);
  322. if (!mtts)
  323. return -ENOMEM;
  324. dma_sync_single_for_cpu(&dev->pdev->dev, dma_handle,
  325. npages * sizeof (u64), DMA_TO_DEVICE);
  326. for (i = 0; i < npages; ++i)
  327. mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  328. dma_sync_single_for_device(&dev->pdev->dev, dma_handle,
  329. npages * sizeof (u64), DMA_TO_DEVICE);
  330. return 0;
  331. }
  332. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  333. int start_index, int npages, u64 *page_list)
  334. {
  335. int chunk;
  336. int err;
  337. if (mtt->order < 0)
  338. return -EINVAL;
  339. while (npages > 0) {
  340. chunk = min_t(int, PAGE_SIZE / sizeof(u64), npages);
  341. err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
  342. if (err)
  343. return err;
  344. npages -= chunk;
  345. start_index += chunk;
  346. page_list += chunk;
  347. }
  348. return 0;
  349. }
  350. EXPORT_SYMBOL_GPL(mlx4_write_mtt);
  351. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  352. struct mlx4_buf *buf)
  353. {
  354. u64 *page_list;
  355. int err;
  356. int i;
  357. page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
  358. if (!page_list)
  359. return -ENOMEM;
  360. for (i = 0; i < buf->npages; ++i)
  361. if (buf->nbufs == 1)
  362. page_list[i] = buf->direct.map + (i << buf->page_shift);
  363. else
  364. page_list[i] = buf->page_list[i].map;
  365. err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
  366. kfree(page_list);
  367. return err;
  368. }
  369. EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
  370. int mlx4_init_mr_table(struct mlx4_dev *dev)
  371. {
  372. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  373. int err;
  374. err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
  375. ~0, dev->caps.reserved_mrws, 0);
  376. if (err)
  377. return err;
  378. err = mlx4_buddy_init(&mr_table->mtt_buddy,
  379. ilog2(dev->caps.num_mtt_segs));
  380. if (err)
  381. goto err_buddy;
  382. if (dev->caps.reserved_mtts) {
  383. if (mlx4_alloc_mtt_range(dev, fls(dev->caps.reserved_mtts - 1)) == -1) {
  384. mlx4_warn(dev, "MTT table of order %d is too small.\n",
  385. mr_table->mtt_buddy.max_order);
  386. err = -ENOMEM;
  387. goto err_reserve_mtts;
  388. }
  389. }
  390. return 0;
  391. err_reserve_mtts:
  392. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  393. err_buddy:
  394. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  395. return err;
  396. }
  397. void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
  398. {
  399. struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
  400. mlx4_buddy_cleanup(&mr_table->mtt_buddy);
  401. mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
  402. }
  403. static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
  404. int npages, u64 iova)
  405. {
  406. int i, page_mask;
  407. if (npages > fmr->max_pages)
  408. return -EINVAL;
  409. page_mask = (1 << fmr->page_shift) - 1;
  410. /* We are getting page lists, so va must be page aligned. */
  411. if (iova & page_mask)
  412. return -EINVAL;
  413. /* Trust the user not to pass misaligned data in page_list */
  414. if (0)
  415. for (i = 0; i < npages; ++i) {
  416. if (page_list[i] & ~page_mask)
  417. return -EINVAL;
  418. }
  419. if (fmr->maps >= fmr->max_maps)
  420. return -EINVAL;
  421. return 0;
  422. }
  423. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  424. int npages, u64 iova, u32 *lkey, u32 *rkey)
  425. {
  426. u32 key;
  427. int i, err;
  428. err = mlx4_check_fmr(fmr, page_list, npages, iova);
  429. if (err)
  430. return err;
  431. ++fmr->maps;
  432. key = key_to_hw_index(fmr->mr.key);
  433. key += dev->caps.num_mpts;
  434. *lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
  435. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  436. /* Make sure MPT status is visible before writing MTT entries */
  437. wmb();
  438. dma_sync_single_for_cpu(&dev->pdev->dev, fmr->dma_handle,
  439. npages * sizeof(u64), DMA_TO_DEVICE);
  440. for (i = 0; i < npages; ++i)
  441. fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
  442. dma_sync_single_for_device(&dev->pdev->dev, fmr->dma_handle,
  443. npages * sizeof(u64), DMA_TO_DEVICE);
  444. fmr->mpt->key = cpu_to_be32(key);
  445. fmr->mpt->lkey = cpu_to_be32(key);
  446. fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
  447. fmr->mpt->start = cpu_to_be64(iova);
  448. /* Make MTT entries are visible before setting MPT status */
  449. wmb();
  450. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
  451. /* Make sure MPT status is visible before consumer can use FMR */
  452. wmb();
  453. return 0;
  454. }
  455. EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
  456. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  457. int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
  458. {
  459. struct mlx4_priv *priv = mlx4_priv(dev);
  460. u64 mtt_seg;
  461. int err = -ENOMEM;
  462. if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
  463. return -EINVAL;
  464. /* All MTTs must fit in the same page */
  465. if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
  466. return -EINVAL;
  467. fmr->page_shift = page_shift;
  468. fmr->max_pages = max_pages;
  469. fmr->max_maps = max_maps;
  470. fmr->maps = 0;
  471. err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
  472. page_shift, &fmr->mr);
  473. if (err)
  474. return err;
  475. mtt_seg = fmr->mr.mtt.first_seg * dev->caps.mtt_entry_sz;
  476. fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
  477. fmr->mr.mtt.first_seg,
  478. &fmr->dma_handle);
  479. if (!fmr->mtts) {
  480. err = -ENOMEM;
  481. goto err_free;
  482. }
  483. return 0;
  484. err_free:
  485. mlx4_mr_free(dev, &fmr->mr);
  486. return err;
  487. }
  488. EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
  489. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  490. {
  491. struct mlx4_priv *priv = mlx4_priv(dev);
  492. int err;
  493. err = mlx4_mr_enable(dev, &fmr->mr);
  494. if (err)
  495. return err;
  496. fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
  497. key_to_hw_index(fmr->mr.key), NULL);
  498. if (!fmr->mpt)
  499. return -ENOMEM;
  500. return 0;
  501. }
  502. EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
  503. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  504. u32 *lkey, u32 *rkey)
  505. {
  506. if (!fmr->maps)
  507. return;
  508. fmr->maps = 0;
  509. *(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
  510. }
  511. EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
  512. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
  513. {
  514. if (fmr->maps)
  515. return -EBUSY;
  516. fmr->mr.enabled = 0;
  517. mlx4_mr_free(dev, &fmr->mr);
  518. return 0;
  519. }
  520. EXPORT_SYMBOL_GPL(mlx4_fmr_free);
  521. int mlx4_SYNC_TPT(struct mlx4_dev *dev)
  522. {
  523. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000);
  524. }
  525. EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);