mlx4_en.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #ifndef _MLX4_EN_H_
  34. #define _MLX4_EN_H_
  35. #include <linux/compiler.h>
  36. #include <linux/list.h>
  37. #include <linux/mutex.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/inet_lro.h>
  40. #include <linux/mlx4/device.h>
  41. #include <linux/mlx4/qp.h>
  42. #include <linux/mlx4/cq.h>
  43. #include <linux/mlx4/srq.h>
  44. #include <linux/mlx4/doorbell.h>
  45. #include "en_port.h"
  46. #define DRV_NAME "mlx4_en"
  47. #define DRV_VERSION "1.4.1.1"
  48. #define DRV_RELDATE "June 2009"
  49. #define MLX4_EN_MSG_LEVEL (NETIF_MSG_LINK | NETIF_MSG_IFDOWN)
  50. #define en_print(level, priv, format, arg...) \
  51. { \
  52. if ((priv)->registered) \
  53. printk(level "%s: %s: " format, DRV_NAME, \
  54. (priv->dev)->name, ## arg); \
  55. else \
  56. printk(level "%s: %s: Port %d: " format, \
  57. DRV_NAME, dev_name(&priv->mdev->pdev->dev), \
  58. (priv)->port, ## arg); \
  59. }
  60. #define en_dbg(mlevel, priv, format, arg...) \
  61. { \
  62. if (NETIF_MSG_##mlevel & priv->msg_enable) \
  63. en_print(KERN_DEBUG, priv, format, ## arg) \
  64. }
  65. #define en_warn(priv, format, arg...) \
  66. en_print(KERN_WARNING, priv, format, ## arg)
  67. #define en_err(priv, format, arg...) \
  68. en_print(KERN_ERR, priv, format, ## arg)
  69. #define mlx4_err(mdev, format, arg...) \
  70. printk(KERN_ERR "%s %s: " format , DRV_NAME ,\
  71. dev_name(&mdev->pdev->dev) , ## arg)
  72. #define mlx4_info(mdev, format, arg...) \
  73. printk(KERN_INFO "%s %s: " format , DRV_NAME ,\
  74. dev_name(&mdev->pdev->dev) , ## arg)
  75. #define mlx4_warn(mdev, format, arg...) \
  76. printk(KERN_WARNING "%s %s: " format , DRV_NAME ,\
  77. dev_name(&mdev->pdev->dev) , ## arg)
  78. /*
  79. * Device constants
  80. */
  81. #define MLX4_EN_PAGE_SHIFT 12
  82. #define MLX4_EN_PAGE_SIZE (1 << MLX4_EN_PAGE_SHIFT)
  83. #define MAX_TX_RINGS 16
  84. #define MAX_RX_RINGS 16
  85. #define TXBB_SIZE 64
  86. #define HEADROOM (2048 / TXBB_SIZE + 1)
  87. #define STAMP_STRIDE 64
  88. #define STAMP_DWORDS (STAMP_STRIDE / 4)
  89. #define STAMP_SHIFT 31
  90. #define STAMP_VAL 0x7fffffff
  91. #define STATS_DELAY (HZ / 4)
  92. /* Typical TSO descriptor with 16 gather entries is 352 bytes... */
  93. #define MAX_DESC_SIZE 512
  94. #define MAX_DESC_TXBBS (MAX_DESC_SIZE / TXBB_SIZE)
  95. /*
  96. * OS related constants and tunables
  97. */
  98. #define MLX4_EN_WATCHDOG_TIMEOUT (15 * HZ)
  99. #define MLX4_EN_ALLOC_ORDER 2
  100. #define MLX4_EN_ALLOC_SIZE (PAGE_SIZE << MLX4_EN_ALLOC_ORDER)
  101. #define MLX4_EN_MAX_LRO_DESCRIPTORS 32
  102. /* Receive fragment sizes; we use at most 4 fragments (for 9600 byte MTU
  103. * and 4K allocations) */
  104. enum {
  105. FRAG_SZ0 = 512 - NET_IP_ALIGN,
  106. FRAG_SZ1 = 1024,
  107. FRAG_SZ2 = 4096,
  108. FRAG_SZ3 = MLX4_EN_ALLOC_SIZE
  109. };
  110. #define MLX4_EN_MAX_RX_FRAGS 4
  111. /* Maximum ring sizes */
  112. #define MLX4_EN_MAX_TX_SIZE 8192
  113. #define MLX4_EN_MAX_RX_SIZE 8192
  114. /* Minimum ring size for our page-allocation sceme to work */
  115. #define MLX4_EN_MIN_RX_SIZE (MLX4_EN_ALLOC_SIZE / SMP_CACHE_BYTES)
  116. #define MLX4_EN_MIN_TX_SIZE (4096 / TXBB_SIZE)
  117. #define MLX4_EN_SMALL_PKT_SIZE 64
  118. #define MLX4_EN_NUM_TX_RINGS 8
  119. #define MLX4_EN_NUM_PPP_RINGS 8
  120. #define MLX4_EN_DEF_TX_RING_SIZE 512
  121. #define MLX4_EN_DEF_RX_RING_SIZE 1024
  122. /* Target number of packets to coalesce with interrupt moderation */
  123. #define MLX4_EN_RX_COAL_TARGET 44
  124. #define MLX4_EN_RX_COAL_TIME 0x10
  125. #define MLX4_EN_TX_COAL_PKTS 5
  126. #define MLX4_EN_TX_COAL_TIME 0x80
  127. #define MLX4_EN_RX_RATE_LOW 400000
  128. #define MLX4_EN_RX_COAL_TIME_LOW 0
  129. #define MLX4_EN_RX_RATE_HIGH 450000
  130. #define MLX4_EN_RX_COAL_TIME_HIGH 128
  131. #define MLX4_EN_RX_SIZE_THRESH 1024
  132. #define MLX4_EN_RX_RATE_THRESH (1000000 / MLX4_EN_RX_COAL_TIME_HIGH)
  133. #define MLX4_EN_SAMPLE_INTERVAL 0
  134. #define MLX4_EN_AUTO_CONF 0xffff
  135. #define MLX4_EN_DEF_RX_PAUSE 1
  136. #define MLX4_EN_DEF_TX_PAUSE 1
  137. /* Interval between sucessive polls in the Tx routine when polling is used
  138. instead of interrupts (in per-core Tx rings) - should be power of 2 */
  139. #define MLX4_EN_TX_POLL_MODER 16
  140. #define MLX4_EN_TX_POLL_TIMEOUT (HZ / 4)
  141. #define ETH_LLC_SNAP_SIZE 8
  142. #define SMALL_PACKET_SIZE (256 - NET_IP_ALIGN)
  143. #define HEADER_COPY_SIZE (128 - NET_IP_ALIGN)
  144. #define MLX4_EN_MIN_MTU 46
  145. #define ETH_BCAST 0xffffffffffffULL
  146. #ifdef MLX4_EN_PERF_STAT
  147. /* Number of samples to 'average' */
  148. #define AVG_SIZE 128
  149. #define AVG_FACTOR 1024
  150. #define NUM_PERF_STATS NUM_PERF_COUNTERS
  151. #define INC_PERF_COUNTER(cnt) (++(cnt))
  152. #define ADD_PERF_COUNTER(cnt, add) ((cnt) += (add))
  153. #define AVG_PERF_COUNTER(cnt, sample) \
  154. ((cnt) = ((cnt) * (AVG_SIZE - 1) + (sample) * AVG_FACTOR) / AVG_SIZE)
  155. #define GET_PERF_COUNTER(cnt) (cnt)
  156. #define GET_AVG_PERF_COUNTER(cnt) ((cnt) / AVG_FACTOR)
  157. #else
  158. #define NUM_PERF_STATS 0
  159. #define INC_PERF_COUNTER(cnt) do {} while (0)
  160. #define ADD_PERF_COUNTER(cnt, add) do {} while (0)
  161. #define AVG_PERF_COUNTER(cnt, sample) do {} while (0)
  162. #define GET_PERF_COUNTER(cnt) (0)
  163. #define GET_AVG_PERF_COUNTER(cnt) (0)
  164. #endif /* MLX4_EN_PERF_STAT */
  165. /*
  166. * Configurables
  167. */
  168. enum cq_type {
  169. RX = 0,
  170. TX = 1,
  171. };
  172. /*
  173. * Useful macros
  174. */
  175. #define ROUNDUP_LOG2(x) ilog2(roundup_pow_of_two(x))
  176. #define XNOR(x, y) (!(x) == !(y))
  177. #define ILLEGAL_MAC(addr) (addr == 0xffffffffffffULL || addr == 0x0)
  178. struct mlx4_en_tx_info {
  179. struct sk_buff *skb;
  180. u32 nr_txbb;
  181. u8 linear;
  182. u8 data_offset;
  183. u8 inl;
  184. };
  185. #define MLX4_EN_BIT_DESC_OWN 0x80000000
  186. #define CTRL_SIZE sizeof(struct mlx4_wqe_ctrl_seg)
  187. #define MLX4_EN_MEMTYPE_PAD 0x100
  188. #define DS_SIZE sizeof(struct mlx4_wqe_data_seg)
  189. struct mlx4_en_tx_desc {
  190. struct mlx4_wqe_ctrl_seg ctrl;
  191. union {
  192. struct mlx4_wqe_data_seg data; /* at least one data segment */
  193. struct mlx4_wqe_lso_seg lso;
  194. struct mlx4_wqe_inline_seg inl;
  195. };
  196. };
  197. #define MLX4_EN_USE_SRQ 0x01000000
  198. struct mlx4_en_rx_alloc {
  199. struct page *page;
  200. u16 offset;
  201. };
  202. struct mlx4_en_tx_ring {
  203. struct mlx4_hwq_resources wqres;
  204. u32 size ; /* number of TXBBs */
  205. u32 size_mask;
  206. u16 stride;
  207. u16 cqn; /* index of port CQ associated with this ring */
  208. u32 prod;
  209. u32 cons;
  210. u32 buf_size;
  211. u32 doorbell_qpn;
  212. void *buf;
  213. u16 poll_cnt;
  214. int blocked;
  215. struct mlx4_en_tx_info *tx_info;
  216. u8 *bounce_buf;
  217. u32 last_nr_txbb;
  218. struct mlx4_qp qp;
  219. struct mlx4_qp_context context;
  220. int qpn;
  221. enum mlx4_qp_state qp_state;
  222. struct mlx4_srq dummy;
  223. unsigned long bytes;
  224. unsigned long packets;
  225. spinlock_t comp_lock;
  226. };
  227. struct mlx4_en_rx_desc {
  228. /* actual number of entries depends on rx ring stride */
  229. struct mlx4_wqe_data_seg data[0];
  230. };
  231. struct mlx4_en_rx_ring {
  232. struct mlx4_hwq_resources wqres;
  233. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  234. struct net_lro_mgr lro;
  235. u32 size ; /* number of Rx descs*/
  236. u32 actual_size;
  237. u32 size_mask;
  238. u16 stride;
  239. u16 log_stride;
  240. u16 cqn; /* index of port CQ associated with this ring */
  241. u32 prod;
  242. u32 cons;
  243. u32 buf_size;
  244. void *buf;
  245. void *rx_info;
  246. unsigned long bytes;
  247. unsigned long packets;
  248. };
  249. static inline int mlx4_en_can_lro(__be16 status)
  250. {
  251. return (status & cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  252. MLX4_CQE_STATUS_IPV4F |
  253. MLX4_CQE_STATUS_IPV6 |
  254. MLX4_CQE_STATUS_IPV4OPT |
  255. MLX4_CQE_STATUS_TCP |
  256. MLX4_CQE_STATUS_UDP |
  257. MLX4_CQE_STATUS_IPOK)) ==
  258. cpu_to_be16(MLX4_CQE_STATUS_IPV4 |
  259. MLX4_CQE_STATUS_IPOK |
  260. MLX4_CQE_STATUS_TCP);
  261. }
  262. struct mlx4_en_cq {
  263. struct mlx4_cq mcq;
  264. struct mlx4_hwq_resources wqres;
  265. int ring;
  266. spinlock_t lock;
  267. struct net_device *dev;
  268. struct napi_struct napi;
  269. /* Per-core Tx cq processing support */
  270. struct timer_list timer;
  271. int size;
  272. int buf_size;
  273. unsigned vector;
  274. enum cq_type is_tx;
  275. u16 moder_time;
  276. u16 moder_cnt;
  277. struct mlx4_cqe *buf;
  278. #define MLX4_EN_OPCODE_ERROR 0x1e
  279. };
  280. struct mlx4_en_port_profile {
  281. u32 flags;
  282. u32 tx_ring_num;
  283. u32 rx_ring_num;
  284. u32 tx_ring_size;
  285. u32 rx_ring_size;
  286. u8 rx_pause;
  287. u8 rx_ppp;
  288. u8 tx_pause;
  289. u8 tx_ppp;
  290. };
  291. struct mlx4_en_profile {
  292. int rss_xor;
  293. int num_lro;
  294. u8 rss_mask;
  295. u32 active_ports;
  296. u32 small_pkt_int;
  297. u8 no_reset;
  298. struct mlx4_en_port_profile prof[MLX4_MAX_PORTS + 1];
  299. };
  300. struct mlx4_en_dev {
  301. struct mlx4_dev *dev;
  302. struct pci_dev *pdev;
  303. struct mutex state_lock;
  304. struct net_device *pndev[MLX4_MAX_PORTS + 1];
  305. u32 port_cnt;
  306. bool device_up;
  307. struct mlx4_en_profile profile;
  308. u32 LSO_support;
  309. struct workqueue_struct *workqueue;
  310. struct device *dma_device;
  311. void __iomem *uar_map;
  312. struct mlx4_uar priv_uar;
  313. struct mlx4_mr mr;
  314. u32 priv_pdn;
  315. spinlock_t uar_lock;
  316. };
  317. struct mlx4_en_rss_map {
  318. int base_qpn;
  319. struct mlx4_qp qps[MAX_RX_RINGS];
  320. enum mlx4_qp_state state[MAX_RX_RINGS];
  321. struct mlx4_qp indir_qp;
  322. enum mlx4_qp_state indir_state;
  323. };
  324. struct mlx4_en_rss_context {
  325. __be32 base_qpn;
  326. __be32 default_qpn;
  327. u16 reserved;
  328. u8 hash_fn;
  329. u8 flags;
  330. __be32 rss_key[10];
  331. };
  332. struct mlx4_en_pkt_stats {
  333. unsigned long broadcast;
  334. unsigned long rx_prio[8];
  335. unsigned long tx_prio[8];
  336. #define NUM_PKT_STATS 17
  337. };
  338. struct mlx4_en_port_stats {
  339. unsigned long lro_aggregated;
  340. unsigned long lro_flushed;
  341. unsigned long lro_no_desc;
  342. unsigned long tso_packets;
  343. unsigned long queue_stopped;
  344. unsigned long wake_queue;
  345. unsigned long tx_timeout;
  346. unsigned long rx_alloc_failed;
  347. unsigned long rx_chksum_good;
  348. unsigned long rx_chksum_none;
  349. unsigned long tx_chksum_offload;
  350. #define NUM_PORT_STATS 11
  351. };
  352. struct mlx4_en_perf_stats {
  353. u32 tx_poll;
  354. u64 tx_pktsz_avg;
  355. u32 inflight_avg;
  356. u16 tx_coal_avg;
  357. u16 rx_coal_avg;
  358. u32 napi_quota;
  359. #define NUM_PERF_COUNTERS 6
  360. };
  361. struct mlx4_en_frag_info {
  362. u16 frag_size;
  363. u16 frag_prefix_size;
  364. u16 frag_stride;
  365. u16 frag_align;
  366. u16 last_offset;
  367. };
  368. struct mlx4_en_priv {
  369. struct mlx4_en_dev *mdev;
  370. struct mlx4_en_port_profile *prof;
  371. struct net_device *dev;
  372. struct vlan_group *vlgrp;
  373. struct net_device_stats stats;
  374. struct net_device_stats ret_stats;
  375. spinlock_t stats_lock;
  376. unsigned long last_moder_packets;
  377. unsigned long last_moder_tx_packets;
  378. unsigned long last_moder_bytes;
  379. unsigned long last_moder_jiffies;
  380. int last_moder_time;
  381. u16 rx_usecs;
  382. u16 rx_frames;
  383. u16 tx_usecs;
  384. u16 tx_frames;
  385. u32 pkt_rate_low;
  386. u16 rx_usecs_low;
  387. u32 pkt_rate_high;
  388. u16 rx_usecs_high;
  389. u16 sample_interval;
  390. u16 adaptive_rx_coal;
  391. u32 msg_enable;
  392. struct mlx4_hwq_resources res;
  393. int link_state;
  394. int last_link_state;
  395. bool port_up;
  396. int port;
  397. int registered;
  398. int allocated;
  399. int stride;
  400. int rx_csum;
  401. u64 mac;
  402. int mac_index;
  403. unsigned max_mtu;
  404. int base_qpn;
  405. struct mlx4_en_rss_map rss_map;
  406. u32 flags;
  407. #define MLX4_EN_FLAG_PROMISC 0x1
  408. u32 tx_ring_num;
  409. u32 rx_ring_num;
  410. u32 rx_skb_size;
  411. struct mlx4_en_frag_info frag_info[MLX4_EN_MAX_RX_FRAGS];
  412. u16 num_frags;
  413. u16 log_rx_info;
  414. struct mlx4_en_tx_ring tx_ring[MAX_TX_RINGS];
  415. struct mlx4_en_rx_ring rx_ring[MAX_RX_RINGS];
  416. struct mlx4_en_cq tx_cq[MAX_TX_RINGS];
  417. struct mlx4_en_cq rx_cq[MAX_RX_RINGS];
  418. struct work_struct mcast_task;
  419. struct work_struct mac_task;
  420. struct work_struct watchdog_task;
  421. struct work_struct linkstate_task;
  422. struct delayed_work stats_task;
  423. struct mlx4_en_perf_stats pstats;
  424. struct mlx4_en_pkt_stats pkstats;
  425. struct mlx4_en_port_stats port_stats;
  426. struct dev_mc_list *mc_list;
  427. struct mlx4_en_stat_out_mbox hw_stats;
  428. };
  429. void mlx4_en_destroy_netdev(struct net_device *dev);
  430. int mlx4_en_init_netdev(struct mlx4_en_dev *mdev, int port,
  431. struct mlx4_en_port_profile *prof);
  432. int mlx4_en_start_port(struct net_device *dev);
  433. void mlx4_en_stop_port(struct net_device *dev);
  434. void mlx4_en_free_resources(struct mlx4_en_priv *priv);
  435. int mlx4_en_alloc_resources(struct mlx4_en_priv *priv);
  436. int mlx4_en_create_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq,
  437. int entries, int ring, enum cq_type mode);
  438. void mlx4_en_destroy_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  439. int mlx4_en_activate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  440. void mlx4_en_deactivate_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  441. int mlx4_en_set_cq_moder(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  442. int mlx4_en_arm_cq(struct mlx4_en_priv *priv, struct mlx4_en_cq *cq);
  443. void mlx4_en_poll_tx_cq(unsigned long data);
  444. void mlx4_en_tx_irq(struct mlx4_cq *mcq);
  445. u16 mlx4_en_select_queue(struct net_device *dev, struct sk_buff *skb);
  446. netdev_tx_t mlx4_en_xmit(struct sk_buff *skb, struct net_device *dev);
  447. int mlx4_en_create_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring,
  448. u32 size, u16 stride);
  449. void mlx4_en_destroy_tx_ring(struct mlx4_en_priv *priv, struct mlx4_en_tx_ring *ring);
  450. int mlx4_en_activate_tx_ring(struct mlx4_en_priv *priv,
  451. struct mlx4_en_tx_ring *ring,
  452. int cq);
  453. void mlx4_en_deactivate_tx_ring(struct mlx4_en_priv *priv,
  454. struct mlx4_en_tx_ring *ring);
  455. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  456. struct mlx4_en_rx_ring *ring,
  457. u32 size, u16 stride);
  458. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  459. struct mlx4_en_rx_ring *ring);
  460. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv);
  461. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  462. struct mlx4_en_rx_ring *ring);
  463. int mlx4_en_process_rx_cq(struct net_device *dev,
  464. struct mlx4_en_cq *cq,
  465. int budget);
  466. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget);
  467. void mlx4_en_fill_qp_context(struct mlx4_en_priv *priv, int size, int stride,
  468. int is_tx, int rss, int qpn, int cqn,
  469. struct mlx4_qp_context *context);
  470. void mlx4_en_sqp_event(struct mlx4_qp *qp, enum mlx4_event event);
  471. int mlx4_en_map_buffer(struct mlx4_buf *buf);
  472. void mlx4_en_unmap_buffer(struct mlx4_buf *buf);
  473. void mlx4_en_calc_rx_buf(struct net_device *dev);
  474. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv);
  475. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv);
  476. int mlx4_en_free_tx_buf(struct net_device *dev, struct mlx4_en_tx_ring *ring);
  477. void mlx4_en_rx_irq(struct mlx4_cq *mcq);
  478. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  479. int mlx4_SET_VLAN_FLTR(struct mlx4_dev *dev, u8 port, struct vlan_group *grp);
  480. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  481. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  482. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  483. u8 promisc);
  484. int mlx4_en_DUMP_ETH_STATS(struct mlx4_en_dev *mdev, u8 port, u8 reset);
  485. /*
  486. * Globals
  487. */
  488. extern const struct ethtool_ops mlx4_en_ethtool_ops;
  489. #endif