jme.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. *
  7. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/pci.h>
  26. #include <linux/netdevice.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/ethtool.h>
  29. #include <linux/mii.h>
  30. #include <linux/crc32.h>
  31. #include <linux/delay.h>
  32. #include <linux/spinlock.h>
  33. #include <linux/in.h>
  34. #include <linux/ip.h>
  35. #include <linux/ipv6.h>
  36. #include <linux/tcp.h>
  37. #include <linux/udp.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip6_checksum.h>
  40. #include "jme.h"
  41. static int force_pseudohp = -1;
  42. static int no_pseudohp = -1;
  43. static int no_extplug = -1;
  44. module_param(force_pseudohp, int, 0);
  45. MODULE_PARM_DESC(force_pseudohp,
  46. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  47. module_param(no_pseudohp, int, 0);
  48. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  49. module_param(no_extplug, int, 0);
  50. MODULE_PARM_DESC(no_extplug,
  51. "Do not use external plug signal for pseudo hot-plug.");
  52. static int
  53. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  54. {
  55. struct jme_adapter *jme = netdev_priv(netdev);
  56. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  57. read_again:
  58. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  59. smi_phy_addr(phy) |
  60. smi_reg_addr(reg));
  61. wmb();
  62. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  63. udelay(20);
  64. val = jread32(jme, JME_SMI);
  65. if ((val & SMI_OP_REQ) == 0)
  66. break;
  67. }
  68. if (i == 0) {
  69. jeprintk(jme->pdev, "phy(%d) read timeout : %d\n", phy, reg);
  70. return 0;
  71. }
  72. if (again--)
  73. goto read_again;
  74. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  75. }
  76. static void
  77. jme_mdio_write(struct net_device *netdev,
  78. int phy, int reg, int val)
  79. {
  80. struct jme_adapter *jme = netdev_priv(netdev);
  81. int i;
  82. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  83. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  84. smi_phy_addr(phy) | smi_reg_addr(reg));
  85. wmb();
  86. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  87. udelay(20);
  88. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  89. break;
  90. }
  91. if (i == 0)
  92. jeprintk(jme->pdev, "phy(%d) write timeout : %d\n", phy, reg);
  93. return;
  94. }
  95. static inline void
  96. jme_reset_phy_processor(struct jme_adapter *jme)
  97. {
  98. u32 val;
  99. jme_mdio_write(jme->dev,
  100. jme->mii_if.phy_id,
  101. MII_ADVERTISE, ADVERTISE_ALL |
  102. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  103. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  104. jme_mdio_write(jme->dev,
  105. jme->mii_if.phy_id,
  106. MII_CTRL1000,
  107. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  108. val = jme_mdio_read(jme->dev,
  109. jme->mii_if.phy_id,
  110. MII_BMCR);
  111. jme_mdio_write(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR, val | BMCR_RESET);
  114. return;
  115. }
  116. static void
  117. jme_setup_wakeup_frame(struct jme_adapter *jme,
  118. u32 *mask, u32 crc, int fnr)
  119. {
  120. int i;
  121. /*
  122. * Setup CRC pattern
  123. */
  124. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  125. wmb();
  126. jwrite32(jme, JME_WFODP, crc);
  127. wmb();
  128. /*
  129. * Setup Mask
  130. */
  131. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  132. jwrite32(jme, JME_WFOI,
  133. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  134. (fnr & WFOI_FRAME_SEL));
  135. wmb();
  136. jwrite32(jme, JME_WFODP, mask[i]);
  137. wmb();
  138. }
  139. }
  140. static inline void
  141. jme_reset_mac_processor(struct jme_adapter *jme)
  142. {
  143. u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  144. u32 crc = 0xCDCDCDCD;
  145. u32 gpreg0;
  146. int i;
  147. jwrite32(jme, JME_GHC, jme->reg_ghc | GHC_SWRST);
  148. udelay(2);
  149. jwrite32(jme, JME_GHC, jme->reg_ghc);
  150. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  151. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  152. jwrite32(jme, JME_RXQDC, 0x00000000);
  153. jwrite32(jme, JME_RXNDA, 0x00000000);
  154. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  155. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  156. jwrite32(jme, JME_TXQDC, 0x00000000);
  157. jwrite32(jme, JME_TXNDA, 0x00000000);
  158. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  159. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  160. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  161. jme_setup_wakeup_frame(jme, mask, crc, i);
  162. if (jme->fpgaver)
  163. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  164. else
  165. gpreg0 = GPREG0_DEFAULT;
  166. jwrite32(jme, JME_GPREG0, gpreg0);
  167. jwrite32(jme, JME_GPREG1, GPREG1_DEFAULT);
  168. }
  169. static inline void
  170. jme_reset_ghc_speed(struct jme_adapter *jme)
  171. {
  172. jme->reg_ghc &= ~(GHC_SPEED_1000M | GHC_DPX);
  173. jwrite32(jme, JME_GHC, jme->reg_ghc);
  174. }
  175. static inline void
  176. jme_clear_pm(struct jme_adapter *jme)
  177. {
  178. jwrite32(jme, JME_PMCS, 0xFFFF0000 | jme->reg_pmcs);
  179. pci_set_power_state(jme->pdev, PCI_D0);
  180. pci_enable_wake(jme->pdev, PCI_D0, false);
  181. }
  182. static int
  183. jme_reload_eeprom(struct jme_adapter *jme)
  184. {
  185. u32 val;
  186. int i;
  187. val = jread32(jme, JME_SMBCSR);
  188. if (val & SMBCSR_EEPROMD) {
  189. val |= SMBCSR_CNACK;
  190. jwrite32(jme, JME_SMBCSR, val);
  191. val |= SMBCSR_RELOAD;
  192. jwrite32(jme, JME_SMBCSR, val);
  193. mdelay(12);
  194. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  195. mdelay(1);
  196. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  197. break;
  198. }
  199. if (i == 0) {
  200. jeprintk(jme->pdev, "eeprom reload timeout\n");
  201. return -EIO;
  202. }
  203. }
  204. return 0;
  205. }
  206. static void
  207. jme_load_macaddr(struct net_device *netdev)
  208. {
  209. struct jme_adapter *jme = netdev_priv(netdev);
  210. unsigned char macaddr[6];
  211. u32 val;
  212. spin_lock_bh(&jme->macaddr_lock);
  213. val = jread32(jme, JME_RXUMA_LO);
  214. macaddr[0] = (val >> 0) & 0xFF;
  215. macaddr[1] = (val >> 8) & 0xFF;
  216. macaddr[2] = (val >> 16) & 0xFF;
  217. macaddr[3] = (val >> 24) & 0xFF;
  218. val = jread32(jme, JME_RXUMA_HI);
  219. macaddr[4] = (val >> 0) & 0xFF;
  220. macaddr[5] = (val >> 8) & 0xFF;
  221. memcpy(netdev->dev_addr, macaddr, 6);
  222. spin_unlock_bh(&jme->macaddr_lock);
  223. }
  224. static inline void
  225. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  226. {
  227. switch (p) {
  228. case PCC_OFF:
  229. jwrite32(jme, JME_PCCRX0,
  230. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  231. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  232. break;
  233. case PCC_P1:
  234. jwrite32(jme, JME_PCCRX0,
  235. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  236. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  237. break;
  238. case PCC_P2:
  239. jwrite32(jme, JME_PCCRX0,
  240. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  241. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  242. break;
  243. case PCC_P3:
  244. jwrite32(jme, JME_PCCRX0,
  245. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  246. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  247. break;
  248. default:
  249. break;
  250. }
  251. wmb();
  252. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  253. msg_rx_status(jme, "Switched to PCC_P%d\n", p);
  254. }
  255. static void
  256. jme_start_irq(struct jme_adapter *jme)
  257. {
  258. register struct dynpcc_info *dpi = &(jme->dpi);
  259. jme_set_rx_pcc(jme, PCC_P1);
  260. dpi->cur = PCC_P1;
  261. dpi->attempt = PCC_P1;
  262. dpi->cnt = 0;
  263. jwrite32(jme, JME_PCCTX,
  264. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  265. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  266. PCCTXQ0_EN
  267. );
  268. /*
  269. * Enable Interrupts
  270. */
  271. jwrite32(jme, JME_IENS, INTR_ENABLE);
  272. }
  273. static inline void
  274. jme_stop_irq(struct jme_adapter *jme)
  275. {
  276. /*
  277. * Disable Interrupts
  278. */
  279. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  280. }
  281. static u32
  282. jme_linkstat_from_phy(struct jme_adapter *jme)
  283. {
  284. u32 phylink, bmsr;
  285. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  286. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  287. if (bmsr & BMSR_ANCOMP)
  288. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  289. return phylink;
  290. }
  291. static inline void
  292. jme_set_phyfifoa(struct jme_adapter *jme)
  293. {
  294. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  295. }
  296. static inline void
  297. jme_set_phyfifob(struct jme_adapter *jme)
  298. {
  299. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  300. }
  301. static int
  302. jme_check_link(struct net_device *netdev, int testonly)
  303. {
  304. struct jme_adapter *jme = netdev_priv(netdev);
  305. u32 phylink, ghc, cnt = JME_SPDRSV_TIMEOUT, bmcr, gpreg1;
  306. char linkmsg[64];
  307. int rc = 0;
  308. linkmsg[0] = '\0';
  309. if (jme->fpgaver)
  310. phylink = jme_linkstat_from_phy(jme);
  311. else
  312. phylink = jread32(jme, JME_PHY_LINK);
  313. if (phylink & PHY_LINK_UP) {
  314. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  315. /*
  316. * If we did not enable AN
  317. * Speed/Duplex Info should be obtained from SMI
  318. */
  319. phylink = PHY_LINK_UP;
  320. bmcr = jme_mdio_read(jme->dev,
  321. jme->mii_if.phy_id,
  322. MII_BMCR);
  323. phylink |= ((bmcr & BMCR_SPEED1000) &&
  324. (bmcr & BMCR_SPEED100) == 0) ?
  325. PHY_LINK_SPEED_1000M :
  326. (bmcr & BMCR_SPEED100) ?
  327. PHY_LINK_SPEED_100M :
  328. PHY_LINK_SPEED_10M;
  329. phylink |= (bmcr & BMCR_FULLDPLX) ?
  330. PHY_LINK_DUPLEX : 0;
  331. strcat(linkmsg, "Forced: ");
  332. } else {
  333. /*
  334. * Keep polling for speed/duplex resolve complete
  335. */
  336. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  337. --cnt) {
  338. udelay(1);
  339. if (jme->fpgaver)
  340. phylink = jme_linkstat_from_phy(jme);
  341. else
  342. phylink = jread32(jme, JME_PHY_LINK);
  343. }
  344. if (!cnt)
  345. jeprintk(jme->pdev,
  346. "Waiting speed resolve timeout.\n");
  347. strcat(linkmsg, "ANed: ");
  348. }
  349. if (jme->phylink == phylink) {
  350. rc = 1;
  351. goto out;
  352. }
  353. if (testonly)
  354. goto out;
  355. jme->phylink = phylink;
  356. ghc = jme->reg_ghc & ~(GHC_SPEED | GHC_DPX |
  357. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE |
  358. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY);
  359. switch (phylink & PHY_LINK_SPEED_MASK) {
  360. case PHY_LINK_SPEED_10M:
  361. ghc |= GHC_SPEED_10M |
  362. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  363. strcat(linkmsg, "10 Mbps, ");
  364. break;
  365. case PHY_LINK_SPEED_100M:
  366. ghc |= GHC_SPEED_100M |
  367. GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  368. strcat(linkmsg, "100 Mbps, ");
  369. break;
  370. case PHY_LINK_SPEED_1000M:
  371. ghc |= GHC_SPEED_1000M |
  372. GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  373. strcat(linkmsg, "1000 Mbps, ");
  374. break;
  375. default:
  376. break;
  377. }
  378. if (phylink & PHY_LINK_DUPLEX) {
  379. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  380. ghc |= GHC_DPX;
  381. } else {
  382. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  383. TXMCS_BACKOFF |
  384. TXMCS_CARRIERSENSE |
  385. TXMCS_COLLISION);
  386. jwrite32(jme, JME_TXTRHD, TXTRHD_TXPEN |
  387. ((0x2000 << TXTRHD_TXP_SHIFT) & TXTRHD_TXP) |
  388. TXTRHD_TXREN |
  389. ((8 << TXTRHD_TXRL_SHIFT) & TXTRHD_TXRL));
  390. }
  391. gpreg1 = GPREG1_DEFAULT;
  392. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  393. if (!(phylink & PHY_LINK_DUPLEX))
  394. gpreg1 |= GPREG1_HALFMODEPATCH;
  395. switch (phylink & PHY_LINK_SPEED_MASK) {
  396. case PHY_LINK_SPEED_10M:
  397. jme_set_phyfifoa(jme);
  398. gpreg1 |= GPREG1_RSSPATCH;
  399. break;
  400. case PHY_LINK_SPEED_100M:
  401. jme_set_phyfifob(jme);
  402. gpreg1 |= GPREG1_RSSPATCH;
  403. break;
  404. case PHY_LINK_SPEED_1000M:
  405. jme_set_phyfifoa(jme);
  406. break;
  407. default:
  408. break;
  409. }
  410. }
  411. jwrite32(jme, JME_GPREG1, gpreg1);
  412. jwrite32(jme, JME_GHC, ghc);
  413. jme->reg_ghc = ghc;
  414. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  415. "Full-Duplex, " :
  416. "Half-Duplex, ");
  417. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  418. "MDI-X" :
  419. "MDI");
  420. msg_link(jme, "Link is up at %s.\n", linkmsg);
  421. netif_carrier_on(netdev);
  422. } else {
  423. if (testonly)
  424. goto out;
  425. msg_link(jme, "Link is down.\n");
  426. jme->phylink = 0;
  427. netif_carrier_off(netdev);
  428. }
  429. out:
  430. return rc;
  431. }
  432. static int
  433. jme_setup_tx_resources(struct jme_adapter *jme)
  434. {
  435. struct jme_ring *txring = &(jme->txring[0]);
  436. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  437. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  438. &(txring->dmaalloc),
  439. GFP_ATOMIC);
  440. if (!txring->alloc)
  441. goto err_set_null;
  442. /*
  443. * 16 Bytes align
  444. */
  445. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  446. RING_DESC_ALIGN);
  447. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  448. txring->next_to_use = 0;
  449. atomic_set(&txring->next_to_clean, 0);
  450. atomic_set(&txring->nr_free, jme->tx_ring_size);
  451. txring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  452. jme->tx_ring_size, GFP_ATOMIC);
  453. if (unlikely(!(txring->bufinf)))
  454. goto err_free_txring;
  455. /*
  456. * Initialize Transmit Descriptors
  457. */
  458. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  459. memset(txring->bufinf, 0,
  460. sizeof(struct jme_buffer_info) * jme->tx_ring_size);
  461. return 0;
  462. err_free_txring:
  463. dma_free_coherent(&(jme->pdev->dev),
  464. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  465. txring->alloc,
  466. txring->dmaalloc);
  467. err_set_null:
  468. txring->desc = NULL;
  469. txring->dmaalloc = 0;
  470. txring->dma = 0;
  471. txring->bufinf = NULL;
  472. return -ENOMEM;
  473. }
  474. static void
  475. jme_free_tx_resources(struct jme_adapter *jme)
  476. {
  477. int i;
  478. struct jme_ring *txring = &(jme->txring[0]);
  479. struct jme_buffer_info *txbi;
  480. if (txring->alloc) {
  481. if (txring->bufinf) {
  482. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  483. txbi = txring->bufinf + i;
  484. if (txbi->skb) {
  485. dev_kfree_skb(txbi->skb);
  486. txbi->skb = NULL;
  487. }
  488. txbi->mapping = 0;
  489. txbi->len = 0;
  490. txbi->nr_desc = 0;
  491. txbi->start_xmit = 0;
  492. }
  493. kfree(txring->bufinf);
  494. }
  495. dma_free_coherent(&(jme->pdev->dev),
  496. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  497. txring->alloc,
  498. txring->dmaalloc);
  499. txring->alloc = NULL;
  500. txring->desc = NULL;
  501. txring->dmaalloc = 0;
  502. txring->dma = 0;
  503. txring->bufinf = NULL;
  504. }
  505. txring->next_to_use = 0;
  506. atomic_set(&txring->next_to_clean, 0);
  507. atomic_set(&txring->nr_free, 0);
  508. }
  509. static inline void
  510. jme_enable_tx_engine(struct jme_adapter *jme)
  511. {
  512. /*
  513. * Select Queue 0
  514. */
  515. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  516. wmb();
  517. /*
  518. * Setup TX Queue 0 DMA Bass Address
  519. */
  520. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  521. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  522. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  523. /*
  524. * Setup TX Descptor Count
  525. */
  526. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  527. /*
  528. * Enable TX Engine
  529. */
  530. wmb();
  531. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  532. TXCS_SELECT_QUEUE0 |
  533. TXCS_ENABLE);
  534. }
  535. static inline void
  536. jme_restart_tx_engine(struct jme_adapter *jme)
  537. {
  538. /*
  539. * Restart TX Engine
  540. */
  541. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  542. TXCS_SELECT_QUEUE0 |
  543. TXCS_ENABLE);
  544. }
  545. static inline void
  546. jme_disable_tx_engine(struct jme_adapter *jme)
  547. {
  548. int i;
  549. u32 val;
  550. /*
  551. * Disable TX Engine
  552. */
  553. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  554. wmb();
  555. val = jread32(jme, JME_TXCS);
  556. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  557. mdelay(1);
  558. val = jread32(jme, JME_TXCS);
  559. rmb();
  560. }
  561. if (!i)
  562. jeprintk(jme->pdev, "Disable TX engine timeout.\n");
  563. }
  564. static void
  565. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  566. {
  567. struct jme_ring *rxring = &(jme->rxring[0]);
  568. register struct rxdesc *rxdesc = rxring->desc;
  569. struct jme_buffer_info *rxbi = rxring->bufinf;
  570. rxdesc += i;
  571. rxbi += i;
  572. rxdesc->dw[0] = 0;
  573. rxdesc->dw[1] = 0;
  574. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  575. rxdesc->desc1.bufaddrl = cpu_to_le32(
  576. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  577. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  578. if (jme->dev->features & NETIF_F_HIGHDMA)
  579. rxdesc->desc1.flags = RXFLAG_64BIT;
  580. wmb();
  581. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  582. }
  583. static int
  584. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  585. {
  586. struct jme_ring *rxring = &(jme->rxring[0]);
  587. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  588. struct sk_buff *skb;
  589. skb = netdev_alloc_skb(jme->dev,
  590. jme->dev->mtu + RX_EXTRA_LEN);
  591. if (unlikely(!skb))
  592. return -ENOMEM;
  593. rxbi->skb = skb;
  594. rxbi->len = skb_tailroom(skb);
  595. rxbi->mapping = pci_map_page(jme->pdev,
  596. virt_to_page(skb->data),
  597. offset_in_page(skb->data),
  598. rxbi->len,
  599. PCI_DMA_FROMDEVICE);
  600. return 0;
  601. }
  602. static void
  603. jme_free_rx_buf(struct jme_adapter *jme, int i)
  604. {
  605. struct jme_ring *rxring = &(jme->rxring[0]);
  606. struct jme_buffer_info *rxbi = rxring->bufinf;
  607. rxbi += i;
  608. if (rxbi->skb) {
  609. pci_unmap_page(jme->pdev,
  610. rxbi->mapping,
  611. rxbi->len,
  612. PCI_DMA_FROMDEVICE);
  613. dev_kfree_skb(rxbi->skb);
  614. rxbi->skb = NULL;
  615. rxbi->mapping = 0;
  616. rxbi->len = 0;
  617. }
  618. }
  619. static void
  620. jme_free_rx_resources(struct jme_adapter *jme)
  621. {
  622. int i;
  623. struct jme_ring *rxring = &(jme->rxring[0]);
  624. if (rxring->alloc) {
  625. if (rxring->bufinf) {
  626. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  627. jme_free_rx_buf(jme, i);
  628. kfree(rxring->bufinf);
  629. }
  630. dma_free_coherent(&(jme->pdev->dev),
  631. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  632. rxring->alloc,
  633. rxring->dmaalloc);
  634. rxring->alloc = NULL;
  635. rxring->desc = NULL;
  636. rxring->dmaalloc = 0;
  637. rxring->dma = 0;
  638. rxring->bufinf = NULL;
  639. }
  640. rxring->next_to_use = 0;
  641. atomic_set(&rxring->next_to_clean, 0);
  642. }
  643. static int
  644. jme_setup_rx_resources(struct jme_adapter *jme)
  645. {
  646. int i;
  647. struct jme_ring *rxring = &(jme->rxring[0]);
  648. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  649. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  650. &(rxring->dmaalloc),
  651. GFP_ATOMIC);
  652. if (!rxring->alloc)
  653. goto err_set_null;
  654. /*
  655. * 16 Bytes align
  656. */
  657. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  658. RING_DESC_ALIGN);
  659. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  660. rxring->next_to_use = 0;
  661. atomic_set(&rxring->next_to_clean, 0);
  662. rxring->bufinf = kmalloc(sizeof(struct jme_buffer_info) *
  663. jme->rx_ring_size, GFP_ATOMIC);
  664. if (unlikely(!(rxring->bufinf)))
  665. goto err_free_rxring;
  666. /*
  667. * Initiallize Receive Descriptors
  668. */
  669. memset(rxring->bufinf, 0,
  670. sizeof(struct jme_buffer_info) * jme->rx_ring_size);
  671. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  672. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  673. jme_free_rx_resources(jme);
  674. return -ENOMEM;
  675. }
  676. jme_set_clean_rxdesc(jme, i);
  677. }
  678. return 0;
  679. err_free_rxring:
  680. dma_free_coherent(&(jme->pdev->dev),
  681. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  682. rxring->alloc,
  683. rxring->dmaalloc);
  684. err_set_null:
  685. rxring->desc = NULL;
  686. rxring->dmaalloc = 0;
  687. rxring->dma = 0;
  688. rxring->bufinf = NULL;
  689. return -ENOMEM;
  690. }
  691. static inline void
  692. jme_enable_rx_engine(struct jme_adapter *jme)
  693. {
  694. /*
  695. * Select Queue 0
  696. */
  697. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  698. RXCS_QUEUESEL_Q0);
  699. wmb();
  700. /*
  701. * Setup RX DMA Bass Address
  702. */
  703. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  704. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  705. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  706. /*
  707. * Setup RX Descriptor Count
  708. */
  709. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  710. /*
  711. * Setup Unicast Filter
  712. */
  713. jme_set_multi(jme->dev);
  714. /*
  715. * Enable RX Engine
  716. */
  717. wmb();
  718. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  719. RXCS_QUEUESEL_Q0 |
  720. RXCS_ENABLE |
  721. RXCS_QST);
  722. }
  723. static inline void
  724. jme_restart_rx_engine(struct jme_adapter *jme)
  725. {
  726. /*
  727. * Start RX Engine
  728. */
  729. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  730. RXCS_QUEUESEL_Q0 |
  731. RXCS_ENABLE |
  732. RXCS_QST);
  733. }
  734. static inline void
  735. jme_disable_rx_engine(struct jme_adapter *jme)
  736. {
  737. int i;
  738. u32 val;
  739. /*
  740. * Disable RX Engine
  741. */
  742. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  743. wmb();
  744. val = jread32(jme, JME_RXCS);
  745. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  746. mdelay(1);
  747. val = jread32(jme, JME_RXCS);
  748. rmb();
  749. }
  750. if (!i)
  751. jeprintk(jme->pdev, "Disable RX engine timeout.\n");
  752. }
  753. static int
  754. jme_rxsum_ok(struct jme_adapter *jme, u16 flags)
  755. {
  756. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  757. return false;
  758. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  759. == RXWBFLAG_TCPON)) {
  760. if (flags & RXWBFLAG_IPV4)
  761. msg_rx_err(jme, "TCP Checksum error\n");
  762. return false;
  763. }
  764. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  765. == RXWBFLAG_UDPON)) {
  766. if (flags & RXWBFLAG_IPV4)
  767. msg_rx_err(jme, "UDP Checksum error.\n");
  768. return false;
  769. }
  770. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  771. == RXWBFLAG_IPV4)) {
  772. msg_rx_err(jme, "IPv4 Checksum error.\n");
  773. return false;
  774. }
  775. return true;
  776. }
  777. static void
  778. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  779. {
  780. struct jme_ring *rxring = &(jme->rxring[0]);
  781. struct rxdesc *rxdesc = rxring->desc;
  782. struct jme_buffer_info *rxbi = rxring->bufinf;
  783. struct sk_buff *skb;
  784. int framesize;
  785. rxdesc += idx;
  786. rxbi += idx;
  787. skb = rxbi->skb;
  788. pci_dma_sync_single_for_cpu(jme->pdev,
  789. rxbi->mapping,
  790. rxbi->len,
  791. PCI_DMA_FROMDEVICE);
  792. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  793. pci_dma_sync_single_for_device(jme->pdev,
  794. rxbi->mapping,
  795. rxbi->len,
  796. PCI_DMA_FROMDEVICE);
  797. ++(NET_STAT(jme).rx_dropped);
  798. } else {
  799. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  800. - RX_PREPAD_SIZE;
  801. skb_reserve(skb, RX_PREPAD_SIZE);
  802. skb_put(skb, framesize);
  803. skb->protocol = eth_type_trans(skb, jme->dev);
  804. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags)))
  805. skb->ip_summed = CHECKSUM_UNNECESSARY;
  806. else
  807. skb->ip_summed = CHECKSUM_NONE;
  808. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  809. if (jme->vlgrp) {
  810. jme->jme_vlan_rx(skb, jme->vlgrp,
  811. le16_to_cpu(rxdesc->descwb.vlan));
  812. NET_STAT(jme).rx_bytes += 4;
  813. }
  814. } else {
  815. jme->jme_rx(skb);
  816. }
  817. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  818. cpu_to_le16(RXWBFLAG_DEST_MUL))
  819. ++(NET_STAT(jme).multicast);
  820. NET_STAT(jme).rx_bytes += framesize;
  821. ++(NET_STAT(jme).rx_packets);
  822. }
  823. jme_set_clean_rxdesc(jme, idx);
  824. }
  825. static int
  826. jme_process_receive(struct jme_adapter *jme, int limit)
  827. {
  828. struct jme_ring *rxring = &(jme->rxring[0]);
  829. struct rxdesc *rxdesc = rxring->desc;
  830. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  831. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  832. goto out_inc;
  833. if (unlikely(atomic_read(&jme->link_changing) != 1))
  834. goto out_inc;
  835. if (unlikely(!netif_carrier_ok(jme->dev)))
  836. goto out_inc;
  837. i = atomic_read(&rxring->next_to_clean);
  838. while (limit > 0) {
  839. rxdesc = rxring->desc;
  840. rxdesc += i;
  841. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  842. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  843. goto out;
  844. --limit;
  845. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  846. if (unlikely(desccnt > 1 ||
  847. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  848. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  849. ++(NET_STAT(jme).rx_crc_errors);
  850. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  851. ++(NET_STAT(jme).rx_fifo_errors);
  852. else
  853. ++(NET_STAT(jme).rx_errors);
  854. if (desccnt > 1)
  855. limit -= desccnt - 1;
  856. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  857. jme_set_clean_rxdesc(jme, j);
  858. j = (j + 1) & (mask);
  859. }
  860. } else {
  861. jme_alloc_and_feed_skb(jme, i);
  862. }
  863. i = (i + desccnt) & (mask);
  864. }
  865. out:
  866. atomic_set(&rxring->next_to_clean, i);
  867. out_inc:
  868. atomic_inc(&jme->rx_cleaning);
  869. return limit > 0 ? limit : 0;
  870. }
  871. static void
  872. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  873. {
  874. if (likely(atmp == dpi->cur)) {
  875. dpi->cnt = 0;
  876. return;
  877. }
  878. if (dpi->attempt == atmp) {
  879. ++(dpi->cnt);
  880. } else {
  881. dpi->attempt = atmp;
  882. dpi->cnt = 0;
  883. }
  884. }
  885. static void
  886. jme_dynamic_pcc(struct jme_adapter *jme)
  887. {
  888. register struct dynpcc_info *dpi = &(jme->dpi);
  889. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  890. jme_attempt_pcc(dpi, PCC_P3);
  891. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD
  892. || dpi->intr_cnt > PCC_INTR_THRESHOLD)
  893. jme_attempt_pcc(dpi, PCC_P2);
  894. else
  895. jme_attempt_pcc(dpi, PCC_P1);
  896. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  897. if (dpi->attempt < dpi->cur)
  898. tasklet_schedule(&jme->rxclean_task);
  899. jme_set_rx_pcc(jme, dpi->attempt);
  900. dpi->cur = dpi->attempt;
  901. dpi->cnt = 0;
  902. }
  903. }
  904. static void
  905. jme_start_pcc_timer(struct jme_adapter *jme)
  906. {
  907. struct dynpcc_info *dpi = &(jme->dpi);
  908. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  909. dpi->last_pkts = NET_STAT(jme).rx_packets;
  910. dpi->intr_cnt = 0;
  911. jwrite32(jme, JME_TMCSR,
  912. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  913. }
  914. static inline void
  915. jme_stop_pcc_timer(struct jme_adapter *jme)
  916. {
  917. jwrite32(jme, JME_TMCSR, 0);
  918. }
  919. static void
  920. jme_shutdown_nic(struct jme_adapter *jme)
  921. {
  922. u32 phylink;
  923. phylink = jme_linkstat_from_phy(jme);
  924. if (!(phylink & PHY_LINK_UP)) {
  925. /*
  926. * Disable all interrupt before issue timer
  927. */
  928. jme_stop_irq(jme);
  929. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  930. }
  931. }
  932. static void
  933. jme_pcc_tasklet(unsigned long arg)
  934. {
  935. struct jme_adapter *jme = (struct jme_adapter *)arg;
  936. struct net_device *netdev = jme->dev;
  937. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  938. jme_shutdown_nic(jme);
  939. return;
  940. }
  941. if (unlikely(!netif_carrier_ok(netdev) ||
  942. (atomic_read(&jme->link_changing) != 1)
  943. )) {
  944. jme_stop_pcc_timer(jme);
  945. return;
  946. }
  947. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  948. jme_dynamic_pcc(jme);
  949. jme_start_pcc_timer(jme);
  950. }
  951. static inline void
  952. jme_polling_mode(struct jme_adapter *jme)
  953. {
  954. jme_set_rx_pcc(jme, PCC_OFF);
  955. }
  956. static inline void
  957. jme_interrupt_mode(struct jme_adapter *jme)
  958. {
  959. jme_set_rx_pcc(jme, PCC_P1);
  960. }
  961. static inline int
  962. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  963. {
  964. u32 apmc;
  965. apmc = jread32(jme, JME_APMC);
  966. return apmc & JME_APMC_PSEUDO_HP_EN;
  967. }
  968. static void
  969. jme_start_shutdown_timer(struct jme_adapter *jme)
  970. {
  971. u32 apmc;
  972. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  973. apmc &= ~JME_APMC_EPIEN_CTRL;
  974. if (!no_extplug) {
  975. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  976. wmb();
  977. }
  978. jwrite32f(jme, JME_APMC, apmc);
  979. jwrite32f(jme, JME_TIMER2, 0);
  980. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  981. jwrite32(jme, JME_TMCSR,
  982. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  983. }
  984. static void
  985. jme_stop_shutdown_timer(struct jme_adapter *jme)
  986. {
  987. u32 apmc;
  988. jwrite32f(jme, JME_TMCSR, 0);
  989. jwrite32f(jme, JME_TIMER2, 0);
  990. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  991. apmc = jread32(jme, JME_APMC);
  992. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  993. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  994. wmb();
  995. jwrite32f(jme, JME_APMC, apmc);
  996. }
  997. static void
  998. jme_link_change_tasklet(unsigned long arg)
  999. {
  1000. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1001. struct net_device *netdev = jme->dev;
  1002. int rc;
  1003. while (!atomic_dec_and_test(&jme->link_changing)) {
  1004. atomic_inc(&jme->link_changing);
  1005. msg_intr(jme, "Get link change lock failed.\n");
  1006. while (atomic_read(&jme->link_changing) != 1)
  1007. msg_intr(jme, "Waiting link change lock.\n");
  1008. }
  1009. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1010. goto out;
  1011. jme->old_mtu = netdev->mtu;
  1012. netif_stop_queue(netdev);
  1013. if (jme_pseudo_hotplug_enabled(jme))
  1014. jme_stop_shutdown_timer(jme);
  1015. jme_stop_pcc_timer(jme);
  1016. tasklet_disable(&jme->txclean_task);
  1017. tasklet_disable(&jme->rxclean_task);
  1018. tasklet_disable(&jme->rxempty_task);
  1019. if (netif_carrier_ok(netdev)) {
  1020. jme_reset_ghc_speed(jme);
  1021. jme_disable_rx_engine(jme);
  1022. jme_disable_tx_engine(jme);
  1023. jme_reset_mac_processor(jme);
  1024. jme_free_rx_resources(jme);
  1025. jme_free_tx_resources(jme);
  1026. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1027. jme_polling_mode(jme);
  1028. netif_carrier_off(netdev);
  1029. }
  1030. jme_check_link(netdev, 0);
  1031. if (netif_carrier_ok(netdev)) {
  1032. rc = jme_setup_rx_resources(jme);
  1033. if (rc) {
  1034. jeprintk(jme->pdev, "Allocating resources for RX error"
  1035. ", Device STOPPED!\n");
  1036. goto out_enable_tasklet;
  1037. }
  1038. rc = jme_setup_tx_resources(jme);
  1039. if (rc) {
  1040. jeprintk(jme->pdev, "Allocating resources for TX error"
  1041. ", Device STOPPED!\n");
  1042. goto err_out_free_rx_resources;
  1043. }
  1044. jme_enable_rx_engine(jme);
  1045. jme_enable_tx_engine(jme);
  1046. netif_start_queue(netdev);
  1047. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1048. jme_interrupt_mode(jme);
  1049. jme_start_pcc_timer(jme);
  1050. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1051. jme_start_shutdown_timer(jme);
  1052. }
  1053. goto out_enable_tasklet;
  1054. err_out_free_rx_resources:
  1055. jme_free_rx_resources(jme);
  1056. out_enable_tasklet:
  1057. tasklet_enable(&jme->txclean_task);
  1058. tasklet_hi_enable(&jme->rxclean_task);
  1059. tasklet_hi_enable(&jme->rxempty_task);
  1060. out:
  1061. atomic_inc(&jme->link_changing);
  1062. }
  1063. static void
  1064. jme_rx_clean_tasklet(unsigned long arg)
  1065. {
  1066. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1067. struct dynpcc_info *dpi = &(jme->dpi);
  1068. jme_process_receive(jme, jme->rx_ring_size);
  1069. ++(dpi->intr_cnt);
  1070. }
  1071. static int
  1072. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1073. {
  1074. struct jme_adapter *jme = jme_napi_priv(holder);
  1075. int rest;
  1076. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1077. while (atomic_read(&jme->rx_empty) > 0) {
  1078. atomic_dec(&jme->rx_empty);
  1079. ++(NET_STAT(jme).rx_dropped);
  1080. jme_restart_rx_engine(jme);
  1081. }
  1082. atomic_inc(&jme->rx_empty);
  1083. if (rest) {
  1084. JME_RX_COMPLETE(netdev, holder);
  1085. jme_interrupt_mode(jme);
  1086. }
  1087. JME_NAPI_WEIGHT_SET(budget, rest);
  1088. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1089. }
  1090. static void
  1091. jme_rx_empty_tasklet(unsigned long arg)
  1092. {
  1093. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1094. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1095. return;
  1096. if (unlikely(!netif_carrier_ok(jme->dev)))
  1097. return;
  1098. msg_rx_status(jme, "RX Queue Full!\n");
  1099. jme_rx_clean_tasklet(arg);
  1100. while (atomic_read(&jme->rx_empty) > 0) {
  1101. atomic_dec(&jme->rx_empty);
  1102. ++(NET_STAT(jme).rx_dropped);
  1103. jme_restart_rx_engine(jme);
  1104. }
  1105. atomic_inc(&jme->rx_empty);
  1106. }
  1107. static void
  1108. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1109. {
  1110. struct jme_ring *txring = &(jme->txring[0]);
  1111. smp_wmb();
  1112. if (unlikely(netif_queue_stopped(jme->dev) &&
  1113. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1114. msg_tx_done(jme, "TX Queue Waked.\n");
  1115. netif_wake_queue(jme->dev);
  1116. }
  1117. }
  1118. static void
  1119. jme_tx_clean_tasklet(unsigned long arg)
  1120. {
  1121. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1122. struct jme_ring *txring = &(jme->txring[0]);
  1123. struct txdesc *txdesc = txring->desc;
  1124. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1125. int i, j, cnt = 0, max, err, mask;
  1126. tx_dbg(jme, "Into txclean.\n");
  1127. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1128. goto out;
  1129. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1130. goto out;
  1131. if (unlikely(!netif_carrier_ok(jme->dev)))
  1132. goto out;
  1133. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1134. mask = jme->tx_ring_mask;
  1135. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1136. ctxbi = txbi + i;
  1137. if (likely(ctxbi->skb &&
  1138. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1139. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1140. i, ctxbi->nr_desc, jiffies);
  1141. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1142. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1143. ttxbi = txbi + ((i + j) & (mask));
  1144. txdesc[(i + j) & (mask)].dw[0] = 0;
  1145. pci_unmap_page(jme->pdev,
  1146. ttxbi->mapping,
  1147. ttxbi->len,
  1148. PCI_DMA_TODEVICE);
  1149. ttxbi->mapping = 0;
  1150. ttxbi->len = 0;
  1151. }
  1152. dev_kfree_skb(ctxbi->skb);
  1153. cnt += ctxbi->nr_desc;
  1154. if (unlikely(err)) {
  1155. ++(NET_STAT(jme).tx_carrier_errors);
  1156. } else {
  1157. ++(NET_STAT(jme).tx_packets);
  1158. NET_STAT(jme).tx_bytes += ctxbi->len;
  1159. }
  1160. ctxbi->skb = NULL;
  1161. ctxbi->len = 0;
  1162. ctxbi->start_xmit = 0;
  1163. } else {
  1164. break;
  1165. }
  1166. i = (i + ctxbi->nr_desc) & mask;
  1167. ctxbi->nr_desc = 0;
  1168. }
  1169. tx_dbg(jme, "txclean: done %d@%lu.\n", i, jiffies);
  1170. atomic_set(&txring->next_to_clean, i);
  1171. atomic_add(cnt, &txring->nr_free);
  1172. jme_wake_queue_if_stopped(jme);
  1173. out:
  1174. atomic_inc(&jme->tx_cleaning);
  1175. }
  1176. static void
  1177. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1178. {
  1179. /*
  1180. * Disable interrupt
  1181. */
  1182. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1183. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1184. /*
  1185. * Link change event is critical
  1186. * all other events are ignored
  1187. */
  1188. jwrite32(jme, JME_IEVE, intrstat);
  1189. tasklet_schedule(&jme->linkch_task);
  1190. goto out_reenable;
  1191. }
  1192. if (intrstat & INTR_TMINTR) {
  1193. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1194. tasklet_schedule(&jme->pcc_task);
  1195. }
  1196. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1197. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1198. tasklet_schedule(&jme->txclean_task);
  1199. }
  1200. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1201. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1202. INTR_PCCRX0 |
  1203. INTR_RX0EMP)) |
  1204. INTR_RX0);
  1205. }
  1206. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1207. if (intrstat & INTR_RX0EMP)
  1208. atomic_inc(&jme->rx_empty);
  1209. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1210. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1211. jme_polling_mode(jme);
  1212. JME_RX_SCHEDULE(jme);
  1213. }
  1214. }
  1215. } else {
  1216. if (intrstat & INTR_RX0EMP) {
  1217. atomic_inc(&jme->rx_empty);
  1218. tasklet_hi_schedule(&jme->rxempty_task);
  1219. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1220. tasklet_hi_schedule(&jme->rxclean_task);
  1221. }
  1222. }
  1223. out_reenable:
  1224. /*
  1225. * Re-enable interrupt
  1226. */
  1227. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1228. }
  1229. static irqreturn_t
  1230. jme_intr(int irq, void *dev_id)
  1231. {
  1232. struct net_device *netdev = dev_id;
  1233. struct jme_adapter *jme = netdev_priv(netdev);
  1234. u32 intrstat;
  1235. intrstat = jread32(jme, JME_IEVE);
  1236. /*
  1237. * Check if it's really an interrupt for us
  1238. */
  1239. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1240. return IRQ_NONE;
  1241. /*
  1242. * Check if the device still exist
  1243. */
  1244. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1245. return IRQ_NONE;
  1246. jme_intr_msi(jme, intrstat);
  1247. return IRQ_HANDLED;
  1248. }
  1249. static irqreturn_t
  1250. jme_msi(int irq, void *dev_id)
  1251. {
  1252. struct net_device *netdev = dev_id;
  1253. struct jme_adapter *jme = netdev_priv(netdev);
  1254. u32 intrstat;
  1255. intrstat = jread32(jme, JME_IEVE);
  1256. jme_intr_msi(jme, intrstat);
  1257. return IRQ_HANDLED;
  1258. }
  1259. static void
  1260. jme_reset_link(struct jme_adapter *jme)
  1261. {
  1262. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1263. }
  1264. static void
  1265. jme_restart_an(struct jme_adapter *jme)
  1266. {
  1267. u32 bmcr;
  1268. spin_lock_bh(&jme->phy_lock);
  1269. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1270. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1271. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1272. spin_unlock_bh(&jme->phy_lock);
  1273. }
  1274. static int
  1275. jme_request_irq(struct jme_adapter *jme)
  1276. {
  1277. int rc;
  1278. struct net_device *netdev = jme->dev;
  1279. irq_handler_t handler = jme_intr;
  1280. int irq_flags = IRQF_SHARED;
  1281. if (!pci_enable_msi(jme->pdev)) {
  1282. set_bit(JME_FLAG_MSI, &jme->flags);
  1283. handler = jme_msi;
  1284. irq_flags = 0;
  1285. }
  1286. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1287. netdev);
  1288. if (rc) {
  1289. jeprintk(jme->pdev,
  1290. "Unable to request %s interrupt (return: %d)\n",
  1291. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1292. rc);
  1293. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1294. pci_disable_msi(jme->pdev);
  1295. clear_bit(JME_FLAG_MSI, &jme->flags);
  1296. }
  1297. } else {
  1298. netdev->irq = jme->pdev->irq;
  1299. }
  1300. return rc;
  1301. }
  1302. static void
  1303. jme_free_irq(struct jme_adapter *jme)
  1304. {
  1305. free_irq(jme->pdev->irq, jme->dev);
  1306. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1307. pci_disable_msi(jme->pdev);
  1308. clear_bit(JME_FLAG_MSI, &jme->flags);
  1309. jme->dev->irq = jme->pdev->irq;
  1310. }
  1311. }
  1312. static int
  1313. jme_open(struct net_device *netdev)
  1314. {
  1315. struct jme_adapter *jme = netdev_priv(netdev);
  1316. int rc;
  1317. jme_clear_pm(jme);
  1318. JME_NAPI_ENABLE(jme);
  1319. tasklet_enable(&jme->linkch_task);
  1320. tasklet_enable(&jme->txclean_task);
  1321. tasklet_hi_enable(&jme->rxclean_task);
  1322. tasklet_hi_enable(&jme->rxempty_task);
  1323. rc = jme_request_irq(jme);
  1324. if (rc)
  1325. goto err_out;
  1326. jme_start_irq(jme);
  1327. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1328. jme_set_settings(netdev, &jme->old_ecmd);
  1329. else
  1330. jme_reset_phy_processor(jme);
  1331. jme_reset_link(jme);
  1332. return 0;
  1333. err_out:
  1334. netif_stop_queue(netdev);
  1335. netif_carrier_off(netdev);
  1336. return rc;
  1337. }
  1338. #ifdef CONFIG_PM
  1339. static void
  1340. jme_set_100m_half(struct jme_adapter *jme)
  1341. {
  1342. u32 bmcr, tmp;
  1343. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1344. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1345. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1346. tmp |= BMCR_SPEED100;
  1347. if (bmcr != tmp)
  1348. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1349. if (jme->fpgaver)
  1350. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1351. else
  1352. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1353. }
  1354. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1355. static void
  1356. jme_wait_link(struct jme_adapter *jme)
  1357. {
  1358. u32 phylink, to = JME_WAIT_LINK_TIME;
  1359. mdelay(1000);
  1360. phylink = jme_linkstat_from_phy(jme);
  1361. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1362. mdelay(10);
  1363. phylink = jme_linkstat_from_phy(jme);
  1364. }
  1365. }
  1366. #endif
  1367. static inline void
  1368. jme_phy_off(struct jme_adapter *jme)
  1369. {
  1370. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, BMCR_PDOWN);
  1371. }
  1372. static int
  1373. jme_close(struct net_device *netdev)
  1374. {
  1375. struct jme_adapter *jme = netdev_priv(netdev);
  1376. netif_stop_queue(netdev);
  1377. netif_carrier_off(netdev);
  1378. jme_stop_irq(jme);
  1379. jme_free_irq(jme);
  1380. JME_NAPI_DISABLE(jme);
  1381. tasklet_disable(&jme->linkch_task);
  1382. tasklet_disable(&jme->txclean_task);
  1383. tasklet_disable(&jme->rxclean_task);
  1384. tasklet_disable(&jme->rxempty_task);
  1385. jme_reset_ghc_speed(jme);
  1386. jme_disable_rx_engine(jme);
  1387. jme_disable_tx_engine(jme);
  1388. jme_reset_mac_processor(jme);
  1389. jme_free_rx_resources(jme);
  1390. jme_free_tx_resources(jme);
  1391. jme->phylink = 0;
  1392. jme_phy_off(jme);
  1393. return 0;
  1394. }
  1395. static int
  1396. jme_alloc_txdesc(struct jme_adapter *jme,
  1397. struct sk_buff *skb)
  1398. {
  1399. struct jme_ring *txring = &(jme->txring[0]);
  1400. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1401. idx = txring->next_to_use;
  1402. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1403. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1404. return -1;
  1405. atomic_sub(nr_alloc, &txring->nr_free);
  1406. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1407. return idx;
  1408. }
  1409. static void
  1410. jme_fill_tx_map(struct pci_dev *pdev,
  1411. struct txdesc *txdesc,
  1412. struct jme_buffer_info *txbi,
  1413. struct page *page,
  1414. u32 page_offset,
  1415. u32 len,
  1416. u8 hidma)
  1417. {
  1418. dma_addr_t dmaaddr;
  1419. dmaaddr = pci_map_page(pdev,
  1420. page,
  1421. page_offset,
  1422. len,
  1423. PCI_DMA_TODEVICE);
  1424. pci_dma_sync_single_for_device(pdev,
  1425. dmaaddr,
  1426. len,
  1427. PCI_DMA_TODEVICE);
  1428. txdesc->dw[0] = 0;
  1429. txdesc->dw[1] = 0;
  1430. txdesc->desc2.flags = TXFLAG_OWN;
  1431. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1432. txdesc->desc2.datalen = cpu_to_le16(len);
  1433. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1434. txdesc->desc2.bufaddrl = cpu_to_le32(
  1435. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1436. txbi->mapping = dmaaddr;
  1437. txbi->len = len;
  1438. }
  1439. static void
  1440. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1441. {
  1442. struct jme_ring *txring = &(jme->txring[0]);
  1443. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1444. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1445. u8 hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1446. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1447. int mask = jme->tx_ring_mask;
  1448. struct skb_frag_struct *frag;
  1449. u32 len;
  1450. for (i = 0 ; i < nr_frags ; ++i) {
  1451. frag = &skb_shinfo(skb)->frags[i];
  1452. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1453. ctxbi = txbi + ((idx + i + 2) & (mask));
  1454. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, frag->page,
  1455. frag->page_offset, frag->size, hidma);
  1456. }
  1457. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1458. ctxdesc = txdesc + ((idx + 1) & (mask));
  1459. ctxbi = txbi + ((idx + 1) & (mask));
  1460. jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1461. offset_in_page(skb->data), len, hidma);
  1462. }
  1463. static int
  1464. jme_expand_header(struct jme_adapter *jme, struct sk_buff *skb)
  1465. {
  1466. if (unlikely(skb_shinfo(skb)->gso_size &&
  1467. skb_header_cloned(skb) &&
  1468. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))) {
  1469. dev_kfree_skb(skb);
  1470. return -1;
  1471. }
  1472. return 0;
  1473. }
  1474. static int
  1475. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1476. {
  1477. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1478. if (*mss) {
  1479. *flags |= TXFLAG_LSEN;
  1480. if (skb->protocol == htons(ETH_P_IP)) {
  1481. struct iphdr *iph = ip_hdr(skb);
  1482. iph->check = 0;
  1483. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1484. iph->daddr, 0,
  1485. IPPROTO_TCP,
  1486. 0);
  1487. } else {
  1488. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1489. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1490. &ip6h->daddr, 0,
  1491. IPPROTO_TCP,
  1492. 0);
  1493. }
  1494. return 0;
  1495. }
  1496. return 1;
  1497. }
  1498. static void
  1499. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1500. {
  1501. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1502. u8 ip_proto;
  1503. switch (skb->protocol) {
  1504. case htons(ETH_P_IP):
  1505. ip_proto = ip_hdr(skb)->protocol;
  1506. break;
  1507. case htons(ETH_P_IPV6):
  1508. ip_proto = ipv6_hdr(skb)->nexthdr;
  1509. break;
  1510. default:
  1511. ip_proto = 0;
  1512. break;
  1513. }
  1514. switch (ip_proto) {
  1515. case IPPROTO_TCP:
  1516. *flags |= TXFLAG_TCPCS;
  1517. break;
  1518. case IPPROTO_UDP:
  1519. *flags |= TXFLAG_UDPCS;
  1520. break;
  1521. default:
  1522. msg_tx_err(jme, "Error upper layer protocol.\n");
  1523. break;
  1524. }
  1525. }
  1526. }
  1527. static inline void
  1528. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1529. {
  1530. if (vlan_tx_tag_present(skb)) {
  1531. *flags |= TXFLAG_TAGON;
  1532. *vlan = cpu_to_le16(vlan_tx_tag_get(skb));
  1533. }
  1534. }
  1535. static int
  1536. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1537. {
  1538. struct jme_ring *txring = &(jme->txring[0]);
  1539. struct txdesc *txdesc;
  1540. struct jme_buffer_info *txbi;
  1541. u8 flags;
  1542. txdesc = (struct txdesc *)txring->desc + idx;
  1543. txbi = txring->bufinf + idx;
  1544. txdesc->dw[0] = 0;
  1545. txdesc->dw[1] = 0;
  1546. txdesc->dw[2] = 0;
  1547. txdesc->dw[3] = 0;
  1548. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1549. /*
  1550. * Set OWN bit at final.
  1551. * When kernel transmit faster than NIC.
  1552. * And NIC trying to send this descriptor before we tell
  1553. * it to start sending this TX queue.
  1554. * Other fields are already filled correctly.
  1555. */
  1556. wmb();
  1557. flags = TXFLAG_OWN | TXFLAG_INT;
  1558. /*
  1559. * Set checksum flags while not tso
  1560. */
  1561. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1562. jme_tx_csum(jme, skb, &flags);
  1563. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1564. jme_map_tx_skb(jme, skb, idx);
  1565. txdesc->desc1.flags = flags;
  1566. /*
  1567. * Set tx buffer info after telling NIC to send
  1568. * For better tx_clean timing
  1569. */
  1570. wmb();
  1571. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1572. txbi->skb = skb;
  1573. txbi->len = skb->len;
  1574. txbi->start_xmit = jiffies;
  1575. if (!txbi->start_xmit)
  1576. txbi->start_xmit = (0UL-1);
  1577. return 0;
  1578. }
  1579. static void
  1580. jme_stop_queue_if_full(struct jme_adapter *jme)
  1581. {
  1582. struct jme_ring *txring = &(jme->txring[0]);
  1583. struct jme_buffer_info *txbi = txring->bufinf;
  1584. int idx = atomic_read(&txring->next_to_clean);
  1585. txbi += idx;
  1586. smp_wmb();
  1587. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1588. netif_stop_queue(jme->dev);
  1589. msg_tx_queued(jme, "TX Queue Paused.\n");
  1590. smp_wmb();
  1591. if (atomic_read(&txring->nr_free)
  1592. >= (jme->tx_wake_threshold)) {
  1593. netif_wake_queue(jme->dev);
  1594. msg_tx_queued(jme, "TX Queue Fast Waked.\n");
  1595. }
  1596. }
  1597. if (unlikely(txbi->start_xmit &&
  1598. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1599. txbi->skb)) {
  1600. netif_stop_queue(jme->dev);
  1601. msg_tx_queued(jme, "TX Queue Stopped %d@%lu.\n", idx, jiffies);
  1602. }
  1603. }
  1604. /*
  1605. * This function is already protected by netif_tx_lock()
  1606. */
  1607. static netdev_tx_t
  1608. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1609. {
  1610. struct jme_adapter *jme = netdev_priv(netdev);
  1611. int idx;
  1612. if (unlikely(jme_expand_header(jme, skb))) {
  1613. ++(NET_STAT(jme).tx_dropped);
  1614. return NETDEV_TX_OK;
  1615. }
  1616. idx = jme_alloc_txdesc(jme, skb);
  1617. if (unlikely(idx < 0)) {
  1618. netif_stop_queue(netdev);
  1619. msg_tx_err(jme, "BUG! Tx ring full when queue awake!\n");
  1620. return NETDEV_TX_BUSY;
  1621. }
  1622. jme_fill_tx_desc(jme, skb, idx);
  1623. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1624. TXCS_SELECT_QUEUE0 |
  1625. TXCS_QUEUE0S |
  1626. TXCS_ENABLE);
  1627. tx_dbg(jme, "xmit: %d+%d@%lu\n", idx,
  1628. skb_shinfo(skb)->nr_frags + 2,
  1629. jiffies);
  1630. jme_stop_queue_if_full(jme);
  1631. return NETDEV_TX_OK;
  1632. }
  1633. static int
  1634. jme_set_macaddr(struct net_device *netdev, void *p)
  1635. {
  1636. struct jme_adapter *jme = netdev_priv(netdev);
  1637. struct sockaddr *addr = p;
  1638. u32 val;
  1639. if (netif_running(netdev))
  1640. return -EBUSY;
  1641. spin_lock_bh(&jme->macaddr_lock);
  1642. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1643. val = (addr->sa_data[3] & 0xff) << 24 |
  1644. (addr->sa_data[2] & 0xff) << 16 |
  1645. (addr->sa_data[1] & 0xff) << 8 |
  1646. (addr->sa_data[0] & 0xff);
  1647. jwrite32(jme, JME_RXUMA_LO, val);
  1648. val = (addr->sa_data[5] & 0xff) << 8 |
  1649. (addr->sa_data[4] & 0xff);
  1650. jwrite32(jme, JME_RXUMA_HI, val);
  1651. spin_unlock_bh(&jme->macaddr_lock);
  1652. return 0;
  1653. }
  1654. static void
  1655. jme_set_multi(struct net_device *netdev)
  1656. {
  1657. struct jme_adapter *jme = netdev_priv(netdev);
  1658. u32 mc_hash[2] = {};
  1659. int i;
  1660. spin_lock_bh(&jme->rxmcs_lock);
  1661. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1662. if (netdev->flags & IFF_PROMISC) {
  1663. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1664. } else if (netdev->flags & IFF_ALLMULTI) {
  1665. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1666. } else if (netdev->flags & IFF_MULTICAST) {
  1667. struct dev_mc_list *mclist;
  1668. int bit_nr;
  1669. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1670. for (i = 0, mclist = netdev->mc_list;
  1671. mclist && i < netdev->mc_count;
  1672. ++i, mclist = mclist->next) {
  1673. bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) & 0x3F;
  1674. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1675. }
  1676. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1677. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1678. }
  1679. wmb();
  1680. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1681. spin_unlock_bh(&jme->rxmcs_lock);
  1682. }
  1683. static int
  1684. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1685. {
  1686. struct jme_adapter *jme = netdev_priv(netdev);
  1687. if (new_mtu == jme->old_mtu)
  1688. return 0;
  1689. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  1690. ((new_mtu) < IPV6_MIN_MTU))
  1691. return -EINVAL;
  1692. if (new_mtu > 4000) {
  1693. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1694. jme->reg_rxcs |= RXCS_FIFOTHNP_64QW;
  1695. jme_restart_rx_engine(jme);
  1696. } else {
  1697. jme->reg_rxcs &= ~RXCS_FIFOTHNP;
  1698. jme->reg_rxcs |= RXCS_FIFOTHNP_128QW;
  1699. jme_restart_rx_engine(jme);
  1700. }
  1701. if (new_mtu > 1900) {
  1702. netdev->features &= ~(NETIF_F_HW_CSUM |
  1703. NETIF_F_TSO |
  1704. NETIF_F_TSO6);
  1705. } else {
  1706. if (test_bit(JME_FLAG_TXCSUM, &jme->flags))
  1707. netdev->features |= NETIF_F_HW_CSUM;
  1708. if (test_bit(JME_FLAG_TSO, &jme->flags))
  1709. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  1710. }
  1711. netdev->mtu = new_mtu;
  1712. jme_reset_link(jme);
  1713. return 0;
  1714. }
  1715. static void
  1716. jme_tx_timeout(struct net_device *netdev)
  1717. {
  1718. struct jme_adapter *jme = netdev_priv(netdev);
  1719. jme->phylink = 0;
  1720. jme_reset_phy_processor(jme);
  1721. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1722. jme_set_settings(netdev, &jme->old_ecmd);
  1723. /*
  1724. * Force to Reset the link again
  1725. */
  1726. jme_reset_link(jme);
  1727. }
  1728. static void
  1729. jme_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1730. {
  1731. struct jme_adapter *jme = netdev_priv(netdev);
  1732. jme->vlgrp = grp;
  1733. }
  1734. static void
  1735. jme_get_drvinfo(struct net_device *netdev,
  1736. struct ethtool_drvinfo *info)
  1737. {
  1738. struct jme_adapter *jme = netdev_priv(netdev);
  1739. strcpy(info->driver, DRV_NAME);
  1740. strcpy(info->version, DRV_VERSION);
  1741. strcpy(info->bus_info, pci_name(jme->pdev));
  1742. }
  1743. static int
  1744. jme_get_regs_len(struct net_device *netdev)
  1745. {
  1746. return JME_REG_LEN;
  1747. }
  1748. static void
  1749. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1750. {
  1751. int i;
  1752. for (i = 0 ; i < len ; i += 4)
  1753. p[i >> 2] = jread32(jme, reg + i);
  1754. }
  1755. static void
  1756. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1757. {
  1758. int i;
  1759. u16 *p16 = (u16 *)p;
  1760. for (i = 0 ; i < reg_nr ; ++i)
  1761. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  1762. }
  1763. static void
  1764. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  1765. {
  1766. struct jme_adapter *jme = netdev_priv(netdev);
  1767. u32 *p32 = (u32 *)p;
  1768. memset(p, 0xFF, JME_REG_LEN);
  1769. regs->version = 1;
  1770. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  1771. p32 += 0x100 >> 2;
  1772. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  1773. p32 += 0x100 >> 2;
  1774. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  1775. p32 += 0x100 >> 2;
  1776. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  1777. p32 += 0x100 >> 2;
  1778. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  1779. }
  1780. static int
  1781. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1782. {
  1783. struct jme_adapter *jme = netdev_priv(netdev);
  1784. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  1785. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  1786. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1787. ecmd->use_adaptive_rx_coalesce = false;
  1788. ecmd->rx_coalesce_usecs = 0;
  1789. ecmd->rx_max_coalesced_frames = 0;
  1790. return 0;
  1791. }
  1792. ecmd->use_adaptive_rx_coalesce = true;
  1793. switch (jme->dpi.cur) {
  1794. case PCC_P1:
  1795. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  1796. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  1797. break;
  1798. case PCC_P2:
  1799. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  1800. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  1801. break;
  1802. case PCC_P3:
  1803. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  1804. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  1805. break;
  1806. default:
  1807. break;
  1808. }
  1809. return 0;
  1810. }
  1811. static int
  1812. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  1813. {
  1814. struct jme_adapter *jme = netdev_priv(netdev);
  1815. struct dynpcc_info *dpi = &(jme->dpi);
  1816. if (netif_running(netdev))
  1817. return -EBUSY;
  1818. if (ecmd->use_adaptive_rx_coalesce
  1819. && test_bit(JME_FLAG_POLL, &jme->flags)) {
  1820. clear_bit(JME_FLAG_POLL, &jme->flags);
  1821. jme->jme_rx = netif_rx;
  1822. jme->jme_vlan_rx = vlan_hwaccel_rx;
  1823. dpi->cur = PCC_P1;
  1824. dpi->attempt = PCC_P1;
  1825. dpi->cnt = 0;
  1826. jme_set_rx_pcc(jme, PCC_P1);
  1827. jme_interrupt_mode(jme);
  1828. } else if (!(ecmd->use_adaptive_rx_coalesce)
  1829. && !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  1830. set_bit(JME_FLAG_POLL, &jme->flags);
  1831. jme->jme_rx = netif_receive_skb;
  1832. jme->jme_vlan_rx = vlan_hwaccel_receive_skb;
  1833. jme_interrupt_mode(jme);
  1834. }
  1835. return 0;
  1836. }
  1837. static void
  1838. jme_get_pauseparam(struct net_device *netdev,
  1839. struct ethtool_pauseparam *ecmd)
  1840. {
  1841. struct jme_adapter *jme = netdev_priv(netdev);
  1842. u32 val;
  1843. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  1844. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  1845. spin_lock_bh(&jme->phy_lock);
  1846. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1847. spin_unlock_bh(&jme->phy_lock);
  1848. ecmd->autoneg =
  1849. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  1850. }
  1851. static int
  1852. jme_set_pauseparam(struct net_device *netdev,
  1853. struct ethtool_pauseparam *ecmd)
  1854. {
  1855. struct jme_adapter *jme = netdev_priv(netdev);
  1856. u32 val;
  1857. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  1858. (ecmd->tx_pause != 0)) {
  1859. if (ecmd->tx_pause)
  1860. jme->reg_txpfc |= TXPFC_PF_EN;
  1861. else
  1862. jme->reg_txpfc &= ~TXPFC_PF_EN;
  1863. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  1864. }
  1865. spin_lock_bh(&jme->rxmcs_lock);
  1866. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  1867. (ecmd->rx_pause != 0)) {
  1868. if (ecmd->rx_pause)
  1869. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  1870. else
  1871. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  1872. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1873. }
  1874. spin_unlock_bh(&jme->rxmcs_lock);
  1875. spin_lock_bh(&jme->phy_lock);
  1876. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  1877. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  1878. (ecmd->autoneg != 0)) {
  1879. if (ecmd->autoneg)
  1880. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1881. else
  1882. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1883. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  1884. MII_ADVERTISE, val);
  1885. }
  1886. spin_unlock_bh(&jme->phy_lock);
  1887. return 0;
  1888. }
  1889. static void
  1890. jme_get_wol(struct net_device *netdev,
  1891. struct ethtool_wolinfo *wol)
  1892. {
  1893. struct jme_adapter *jme = netdev_priv(netdev);
  1894. wol->supported = WAKE_MAGIC | WAKE_PHY;
  1895. wol->wolopts = 0;
  1896. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1897. wol->wolopts |= WAKE_PHY;
  1898. if (jme->reg_pmcs & PMCS_MFEN)
  1899. wol->wolopts |= WAKE_MAGIC;
  1900. }
  1901. static int
  1902. jme_set_wol(struct net_device *netdev,
  1903. struct ethtool_wolinfo *wol)
  1904. {
  1905. struct jme_adapter *jme = netdev_priv(netdev);
  1906. if (wol->wolopts & (WAKE_MAGICSECURE |
  1907. WAKE_UCAST |
  1908. WAKE_MCAST |
  1909. WAKE_BCAST |
  1910. WAKE_ARP))
  1911. return -EOPNOTSUPP;
  1912. jme->reg_pmcs = 0;
  1913. if (wol->wolopts & WAKE_PHY)
  1914. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  1915. if (wol->wolopts & WAKE_MAGIC)
  1916. jme->reg_pmcs |= PMCS_MFEN;
  1917. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  1918. return 0;
  1919. }
  1920. static int
  1921. jme_get_settings(struct net_device *netdev,
  1922. struct ethtool_cmd *ecmd)
  1923. {
  1924. struct jme_adapter *jme = netdev_priv(netdev);
  1925. int rc;
  1926. spin_lock_bh(&jme->phy_lock);
  1927. rc = mii_ethtool_gset(&(jme->mii_if), ecmd);
  1928. spin_unlock_bh(&jme->phy_lock);
  1929. return rc;
  1930. }
  1931. static int
  1932. jme_set_settings(struct net_device *netdev,
  1933. struct ethtool_cmd *ecmd)
  1934. {
  1935. struct jme_adapter *jme = netdev_priv(netdev);
  1936. int rc, fdc = 0;
  1937. if (ecmd->speed == SPEED_1000 && ecmd->autoneg != AUTONEG_ENABLE)
  1938. return -EINVAL;
  1939. if (jme->mii_if.force_media &&
  1940. ecmd->autoneg != AUTONEG_ENABLE &&
  1941. (jme->mii_if.full_duplex != ecmd->duplex))
  1942. fdc = 1;
  1943. spin_lock_bh(&jme->phy_lock);
  1944. rc = mii_ethtool_sset(&(jme->mii_if), ecmd);
  1945. spin_unlock_bh(&jme->phy_lock);
  1946. if (!rc && fdc)
  1947. jme_reset_link(jme);
  1948. if (!rc) {
  1949. set_bit(JME_FLAG_SSET, &jme->flags);
  1950. jme->old_ecmd = *ecmd;
  1951. }
  1952. return rc;
  1953. }
  1954. static u32
  1955. jme_get_link(struct net_device *netdev)
  1956. {
  1957. struct jme_adapter *jme = netdev_priv(netdev);
  1958. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  1959. }
  1960. static u32
  1961. jme_get_msglevel(struct net_device *netdev)
  1962. {
  1963. struct jme_adapter *jme = netdev_priv(netdev);
  1964. return jme->msg_enable;
  1965. }
  1966. static void
  1967. jme_set_msglevel(struct net_device *netdev, u32 value)
  1968. {
  1969. struct jme_adapter *jme = netdev_priv(netdev);
  1970. jme->msg_enable = value;
  1971. }
  1972. static u32
  1973. jme_get_rx_csum(struct net_device *netdev)
  1974. {
  1975. struct jme_adapter *jme = netdev_priv(netdev);
  1976. return jme->reg_rxmcs & RXMCS_CHECKSUM;
  1977. }
  1978. static int
  1979. jme_set_rx_csum(struct net_device *netdev, u32 on)
  1980. {
  1981. struct jme_adapter *jme = netdev_priv(netdev);
  1982. spin_lock_bh(&jme->rxmcs_lock);
  1983. if (on)
  1984. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  1985. else
  1986. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  1987. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1988. spin_unlock_bh(&jme->rxmcs_lock);
  1989. return 0;
  1990. }
  1991. static int
  1992. jme_set_tx_csum(struct net_device *netdev, u32 on)
  1993. {
  1994. struct jme_adapter *jme = netdev_priv(netdev);
  1995. if (on) {
  1996. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  1997. if (netdev->mtu <= 1900)
  1998. netdev->features |= NETIF_F_HW_CSUM;
  1999. } else {
  2000. clear_bit(JME_FLAG_TXCSUM, &jme->flags);
  2001. netdev->features &= ~NETIF_F_HW_CSUM;
  2002. }
  2003. return 0;
  2004. }
  2005. static int
  2006. jme_set_tso(struct net_device *netdev, u32 on)
  2007. {
  2008. struct jme_adapter *jme = netdev_priv(netdev);
  2009. if (on) {
  2010. set_bit(JME_FLAG_TSO, &jme->flags);
  2011. if (netdev->mtu <= 1900)
  2012. netdev->features |= NETIF_F_TSO | NETIF_F_TSO6;
  2013. } else {
  2014. clear_bit(JME_FLAG_TSO, &jme->flags);
  2015. netdev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  2016. }
  2017. return 0;
  2018. }
  2019. static int
  2020. jme_nway_reset(struct net_device *netdev)
  2021. {
  2022. struct jme_adapter *jme = netdev_priv(netdev);
  2023. jme_restart_an(jme);
  2024. return 0;
  2025. }
  2026. static u8
  2027. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2028. {
  2029. u32 val;
  2030. int to;
  2031. val = jread32(jme, JME_SMBCSR);
  2032. to = JME_SMB_BUSY_TIMEOUT;
  2033. while ((val & SMBCSR_BUSY) && --to) {
  2034. msleep(1);
  2035. val = jread32(jme, JME_SMBCSR);
  2036. }
  2037. if (!to) {
  2038. msg_hw(jme, "SMB Bus Busy.\n");
  2039. return 0xFF;
  2040. }
  2041. jwrite32(jme, JME_SMBINTF,
  2042. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2043. SMBINTF_HWRWN_READ |
  2044. SMBINTF_HWCMD);
  2045. val = jread32(jme, JME_SMBINTF);
  2046. to = JME_SMB_BUSY_TIMEOUT;
  2047. while ((val & SMBINTF_HWCMD) && --to) {
  2048. msleep(1);
  2049. val = jread32(jme, JME_SMBINTF);
  2050. }
  2051. if (!to) {
  2052. msg_hw(jme, "SMB Bus Busy.\n");
  2053. return 0xFF;
  2054. }
  2055. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2056. }
  2057. static void
  2058. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2059. {
  2060. u32 val;
  2061. int to;
  2062. val = jread32(jme, JME_SMBCSR);
  2063. to = JME_SMB_BUSY_TIMEOUT;
  2064. while ((val & SMBCSR_BUSY) && --to) {
  2065. msleep(1);
  2066. val = jread32(jme, JME_SMBCSR);
  2067. }
  2068. if (!to) {
  2069. msg_hw(jme, "SMB Bus Busy.\n");
  2070. return;
  2071. }
  2072. jwrite32(jme, JME_SMBINTF,
  2073. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2074. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2075. SMBINTF_HWRWN_WRITE |
  2076. SMBINTF_HWCMD);
  2077. val = jread32(jme, JME_SMBINTF);
  2078. to = JME_SMB_BUSY_TIMEOUT;
  2079. while ((val & SMBINTF_HWCMD) && --to) {
  2080. msleep(1);
  2081. val = jread32(jme, JME_SMBINTF);
  2082. }
  2083. if (!to) {
  2084. msg_hw(jme, "SMB Bus Busy.\n");
  2085. return;
  2086. }
  2087. mdelay(2);
  2088. }
  2089. static int
  2090. jme_get_eeprom_len(struct net_device *netdev)
  2091. {
  2092. struct jme_adapter *jme = netdev_priv(netdev);
  2093. u32 val;
  2094. val = jread32(jme, JME_SMBCSR);
  2095. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2096. }
  2097. static int
  2098. jme_get_eeprom(struct net_device *netdev,
  2099. struct ethtool_eeprom *eeprom, u8 *data)
  2100. {
  2101. struct jme_adapter *jme = netdev_priv(netdev);
  2102. int i, offset = eeprom->offset, len = eeprom->len;
  2103. /*
  2104. * ethtool will check the boundary for us
  2105. */
  2106. eeprom->magic = JME_EEPROM_MAGIC;
  2107. for (i = 0 ; i < len ; ++i)
  2108. data[i] = jme_smb_read(jme, i + offset);
  2109. return 0;
  2110. }
  2111. static int
  2112. jme_set_eeprom(struct net_device *netdev,
  2113. struct ethtool_eeprom *eeprom, u8 *data)
  2114. {
  2115. struct jme_adapter *jme = netdev_priv(netdev);
  2116. int i, offset = eeprom->offset, len = eeprom->len;
  2117. if (eeprom->magic != JME_EEPROM_MAGIC)
  2118. return -EINVAL;
  2119. /*
  2120. * ethtool will check the boundary for us
  2121. */
  2122. for (i = 0 ; i < len ; ++i)
  2123. jme_smb_write(jme, i + offset, data[i]);
  2124. return 0;
  2125. }
  2126. static const struct ethtool_ops jme_ethtool_ops = {
  2127. .get_drvinfo = jme_get_drvinfo,
  2128. .get_regs_len = jme_get_regs_len,
  2129. .get_regs = jme_get_regs,
  2130. .get_coalesce = jme_get_coalesce,
  2131. .set_coalesce = jme_set_coalesce,
  2132. .get_pauseparam = jme_get_pauseparam,
  2133. .set_pauseparam = jme_set_pauseparam,
  2134. .get_wol = jme_get_wol,
  2135. .set_wol = jme_set_wol,
  2136. .get_settings = jme_get_settings,
  2137. .set_settings = jme_set_settings,
  2138. .get_link = jme_get_link,
  2139. .get_msglevel = jme_get_msglevel,
  2140. .set_msglevel = jme_set_msglevel,
  2141. .get_rx_csum = jme_get_rx_csum,
  2142. .set_rx_csum = jme_set_rx_csum,
  2143. .set_tx_csum = jme_set_tx_csum,
  2144. .set_tso = jme_set_tso,
  2145. .set_sg = ethtool_op_set_sg,
  2146. .nway_reset = jme_nway_reset,
  2147. .get_eeprom_len = jme_get_eeprom_len,
  2148. .get_eeprom = jme_get_eeprom,
  2149. .set_eeprom = jme_set_eeprom,
  2150. };
  2151. static int
  2152. jme_pci_dma64(struct pci_dev *pdev)
  2153. {
  2154. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2155. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2156. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2157. return 1;
  2158. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2159. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2160. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2161. return 1;
  2162. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2163. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2164. return 0;
  2165. return -1;
  2166. }
  2167. static inline void
  2168. jme_phy_init(struct jme_adapter *jme)
  2169. {
  2170. u16 reg26;
  2171. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2172. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2173. }
  2174. static inline void
  2175. jme_check_hw_ver(struct jme_adapter *jme)
  2176. {
  2177. u32 chipmode;
  2178. chipmode = jread32(jme, JME_CHIPMODE);
  2179. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2180. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2181. }
  2182. static const struct net_device_ops jme_netdev_ops = {
  2183. .ndo_open = jme_open,
  2184. .ndo_stop = jme_close,
  2185. .ndo_validate_addr = eth_validate_addr,
  2186. .ndo_start_xmit = jme_start_xmit,
  2187. .ndo_set_mac_address = jme_set_macaddr,
  2188. .ndo_set_multicast_list = jme_set_multi,
  2189. .ndo_change_mtu = jme_change_mtu,
  2190. .ndo_tx_timeout = jme_tx_timeout,
  2191. .ndo_vlan_rx_register = jme_vlan_rx_register,
  2192. };
  2193. static int __devinit
  2194. jme_init_one(struct pci_dev *pdev,
  2195. const struct pci_device_id *ent)
  2196. {
  2197. int rc = 0, using_dac, i;
  2198. struct net_device *netdev;
  2199. struct jme_adapter *jme;
  2200. u16 bmcr, bmsr;
  2201. u32 apmc;
  2202. /*
  2203. * set up PCI device basics
  2204. */
  2205. rc = pci_enable_device(pdev);
  2206. if (rc) {
  2207. jeprintk(pdev, "Cannot enable PCI device.\n");
  2208. goto err_out;
  2209. }
  2210. using_dac = jme_pci_dma64(pdev);
  2211. if (using_dac < 0) {
  2212. jeprintk(pdev, "Cannot set PCI DMA Mask.\n");
  2213. rc = -EIO;
  2214. goto err_out_disable_pdev;
  2215. }
  2216. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2217. jeprintk(pdev, "No PCI resource region found.\n");
  2218. rc = -ENOMEM;
  2219. goto err_out_disable_pdev;
  2220. }
  2221. rc = pci_request_regions(pdev, DRV_NAME);
  2222. if (rc) {
  2223. jeprintk(pdev, "Cannot obtain PCI resource region.\n");
  2224. goto err_out_disable_pdev;
  2225. }
  2226. pci_set_master(pdev);
  2227. /*
  2228. * alloc and init net device
  2229. */
  2230. netdev = alloc_etherdev(sizeof(*jme));
  2231. if (!netdev) {
  2232. jeprintk(pdev, "Cannot allocate netdev structure.\n");
  2233. rc = -ENOMEM;
  2234. goto err_out_release_regions;
  2235. }
  2236. netdev->netdev_ops = &jme_netdev_ops;
  2237. netdev->ethtool_ops = &jme_ethtool_ops;
  2238. netdev->watchdog_timeo = TX_TIMEOUT;
  2239. netdev->features = NETIF_F_HW_CSUM |
  2240. NETIF_F_SG |
  2241. NETIF_F_TSO |
  2242. NETIF_F_TSO6 |
  2243. NETIF_F_HW_VLAN_TX |
  2244. NETIF_F_HW_VLAN_RX;
  2245. if (using_dac)
  2246. netdev->features |= NETIF_F_HIGHDMA;
  2247. SET_NETDEV_DEV(netdev, &pdev->dev);
  2248. pci_set_drvdata(pdev, netdev);
  2249. /*
  2250. * init adapter info
  2251. */
  2252. jme = netdev_priv(netdev);
  2253. jme->pdev = pdev;
  2254. jme->dev = netdev;
  2255. jme->jme_rx = netif_rx;
  2256. jme->jme_vlan_rx = vlan_hwaccel_rx;
  2257. jme->old_mtu = netdev->mtu = 1500;
  2258. jme->phylink = 0;
  2259. jme->tx_ring_size = 1 << 10;
  2260. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2261. jme->tx_wake_threshold = 1 << 9;
  2262. jme->rx_ring_size = 1 << 9;
  2263. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2264. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2265. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2266. pci_resource_len(pdev, 0));
  2267. if (!(jme->regs)) {
  2268. jeprintk(pdev, "Mapping PCI resource region error.\n");
  2269. rc = -ENOMEM;
  2270. goto err_out_free_netdev;
  2271. }
  2272. if (no_pseudohp) {
  2273. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2274. jwrite32(jme, JME_APMC, apmc);
  2275. } else if (force_pseudohp) {
  2276. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2277. jwrite32(jme, JME_APMC, apmc);
  2278. }
  2279. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, jme->rx_ring_size >> 2)
  2280. spin_lock_init(&jme->phy_lock);
  2281. spin_lock_init(&jme->macaddr_lock);
  2282. spin_lock_init(&jme->rxmcs_lock);
  2283. atomic_set(&jme->link_changing, 1);
  2284. atomic_set(&jme->rx_cleaning, 1);
  2285. atomic_set(&jme->tx_cleaning, 1);
  2286. atomic_set(&jme->rx_empty, 1);
  2287. tasklet_init(&jme->pcc_task,
  2288. &jme_pcc_tasklet,
  2289. (unsigned long) jme);
  2290. tasklet_init(&jme->linkch_task,
  2291. &jme_link_change_tasklet,
  2292. (unsigned long) jme);
  2293. tasklet_init(&jme->txclean_task,
  2294. &jme_tx_clean_tasklet,
  2295. (unsigned long) jme);
  2296. tasklet_init(&jme->rxclean_task,
  2297. &jme_rx_clean_tasklet,
  2298. (unsigned long) jme);
  2299. tasklet_init(&jme->rxempty_task,
  2300. &jme_rx_empty_tasklet,
  2301. (unsigned long) jme);
  2302. tasklet_disable_nosync(&jme->linkch_task);
  2303. tasklet_disable_nosync(&jme->txclean_task);
  2304. tasklet_disable_nosync(&jme->rxclean_task);
  2305. tasklet_disable_nosync(&jme->rxempty_task);
  2306. jme->dpi.cur = PCC_P1;
  2307. jme->reg_ghc = 0;
  2308. jme->reg_rxcs = RXCS_DEFAULT;
  2309. jme->reg_rxmcs = RXMCS_DEFAULT;
  2310. jme->reg_txpfc = 0;
  2311. jme->reg_pmcs = PMCS_MFEN;
  2312. set_bit(JME_FLAG_TXCSUM, &jme->flags);
  2313. set_bit(JME_FLAG_TSO, &jme->flags);
  2314. /*
  2315. * Get Max Read Req Size from PCI Config Space
  2316. */
  2317. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2318. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2319. switch (jme->mrrs) {
  2320. case MRRS_128B:
  2321. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2322. break;
  2323. case MRRS_256B:
  2324. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2325. break;
  2326. default:
  2327. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2328. break;
  2329. };
  2330. /*
  2331. * Must check before reset_mac_processor
  2332. */
  2333. jme_check_hw_ver(jme);
  2334. jme->mii_if.dev = netdev;
  2335. if (jme->fpgaver) {
  2336. jme->mii_if.phy_id = 0;
  2337. for (i = 1 ; i < 32 ; ++i) {
  2338. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2339. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2340. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2341. jme->mii_if.phy_id = i;
  2342. break;
  2343. }
  2344. }
  2345. if (!jme->mii_if.phy_id) {
  2346. rc = -EIO;
  2347. jeprintk(pdev, "Can not find phy_id.\n");
  2348. goto err_out_unmap;
  2349. }
  2350. jme->reg_ghc |= GHC_LINK_POLL;
  2351. } else {
  2352. jme->mii_if.phy_id = 1;
  2353. }
  2354. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2355. jme->mii_if.supports_gmii = true;
  2356. else
  2357. jme->mii_if.supports_gmii = false;
  2358. jme->mii_if.mdio_read = jme_mdio_read;
  2359. jme->mii_if.mdio_write = jme_mdio_write;
  2360. jme_clear_pm(jme);
  2361. jme_set_phyfifoa(jme);
  2362. pci_read_config_byte(pdev, PCI_REVISION_ID, &jme->rev);
  2363. if (!jme->fpgaver)
  2364. jme_phy_init(jme);
  2365. jme_phy_off(jme);
  2366. /*
  2367. * Reset MAC processor and reload EEPROM for MAC Address
  2368. */
  2369. jme_reset_mac_processor(jme);
  2370. rc = jme_reload_eeprom(jme);
  2371. if (rc) {
  2372. jeprintk(pdev,
  2373. "Reload eeprom for reading MAC Address error.\n");
  2374. goto err_out_unmap;
  2375. }
  2376. jme_load_macaddr(netdev);
  2377. /*
  2378. * Tell stack that we are not ready to work until open()
  2379. */
  2380. netif_carrier_off(netdev);
  2381. netif_stop_queue(netdev);
  2382. /*
  2383. * Register netdev
  2384. */
  2385. rc = register_netdev(netdev);
  2386. if (rc) {
  2387. jeprintk(pdev, "Cannot register net device.\n");
  2388. goto err_out_unmap;
  2389. }
  2390. msg_probe(jme, "%s%s ver:%x rev:%x macaddr:%pM\n",
  2391. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2392. "JMC250 Gigabit Ethernet" :
  2393. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2394. "JMC260 Fast Ethernet" : "Unknown",
  2395. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2396. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2397. jme->rev, netdev->dev_addr);
  2398. return 0;
  2399. err_out_unmap:
  2400. iounmap(jme->regs);
  2401. err_out_free_netdev:
  2402. pci_set_drvdata(pdev, NULL);
  2403. free_netdev(netdev);
  2404. err_out_release_regions:
  2405. pci_release_regions(pdev);
  2406. err_out_disable_pdev:
  2407. pci_disable_device(pdev);
  2408. err_out:
  2409. return rc;
  2410. }
  2411. static void __devexit
  2412. jme_remove_one(struct pci_dev *pdev)
  2413. {
  2414. struct net_device *netdev = pci_get_drvdata(pdev);
  2415. struct jme_adapter *jme = netdev_priv(netdev);
  2416. unregister_netdev(netdev);
  2417. iounmap(jme->regs);
  2418. pci_set_drvdata(pdev, NULL);
  2419. free_netdev(netdev);
  2420. pci_release_regions(pdev);
  2421. pci_disable_device(pdev);
  2422. }
  2423. #ifdef CONFIG_PM
  2424. static int
  2425. jme_suspend(struct pci_dev *pdev, pm_message_t state)
  2426. {
  2427. struct net_device *netdev = pci_get_drvdata(pdev);
  2428. struct jme_adapter *jme = netdev_priv(netdev);
  2429. atomic_dec(&jme->link_changing);
  2430. netif_device_detach(netdev);
  2431. netif_stop_queue(netdev);
  2432. jme_stop_irq(jme);
  2433. tasklet_disable(&jme->txclean_task);
  2434. tasklet_disable(&jme->rxclean_task);
  2435. tasklet_disable(&jme->rxempty_task);
  2436. if (netif_carrier_ok(netdev)) {
  2437. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2438. jme_polling_mode(jme);
  2439. jme_stop_pcc_timer(jme);
  2440. jme_reset_ghc_speed(jme);
  2441. jme_disable_rx_engine(jme);
  2442. jme_disable_tx_engine(jme);
  2443. jme_reset_mac_processor(jme);
  2444. jme_free_rx_resources(jme);
  2445. jme_free_tx_resources(jme);
  2446. netif_carrier_off(netdev);
  2447. jme->phylink = 0;
  2448. }
  2449. tasklet_enable(&jme->txclean_task);
  2450. tasklet_hi_enable(&jme->rxclean_task);
  2451. tasklet_hi_enable(&jme->rxempty_task);
  2452. pci_save_state(pdev);
  2453. if (jme->reg_pmcs) {
  2454. jme_set_100m_half(jme);
  2455. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2456. jme_wait_link(jme);
  2457. jwrite32(jme, JME_PMCS, jme->reg_pmcs);
  2458. pci_enable_wake(pdev, PCI_D3cold, true);
  2459. } else {
  2460. jme_phy_off(jme);
  2461. }
  2462. pci_set_power_state(pdev, PCI_D3cold);
  2463. return 0;
  2464. }
  2465. static int
  2466. jme_resume(struct pci_dev *pdev)
  2467. {
  2468. struct net_device *netdev = pci_get_drvdata(pdev);
  2469. struct jme_adapter *jme = netdev_priv(netdev);
  2470. jme_clear_pm(jme);
  2471. pci_restore_state(pdev);
  2472. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2473. jme_set_settings(netdev, &jme->old_ecmd);
  2474. else
  2475. jme_reset_phy_processor(jme);
  2476. jme_start_irq(jme);
  2477. netif_device_attach(netdev);
  2478. atomic_inc(&jme->link_changing);
  2479. jme_reset_link(jme);
  2480. return 0;
  2481. }
  2482. #endif
  2483. static struct pci_device_id jme_pci_tbl[] = {
  2484. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2485. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2486. { }
  2487. };
  2488. static struct pci_driver jme_driver = {
  2489. .name = DRV_NAME,
  2490. .id_table = jme_pci_tbl,
  2491. .probe = jme_init_one,
  2492. .remove = __devexit_p(jme_remove_one),
  2493. #ifdef CONFIG_PM
  2494. .suspend = jme_suspend,
  2495. .resume = jme_resume,
  2496. #endif /* CONFIG_PM */
  2497. };
  2498. static int __init
  2499. jme_init_module(void)
  2500. {
  2501. printk(KERN_INFO PFX "JMicron JMC2XX ethernet "
  2502. "driver version %s\n", DRV_VERSION);
  2503. return pci_register_driver(&jme_driver);
  2504. }
  2505. static void __exit
  2506. jme_cleanup_module(void)
  2507. {
  2508. pci_unregister_driver(&jme_driver);
  2509. }
  2510. module_init(jme_init_module);
  2511. module_exit(jme_cleanup_module);
  2512. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2513. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2514. MODULE_LICENSE("GPL");
  2515. MODULE_VERSION(DRV_VERSION);
  2516. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);