pxaficp_ir.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981
  1. /*
  2. * linux/drivers/net/irda/pxaficp_ir.c
  3. *
  4. * Based on sa1100_ir.c by Russell King
  5. *
  6. * Changes copyright (C) 2003-2005 MontaVista Software, Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Infra-red driver (SIR/FIR) for the PXA2xx embedded microprocessor
  13. *
  14. */
  15. #include <linux/module.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/clk.h>
  20. #include <linux/gpio.h>
  21. #include <net/irda/irda.h>
  22. #include <net/irda/irmod.h>
  23. #include <net/irda/wrapper.h>
  24. #include <net/irda/irda_device.h>
  25. #include <mach/dma.h>
  26. #include <mach/irda.h>
  27. #include <mach/regs-uart.h>
  28. #include <mach/regs-ost.h>
  29. #define FICP __REG(0x40800000) /* Start of FICP area */
  30. #define ICCR0 __REG(0x40800000) /* ICP Control Register 0 */
  31. #define ICCR1 __REG(0x40800004) /* ICP Control Register 1 */
  32. #define ICCR2 __REG(0x40800008) /* ICP Control Register 2 */
  33. #define ICDR __REG(0x4080000c) /* ICP Data Register */
  34. #define ICSR0 __REG(0x40800014) /* ICP Status Register 0 */
  35. #define ICSR1 __REG(0x40800018) /* ICP Status Register 1 */
  36. #define ICCR0_AME (1 << 7) /* Address match enable */
  37. #define ICCR0_TIE (1 << 6) /* Transmit FIFO interrupt enable */
  38. #define ICCR0_RIE (1 << 5) /* Recieve FIFO interrupt enable */
  39. #define ICCR0_RXE (1 << 4) /* Receive enable */
  40. #define ICCR0_TXE (1 << 3) /* Transmit enable */
  41. #define ICCR0_TUS (1 << 2) /* Transmit FIFO underrun select */
  42. #define ICCR0_LBM (1 << 1) /* Loopback mode */
  43. #define ICCR0_ITR (1 << 0) /* IrDA transmission */
  44. #define ICCR2_RXP (1 << 3) /* Receive Pin Polarity select */
  45. #define ICCR2_TXP (1 << 2) /* Transmit Pin Polarity select */
  46. #define ICCR2_TRIG (3 << 0) /* Receive FIFO Trigger threshold */
  47. #define ICCR2_TRIG_8 (0 << 0) /* >= 8 bytes */
  48. #define ICCR2_TRIG_16 (1 << 0) /* >= 16 bytes */
  49. #define ICCR2_TRIG_32 (2 << 0) /* >= 32 bytes */
  50. #ifdef CONFIG_PXA27x
  51. #define ICSR0_EOC (1 << 6) /* DMA End of Descriptor Chain */
  52. #endif
  53. #define ICSR0_FRE (1 << 5) /* Framing error */
  54. #define ICSR0_RFS (1 << 4) /* Receive FIFO service request */
  55. #define ICSR0_TFS (1 << 3) /* Transnit FIFO service request */
  56. #define ICSR0_RAB (1 << 2) /* Receiver abort */
  57. #define ICSR0_TUR (1 << 1) /* Trunsmit FIFO underun */
  58. #define ICSR0_EIF (1 << 0) /* End/Error in FIFO */
  59. #define ICSR1_ROR (1 << 6) /* Receiver FIFO underrun */
  60. #define ICSR1_CRE (1 << 5) /* CRC error */
  61. #define ICSR1_EOF (1 << 4) /* End of frame */
  62. #define ICSR1_TNF (1 << 3) /* Transmit FIFO not full */
  63. #define ICSR1_RNE (1 << 2) /* Receive FIFO not empty */
  64. #define ICSR1_TBY (1 << 1) /* Tramsmiter busy flag */
  65. #define ICSR1_RSY (1 << 0) /* Recevier synchronized flag */
  66. #define IrSR_RXPL_NEG_IS_ZERO (1<<4)
  67. #define IrSR_RXPL_POS_IS_ZERO 0x0
  68. #define IrSR_TXPL_NEG_IS_ZERO (1<<3)
  69. #define IrSR_TXPL_POS_IS_ZERO 0x0
  70. #define IrSR_XMODE_PULSE_1_6 (1<<2)
  71. #define IrSR_XMODE_PULSE_3_16 0x0
  72. #define IrSR_RCVEIR_IR_MODE (1<<1)
  73. #define IrSR_RCVEIR_UART_MODE 0x0
  74. #define IrSR_XMITIR_IR_MODE (1<<0)
  75. #define IrSR_XMITIR_UART_MODE 0x0
  76. #define IrSR_IR_RECEIVE_ON (\
  77. IrSR_RXPL_NEG_IS_ZERO | \
  78. IrSR_TXPL_POS_IS_ZERO | \
  79. IrSR_XMODE_PULSE_3_16 | \
  80. IrSR_RCVEIR_IR_MODE | \
  81. IrSR_XMITIR_UART_MODE)
  82. #define IrSR_IR_TRANSMIT_ON (\
  83. IrSR_RXPL_NEG_IS_ZERO | \
  84. IrSR_TXPL_POS_IS_ZERO | \
  85. IrSR_XMODE_PULSE_3_16 | \
  86. IrSR_RCVEIR_UART_MODE | \
  87. IrSR_XMITIR_IR_MODE)
  88. struct pxa_irda {
  89. int speed;
  90. int newspeed;
  91. unsigned long last_oscr;
  92. unsigned char *dma_rx_buff;
  93. unsigned char *dma_tx_buff;
  94. dma_addr_t dma_rx_buff_phy;
  95. dma_addr_t dma_tx_buff_phy;
  96. unsigned int dma_tx_buff_len;
  97. int txdma;
  98. int rxdma;
  99. struct irlap_cb *irlap;
  100. struct qos_info qos;
  101. iobuff_t tx_buff;
  102. iobuff_t rx_buff;
  103. struct device *dev;
  104. struct pxaficp_platform_data *pdata;
  105. struct clk *fir_clk;
  106. struct clk *sir_clk;
  107. struct clk *cur_clk;
  108. };
  109. static inline void pxa_irda_disable_clk(struct pxa_irda *si)
  110. {
  111. if (si->cur_clk)
  112. clk_disable(si->cur_clk);
  113. si->cur_clk = NULL;
  114. }
  115. static inline void pxa_irda_enable_firclk(struct pxa_irda *si)
  116. {
  117. si->cur_clk = si->fir_clk;
  118. clk_enable(si->fir_clk);
  119. }
  120. static inline void pxa_irda_enable_sirclk(struct pxa_irda *si)
  121. {
  122. si->cur_clk = si->sir_clk;
  123. clk_enable(si->sir_clk);
  124. }
  125. #define IS_FIR(si) ((si)->speed >= 4000000)
  126. #define IRDA_FRAME_SIZE_LIMIT 2047
  127. inline static void pxa_irda_fir_dma_rx_start(struct pxa_irda *si)
  128. {
  129. DCSR(si->rxdma) = DCSR_NODESC;
  130. DSADR(si->rxdma) = __PREG(ICDR);
  131. DTADR(si->rxdma) = si->dma_rx_buff_phy;
  132. DCMD(si->rxdma) = DCMD_INCTRGADDR | DCMD_FLOWSRC | DCMD_WIDTH1 | DCMD_BURST32 | IRDA_FRAME_SIZE_LIMIT;
  133. DCSR(si->rxdma) |= DCSR_RUN;
  134. }
  135. inline static void pxa_irda_fir_dma_tx_start(struct pxa_irda *si)
  136. {
  137. DCSR(si->txdma) = DCSR_NODESC;
  138. DSADR(si->txdma) = si->dma_tx_buff_phy;
  139. DTADR(si->txdma) = __PREG(ICDR);
  140. DCMD(si->txdma) = DCMD_INCSRCADDR | DCMD_FLOWTRG | DCMD_ENDIRQEN | DCMD_WIDTH1 | DCMD_BURST32 | si->dma_tx_buff_len;
  141. DCSR(si->txdma) |= DCSR_RUN;
  142. }
  143. /*
  144. * Set the IrDA communications mode.
  145. */
  146. static void pxa_irda_set_mode(struct pxa_irda *si, int mode)
  147. {
  148. if (si->pdata->transceiver_mode)
  149. si->pdata->transceiver_mode(si->dev, mode);
  150. else {
  151. if (gpio_is_valid(si->pdata->gpio_pwdown))
  152. gpio_set_value(si->pdata->gpio_pwdown,
  153. !(mode & IR_OFF) ^
  154. !si->pdata->gpio_pwdown_inverted);
  155. pxa2xx_transceiver_mode(si->dev, mode);
  156. }
  157. }
  158. /*
  159. * Set the IrDA communications speed.
  160. */
  161. static int pxa_irda_set_speed(struct pxa_irda *si, int speed)
  162. {
  163. unsigned long flags;
  164. unsigned int divisor;
  165. switch (speed) {
  166. case 9600: case 19200: case 38400:
  167. case 57600: case 115200:
  168. /* refer to PXA250/210 Developer's Manual 10-7 */
  169. /* BaudRate = 14.7456 MHz / (16*Divisor) */
  170. divisor = 14745600 / (16 * speed);
  171. local_irq_save(flags);
  172. if (IS_FIR(si)) {
  173. /* stop RX DMA */
  174. DCSR(si->rxdma) &= ~DCSR_RUN;
  175. /* disable FICP */
  176. ICCR0 = 0;
  177. pxa_irda_disable_clk(si);
  178. /* set board transceiver to SIR mode */
  179. pxa_irda_set_mode(si, IR_SIRMODE);
  180. /* enable the STUART clock */
  181. pxa_irda_enable_sirclk(si);
  182. }
  183. /* disable STUART first */
  184. STIER = 0;
  185. /* access DLL & DLH */
  186. STLCR |= LCR_DLAB;
  187. STDLL = divisor & 0xff;
  188. STDLH = divisor >> 8;
  189. STLCR &= ~LCR_DLAB;
  190. si->speed = speed;
  191. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  192. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  193. local_irq_restore(flags);
  194. break;
  195. case 4000000:
  196. local_irq_save(flags);
  197. /* disable STUART */
  198. STIER = 0;
  199. STISR = 0;
  200. pxa_irda_disable_clk(si);
  201. /* disable FICP first */
  202. ICCR0 = 0;
  203. /* set board transceiver to FIR mode */
  204. pxa_irda_set_mode(si, IR_FIRMODE);
  205. /* enable the FICP clock */
  206. pxa_irda_enable_firclk(si);
  207. si->speed = speed;
  208. pxa_irda_fir_dma_rx_start(si);
  209. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  210. local_irq_restore(flags);
  211. break;
  212. default:
  213. return -EINVAL;
  214. }
  215. return 0;
  216. }
  217. /* SIR interrupt service routine. */
  218. static irqreturn_t pxa_irda_sir_irq(int irq, void *dev_id)
  219. {
  220. struct net_device *dev = dev_id;
  221. struct pxa_irda *si = netdev_priv(dev);
  222. int iir, lsr, data;
  223. iir = STIIR;
  224. switch (iir & 0x0F) {
  225. case 0x06: /* Receiver Line Status */
  226. lsr = STLSR;
  227. while (lsr & LSR_FIFOE) {
  228. data = STRBR;
  229. if (lsr & (LSR_OE | LSR_PE | LSR_FE | LSR_BI)) {
  230. printk(KERN_DEBUG "pxa_ir: sir receiving error\n");
  231. dev->stats.rx_errors++;
  232. if (lsr & LSR_FE)
  233. dev->stats.rx_frame_errors++;
  234. if (lsr & LSR_OE)
  235. dev->stats.rx_fifo_errors++;
  236. } else {
  237. dev->stats.rx_bytes++;
  238. async_unwrap_char(dev, &dev->stats,
  239. &si->rx_buff, data);
  240. }
  241. lsr = STLSR;
  242. }
  243. si->last_oscr = OSCR;
  244. break;
  245. case 0x04: /* Received Data Available */
  246. /* forth through */
  247. case 0x0C: /* Character Timeout Indication */
  248. do {
  249. dev->stats.rx_bytes++;
  250. async_unwrap_char(dev, &dev->stats, &si->rx_buff, STRBR);
  251. } while (STLSR & LSR_DR);
  252. si->last_oscr = OSCR;
  253. break;
  254. case 0x02: /* Transmit FIFO Data Request */
  255. while ((si->tx_buff.len) && (STLSR & LSR_TDRQ)) {
  256. STTHR = *si->tx_buff.data++;
  257. si->tx_buff.len -= 1;
  258. }
  259. if (si->tx_buff.len == 0) {
  260. dev->stats.tx_packets++;
  261. dev->stats.tx_bytes += si->tx_buff.data - si->tx_buff.head;
  262. /* We need to ensure that the transmitter has finished. */
  263. while ((STLSR & LSR_TEMT) == 0)
  264. cpu_relax();
  265. si->last_oscr = OSCR;
  266. /*
  267. * Ok, we've finished transmitting. Now enable
  268. * the receiver. Sometimes we get a receive IRQ
  269. * immediately after a transmit...
  270. */
  271. if (si->newspeed) {
  272. pxa_irda_set_speed(si, si->newspeed);
  273. si->newspeed = 0;
  274. } else {
  275. /* enable IR Receiver, disable IR Transmitter */
  276. STISR = IrSR_IR_RECEIVE_ON | IrSR_XMODE_PULSE_1_6;
  277. /* enable STUART and receive interrupts */
  278. STIER = IER_UUE | IER_RLSE | IER_RAVIE | IER_RTIOE;
  279. }
  280. /* I'm hungry! */
  281. netif_wake_queue(dev);
  282. }
  283. break;
  284. }
  285. return IRQ_HANDLED;
  286. }
  287. /* FIR Receive DMA interrupt handler */
  288. static void pxa_irda_fir_dma_rx_irq(int channel, void *data)
  289. {
  290. int dcsr = DCSR(channel);
  291. DCSR(channel) = dcsr & ~DCSR_RUN;
  292. printk(KERN_DEBUG "pxa_ir: fir rx dma bus error %#x\n", dcsr);
  293. }
  294. /* FIR Transmit DMA interrupt handler */
  295. static void pxa_irda_fir_dma_tx_irq(int channel, void *data)
  296. {
  297. struct net_device *dev = data;
  298. struct pxa_irda *si = netdev_priv(dev);
  299. int dcsr;
  300. dcsr = DCSR(channel);
  301. DCSR(channel) = dcsr & ~DCSR_RUN;
  302. if (dcsr & DCSR_ENDINTR) {
  303. dev->stats.tx_packets++;
  304. dev->stats.tx_bytes += si->dma_tx_buff_len;
  305. } else {
  306. dev->stats.tx_errors++;
  307. }
  308. while (ICSR1 & ICSR1_TBY)
  309. cpu_relax();
  310. si->last_oscr = OSCR;
  311. /*
  312. * HACK: It looks like the TBY bit is dropped too soon.
  313. * Without this delay things break.
  314. */
  315. udelay(120);
  316. if (si->newspeed) {
  317. pxa_irda_set_speed(si, si->newspeed);
  318. si->newspeed = 0;
  319. } else {
  320. int i = 64;
  321. ICCR0 = 0;
  322. pxa_irda_fir_dma_rx_start(si);
  323. while ((ICSR1 & ICSR1_RNE) && i--)
  324. (void)ICDR;
  325. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  326. if (i < 0)
  327. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  328. }
  329. netif_wake_queue(dev);
  330. }
  331. /* EIF(Error in FIFO/End in Frame) handler for FIR */
  332. static void pxa_irda_fir_irq_eif(struct pxa_irda *si, struct net_device *dev, int icsr0)
  333. {
  334. unsigned int len, stat, data;
  335. /* Get the current data position. */
  336. len = DTADR(si->rxdma) - si->dma_rx_buff_phy;
  337. do {
  338. /* Read Status, and then Data. */
  339. stat = ICSR1;
  340. rmb();
  341. data = ICDR;
  342. if (stat & (ICSR1_CRE | ICSR1_ROR)) {
  343. dev->stats.rx_errors++;
  344. if (stat & ICSR1_CRE) {
  345. printk(KERN_DEBUG "pxa_ir: fir receive CRC error\n");
  346. dev->stats.rx_crc_errors++;
  347. }
  348. if (stat & ICSR1_ROR) {
  349. printk(KERN_DEBUG "pxa_ir: fir receive overrun\n");
  350. dev->stats.rx_over_errors++;
  351. }
  352. } else {
  353. si->dma_rx_buff[len++] = data;
  354. }
  355. /* If we hit the end of frame, there's no point in continuing. */
  356. if (stat & ICSR1_EOF)
  357. break;
  358. } while (ICSR0 & ICSR0_EIF);
  359. if (stat & ICSR1_EOF) {
  360. /* end of frame. */
  361. struct sk_buff *skb;
  362. if (icsr0 & ICSR0_FRE) {
  363. printk(KERN_ERR "pxa_ir: dropping erroneous frame\n");
  364. dev->stats.rx_dropped++;
  365. return;
  366. }
  367. skb = alloc_skb(len+1,GFP_ATOMIC);
  368. if (!skb) {
  369. printk(KERN_ERR "pxa_ir: fir out of memory for receive skb\n");
  370. dev->stats.rx_dropped++;
  371. return;
  372. }
  373. /* Align IP header to 20 bytes */
  374. skb_reserve(skb, 1);
  375. skb_copy_to_linear_data(skb, si->dma_rx_buff, len);
  376. skb_put(skb, len);
  377. /* Feed it to IrLAP */
  378. skb->dev = dev;
  379. skb_reset_mac_header(skb);
  380. skb->protocol = htons(ETH_P_IRDA);
  381. netif_rx(skb);
  382. dev->stats.rx_packets++;
  383. dev->stats.rx_bytes += len;
  384. }
  385. }
  386. /* FIR interrupt handler */
  387. static irqreturn_t pxa_irda_fir_irq(int irq, void *dev_id)
  388. {
  389. struct net_device *dev = dev_id;
  390. struct pxa_irda *si = netdev_priv(dev);
  391. int icsr0, i = 64;
  392. /* stop RX DMA */
  393. DCSR(si->rxdma) &= ~DCSR_RUN;
  394. si->last_oscr = OSCR;
  395. icsr0 = ICSR0;
  396. if (icsr0 & (ICSR0_FRE | ICSR0_RAB)) {
  397. if (icsr0 & ICSR0_FRE) {
  398. printk(KERN_DEBUG "pxa_ir: fir receive frame error\n");
  399. dev->stats.rx_frame_errors++;
  400. } else {
  401. printk(KERN_DEBUG "pxa_ir: fir receive abort\n");
  402. dev->stats.rx_errors++;
  403. }
  404. ICSR0 = icsr0 & (ICSR0_FRE | ICSR0_RAB);
  405. }
  406. if (icsr0 & ICSR0_EIF) {
  407. /* An error in FIFO occured, or there is a end of frame */
  408. pxa_irda_fir_irq_eif(si, dev, icsr0);
  409. }
  410. ICCR0 = 0;
  411. pxa_irda_fir_dma_rx_start(si);
  412. while ((ICSR1 & ICSR1_RNE) && i--)
  413. (void)ICDR;
  414. ICCR0 = ICCR0_ITR | ICCR0_RXE;
  415. if (i < 0)
  416. printk(KERN_ERR "pxa_ir: cannot clear Rx FIFO!\n");
  417. return IRQ_HANDLED;
  418. }
  419. /* hard_xmit interface of irda device */
  420. static int pxa_irda_hard_xmit(struct sk_buff *skb, struct net_device *dev)
  421. {
  422. struct pxa_irda *si = netdev_priv(dev);
  423. int speed = irda_get_next_speed(skb);
  424. /*
  425. * Does this packet contain a request to change the interface
  426. * speed? If so, remember it until we complete the transmission
  427. * of this frame.
  428. */
  429. if (speed != si->speed && speed != -1)
  430. si->newspeed = speed;
  431. /*
  432. * If this is an empty frame, we can bypass a lot.
  433. */
  434. if (skb->len == 0) {
  435. if (si->newspeed) {
  436. si->newspeed = 0;
  437. pxa_irda_set_speed(si, speed);
  438. }
  439. dev_kfree_skb(skb);
  440. return NETDEV_TX_OK;
  441. }
  442. netif_stop_queue(dev);
  443. if (!IS_FIR(si)) {
  444. si->tx_buff.data = si->tx_buff.head;
  445. si->tx_buff.len = async_wrap_skb(skb, si->tx_buff.data, si->tx_buff.truesize);
  446. /* Disable STUART interrupts and switch to transmit mode. */
  447. STIER = 0;
  448. STISR = IrSR_IR_TRANSMIT_ON | IrSR_XMODE_PULSE_1_6;
  449. /* enable STUART and transmit interrupts */
  450. STIER = IER_UUE | IER_TIE;
  451. } else {
  452. unsigned long mtt = irda_get_mtt(skb);
  453. si->dma_tx_buff_len = skb->len;
  454. skb_copy_from_linear_data(skb, si->dma_tx_buff, skb->len);
  455. if (mtt)
  456. while ((unsigned)(OSCR - si->last_oscr)/4 < mtt)
  457. cpu_relax();
  458. /* stop RX DMA, disable FICP */
  459. DCSR(si->rxdma) &= ~DCSR_RUN;
  460. ICCR0 = 0;
  461. pxa_irda_fir_dma_tx_start(si);
  462. ICCR0 = ICCR0_ITR | ICCR0_TXE;
  463. }
  464. dev_kfree_skb(skb);
  465. dev->trans_start = jiffies;
  466. return NETDEV_TX_OK;
  467. }
  468. static int pxa_irda_ioctl(struct net_device *dev, struct ifreq *ifreq, int cmd)
  469. {
  470. struct if_irda_req *rq = (struct if_irda_req *)ifreq;
  471. struct pxa_irda *si = netdev_priv(dev);
  472. int ret;
  473. switch (cmd) {
  474. case SIOCSBANDWIDTH:
  475. ret = -EPERM;
  476. if (capable(CAP_NET_ADMIN)) {
  477. /*
  478. * We are unable to set the speed if the
  479. * device is not running.
  480. */
  481. if (netif_running(dev)) {
  482. ret = pxa_irda_set_speed(si,
  483. rq->ifr_baudrate);
  484. } else {
  485. printk(KERN_INFO "pxa_ir: SIOCSBANDWIDTH: !netif_running\n");
  486. ret = 0;
  487. }
  488. }
  489. break;
  490. case SIOCSMEDIABUSY:
  491. ret = -EPERM;
  492. if (capable(CAP_NET_ADMIN)) {
  493. irda_device_set_media_busy(dev, TRUE);
  494. ret = 0;
  495. }
  496. break;
  497. case SIOCGRECEIVING:
  498. ret = 0;
  499. rq->ifr_receiving = IS_FIR(si) ? 0
  500. : si->rx_buff.state != OUTSIDE_FRAME;
  501. break;
  502. default:
  503. ret = -EOPNOTSUPP;
  504. break;
  505. }
  506. return ret;
  507. }
  508. static void pxa_irda_startup(struct pxa_irda *si)
  509. {
  510. /* Disable STUART interrupts */
  511. STIER = 0;
  512. /* enable STUART interrupt to the processor */
  513. STMCR = MCR_OUT2;
  514. /* configure SIR frame format: StartBit - Data 7 ... Data 0 - Stop Bit */
  515. STLCR = LCR_WLS0 | LCR_WLS1;
  516. /* enable FIFO, we use FIFO to improve performance */
  517. STFCR = FCR_TRFIFOE | FCR_ITL_32;
  518. /* disable FICP */
  519. ICCR0 = 0;
  520. /* configure FICP ICCR2 */
  521. ICCR2 = ICCR2_TXP | ICCR2_TRIG_32;
  522. /* configure DMAC */
  523. DRCMR(17) = si->rxdma | DRCMR_MAPVLD;
  524. DRCMR(18) = si->txdma | DRCMR_MAPVLD;
  525. /* force SIR reinitialization */
  526. si->speed = 4000000;
  527. pxa_irda_set_speed(si, 9600);
  528. printk(KERN_DEBUG "pxa_ir: irda startup\n");
  529. }
  530. static void pxa_irda_shutdown(struct pxa_irda *si)
  531. {
  532. unsigned long flags;
  533. local_irq_save(flags);
  534. /* disable STUART and interrupt */
  535. STIER = 0;
  536. /* disable STUART SIR mode */
  537. STISR = 0;
  538. /* disable DMA */
  539. DCSR(si->txdma) &= ~DCSR_RUN;
  540. DCSR(si->rxdma) &= ~DCSR_RUN;
  541. /* disable FICP */
  542. ICCR0 = 0;
  543. /* disable the STUART or FICP clocks */
  544. pxa_irda_disable_clk(si);
  545. DRCMR(17) = 0;
  546. DRCMR(18) = 0;
  547. local_irq_restore(flags);
  548. /* power off board transceiver */
  549. pxa_irda_set_mode(si, IR_OFF);
  550. printk(KERN_DEBUG "pxa_ir: irda shutdown\n");
  551. }
  552. static int pxa_irda_start(struct net_device *dev)
  553. {
  554. struct pxa_irda *si = netdev_priv(dev);
  555. int err;
  556. si->speed = 9600;
  557. err = request_irq(IRQ_STUART, pxa_irda_sir_irq, 0, dev->name, dev);
  558. if (err)
  559. goto err_irq1;
  560. err = request_irq(IRQ_ICP, pxa_irda_fir_irq, 0, dev->name, dev);
  561. if (err)
  562. goto err_irq2;
  563. /*
  564. * The interrupt must remain disabled for now.
  565. */
  566. disable_irq(IRQ_STUART);
  567. disable_irq(IRQ_ICP);
  568. err = -EBUSY;
  569. si->rxdma = pxa_request_dma("FICP_RX",DMA_PRIO_LOW, pxa_irda_fir_dma_rx_irq, dev);
  570. if (si->rxdma < 0)
  571. goto err_rx_dma;
  572. si->txdma = pxa_request_dma("FICP_TX",DMA_PRIO_LOW, pxa_irda_fir_dma_tx_irq, dev);
  573. if (si->txdma < 0)
  574. goto err_tx_dma;
  575. err = -ENOMEM;
  576. si->dma_rx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  577. &si->dma_rx_buff_phy, GFP_KERNEL );
  578. if (!si->dma_rx_buff)
  579. goto err_dma_rx_buff;
  580. si->dma_tx_buff = dma_alloc_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT,
  581. &si->dma_tx_buff_phy, GFP_KERNEL );
  582. if (!si->dma_tx_buff)
  583. goto err_dma_tx_buff;
  584. /* Setup the serial port for the initial speed. */
  585. pxa_irda_startup(si);
  586. /*
  587. * Open a new IrLAP layer instance.
  588. */
  589. si->irlap = irlap_open(dev, &si->qos, "pxa");
  590. err = -ENOMEM;
  591. if (!si->irlap)
  592. goto err_irlap;
  593. /*
  594. * Now enable the interrupt and start the queue
  595. */
  596. enable_irq(IRQ_STUART);
  597. enable_irq(IRQ_ICP);
  598. netif_start_queue(dev);
  599. printk(KERN_DEBUG "pxa_ir: irda driver opened\n");
  600. return 0;
  601. err_irlap:
  602. pxa_irda_shutdown(si);
  603. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  604. err_dma_tx_buff:
  605. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  606. err_dma_rx_buff:
  607. pxa_free_dma(si->txdma);
  608. err_tx_dma:
  609. pxa_free_dma(si->rxdma);
  610. err_rx_dma:
  611. free_irq(IRQ_ICP, dev);
  612. err_irq2:
  613. free_irq(IRQ_STUART, dev);
  614. err_irq1:
  615. return err;
  616. }
  617. static int pxa_irda_stop(struct net_device *dev)
  618. {
  619. struct pxa_irda *si = netdev_priv(dev);
  620. netif_stop_queue(dev);
  621. pxa_irda_shutdown(si);
  622. /* Stop IrLAP */
  623. if (si->irlap) {
  624. irlap_close(si->irlap);
  625. si->irlap = NULL;
  626. }
  627. free_irq(IRQ_STUART, dev);
  628. free_irq(IRQ_ICP, dev);
  629. pxa_free_dma(si->rxdma);
  630. pxa_free_dma(si->txdma);
  631. if (si->dma_rx_buff)
  632. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_tx_buff, si->dma_tx_buff_phy);
  633. if (si->dma_tx_buff)
  634. dma_free_coherent(si->dev, IRDA_FRAME_SIZE_LIMIT, si->dma_rx_buff, si->dma_rx_buff_phy);
  635. printk(KERN_DEBUG "pxa_ir: irda driver closed\n");
  636. return 0;
  637. }
  638. static int pxa_irda_suspend(struct platform_device *_dev, pm_message_t state)
  639. {
  640. struct net_device *dev = platform_get_drvdata(_dev);
  641. struct pxa_irda *si;
  642. if (dev && netif_running(dev)) {
  643. si = netdev_priv(dev);
  644. netif_device_detach(dev);
  645. pxa_irda_shutdown(si);
  646. }
  647. return 0;
  648. }
  649. static int pxa_irda_resume(struct platform_device *_dev)
  650. {
  651. struct net_device *dev = platform_get_drvdata(_dev);
  652. struct pxa_irda *si;
  653. if (dev && netif_running(dev)) {
  654. si = netdev_priv(dev);
  655. pxa_irda_startup(si);
  656. netif_device_attach(dev);
  657. netif_wake_queue(dev);
  658. }
  659. return 0;
  660. }
  661. static int pxa_irda_init_iobuf(iobuff_t *io, int size)
  662. {
  663. io->head = kmalloc(size, GFP_KERNEL | GFP_DMA);
  664. if (io->head != NULL) {
  665. io->truesize = size;
  666. io->in_frame = FALSE;
  667. io->state = OUTSIDE_FRAME;
  668. io->data = io->head;
  669. }
  670. return io->head ? 0 : -ENOMEM;
  671. }
  672. static const struct net_device_ops pxa_irda_netdev_ops = {
  673. .ndo_open = pxa_irda_start,
  674. .ndo_stop = pxa_irda_stop,
  675. .ndo_start_xmit = pxa_irda_hard_xmit,
  676. .ndo_do_ioctl = pxa_irda_ioctl,
  677. };
  678. static int pxa_irda_probe(struct platform_device *pdev)
  679. {
  680. struct net_device *dev;
  681. struct pxa_irda *si;
  682. unsigned int baudrate_mask;
  683. int err;
  684. if (!pdev->dev.platform_data)
  685. return -ENODEV;
  686. err = request_mem_region(__PREG(STUART), 0x24, "IrDA") ? 0 : -EBUSY;
  687. if (err)
  688. goto err_mem_1;
  689. err = request_mem_region(__PREG(FICP), 0x1c, "IrDA") ? 0 : -EBUSY;
  690. if (err)
  691. goto err_mem_2;
  692. dev = alloc_irdadev(sizeof(struct pxa_irda));
  693. if (!dev)
  694. goto err_mem_3;
  695. SET_NETDEV_DEV(dev, &pdev->dev);
  696. si = netdev_priv(dev);
  697. si->dev = &pdev->dev;
  698. si->pdata = pdev->dev.platform_data;
  699. si->sir_clk = clk_get(&pdev->dev, "UARTCLK");
  700. si->fir_clk = clk_get(&pdev->dev, "FICPCLK");
  701. if (IS_ERR(si->sir_clk) || IS_ERR(si->fir_clk)) {
  702. err = PTR_ERR(IS_ERR(si->sir_clk) ? si->sir_clk : si->fir_clk);
  703. goto err_mem_4;
  704. }
  705. /*
  706. * Initialise the SIR buffers
  707. */
  708. err = pxa_irda_init_iobuf(&si->rx_buff, 14384);
  709. if (err)
  710. goto err_mem_4;
  711. err = pxa_irda_init_iobuf(&si->tx_buff, 4000);
  712. if (err)
  713. goto err_mem_5;
  714. if (gpio_is_valid(si->pdata->gpio_pwdown)) {
  715. err = gpio_request(si->pdata->gpio_pwdown, "IrDA switch");
  716. if (err)
  717. goto err_startup;
  718. err = gpio_direction_output(si->pdata->gpio_pwdown,
  719. !si->pdata->gpio_pwdown_inverted);
  720. if (err) {
  721. gpio_free(si->pdata->gpio_pwdown);
  722. goto err_startup;
  723. }
  724. }
  725. if (si->pdata->startup) {
  726. err = si->pdata->startup(si->dev);
  727. if (err)
  728. goto err_startup;
  729. }
  730. if (gpio_is_valid(si->pdata->gpio_pwdown) && si->pdata->startup)
  731. dev_warn(si->dev, "gpio_pwdown and startup() both defined!\n");
  732. dev->netdev_ops = &pxa_irda_netdev_ops;
  733. irda_init_max_qos_capabilies(&si->qos);
  734. baudrate_mask = 0;
  735. if (si->pdata->transceiver_cap & IR_SIRMODE)
  736. baudrate_mask |= IR_9600|IR_19200|IR_38400|IR_57600|IR_115200;
  737. if (si->pdata->transceiver_cap & IR_FIRMODE)
  738. baudrate_mask |= IR_4000000 << 8;
  739. si->qos.baud_rate.bits &= baudrate_mask;
  740. si->qos.min_turn_time.bits = 7; /* 1ms or more */
  741. irda_qos_bits_to_value(&si->qos);
  742. err = register_netdev(dev);
  743. if (err == 0)
  744. dev_set_drvdata(&pdev->dev, dev);
  745. if (err) {
  746. if (si->pdata->shutdown)
  747. si->pdata->shutdown(si->dev);
  748. err_startup:
  749. kfree(si->tx_buff.head);
  750. err_mem_5:
  751. kfree(si->rx_buff.head);
  752. err_mem_4:
  753. if (si->sir_clk && !IS_ERR(si->sir_clk))
  754. clk_put(si->sir_clk);
  755. if (si->fir_clk && !IS_ERR(si->fir_clk))
  756. clk_put(si->fir_clk);
  757. free_netdev(dev);
  758. err_mem_3:
  759. release_mem_region(__PREG(FICP), 0x1c);
  760. err_mem_2:
  761. release_mem_region(__PREG(STUART), 0x24);
  762. }
  763. err_mem_1:
  764. return err;
  765. }
  766. static int pxa_irda_remove(struct platform_device *_dev)
  767. {
  768. struct net_device *dev = platform_get_drvdata(_dev);
  769. if (dev) {
  770. struct pxa_irda *si = netdev_priv(dev);
  771. unregister_netdev(dev);
  772. if (gpio_is_valid(si->pdata->gpio_pwdown))
  773. gpio_free(si->pdata->gpio_pwdown);
  774. if (si->pdata->shutdown)
  775. si->pdata->shutdown(si->dev);
  776. kfree(si->tx_buff.head);
  777. kfree(si->rx_buff.head);
  778. clk_put(si->fir_clk);
  779. clk_put(si->sir_clk);
  780. free_netdev(dev);
  781. }
  782. release_mem_region(__PREG(STUART), 0x24);
  783. release_mem_region(__PREG(FICP), 0x1c);
  784. return 0;
  785. }
  786. static struct platform_driver pxa_ir_driver = {
  787. .driver = {
  788. .name = "pxa2xx-ir",
  789. .owner = THIS_MODULE,
  790. },
  791. .probe = pxa_irda_probe,
  792. .remove = pxa_irda_remove,
  793. .suspend = pxa_irda_suspend,
  794. .resume = pxa_irda_resume,
  795. };
  796. static int __init pxa_irda_init(void)
  797. {
  798. return platform_driver_register(&pxa_ir_driver);
  799. }
  800. static void __exit pxa_irda_exit(void)
  801. {
  802. platform_driver_unregister(&pxa_ir_driver);
  803. }
  804. module_init(pxa_irda_init);
  805. module_exit(pxa_irda_exit);
  806. MODULE_LICENSE("GPL");
  807. MODULE_ALIAS("platform:pxa2xx-ir");