e1000_defines.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681
  1. /*******************************************************************************
  2. Intel(R) Gigabit Ethernet Linux driver
  3. Copyright(c) 2007-2009 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. *******************************************************************************/
  20. #ifndef _E1000_DEFINES_H_
  21. #define _E1000_DEFINES_H_
  22. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  23. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  24. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  25. /* Definitions for power management and wakeup registers */
  26. /* Wake Up Control */
  27. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  28. /* Wake Up Filter Control */
  29. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  30. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  31. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  32. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  33. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  34. /* Extended Device Control */
  35. #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */
  36. /* Physical Func Reset Done Indication */
  37. #define E1000_CTRL_EXT_PFRSTD 0x00004000
  38. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  39. #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
  40. #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
  41. #define E1000_CTRL_EXT_EIAME 0x01000000
  42. #define E1000_CTRL_EXT_IRCA 0x00000001
  43. /* Interrupt delay cancellation */
  44. /* Driver loaded bit for FW */
  45. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000
  46. /* Interrupt acknowledge Auto-mask */
  47. /* Clear Interrupt timers after IMS clear */
  48. /* packet buffer parity error detection enabled */
  49. /* descriptor FIFO parity error detection enable */
  50. #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
  51. #define E1000_I2CCMD_REG_ADDR_SHIFT 16
  52. #define E1000_I2CCMD_PHY_ADDR_SHIFT 24
  53. #define E1000_I2CCMD_OPCODE_READ 0x08000000
  54. #define E1000_I2CCMD_OPCODE_WRITE 0x00000000
  55. #define E1000_I2CCMD_READY 0x20000000
  56. #define E1000_I2CCMD_ERROR 0x80000000
  57. #define E1000_MAX_SGMII_PHY_REG_ADDR 255
  58. #define E1000_I2CCMD_PHY_TIMEOUT 200
  59. #define E1000_IVAR_VALID 0x80
  60. #define E1000_GPIE_NSICR 0x00000001
  61. #define E1000_GPIE_MSIX_MODE 0x00000010
  62. #define E1000_GPIE_EIAME 0x40000000
  63. #define E1000_GPIE_PBA 0x80000000
  64. /* Receive Descriptor bit definitions */
  65. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  66. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  67. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  68. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  69. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  70. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  71. #define E1000_RXD_STAT_TS 0x10000 /* Pkt was time stamped */
  72. #define E1000_RXDEXT_STATERR_CE 0x01000000
  73. #define E1000_RXDEXT_STATERR_SE 0x02000000
  74. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  75. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  76. #define E1000_RXDEXT_STATERR_TCPE 0x20000000
  77. #define E1000_RXDEXT_STATERR_IPE 0x40000000
  78. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  79. /* Same mask, but for extended and packet split descriptors */
  80. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  81. E1000_RXDEXT_STATERR_CE | \
  82. E1000_RXDEXT_STATERR_SE | \
  83. E1000_RXDEXT_STATERR_SEQ | \
  84. E1000_RXDEXT_STATERR_CXE | \
  85. E1000_RXDEXT_STATERR_RXE)
  86. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  87. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  88. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  89. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  90. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  91. /* Management Control */
  92. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  93. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  94. /* Enable Neighbor Discovery Filtering */
  95. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  96. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  97. /* Enable MAC address filtering */
  98. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
  99. /* Receive Control */
  100. #define E1000_RCTL_EN 0x00000002 /* enable */
  101. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  102. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  103. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  104. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  105. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  106. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  107. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */
  108. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  109. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  110. #define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */
  111. #define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */
  112. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  113. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  114. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  115. /*
  116. * Use byte values for the following shift parameters
  117. * Usage:
  118. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  119. * E1000_PSRCTL_BSIZE0_MASK) |
  120. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  121. * E1000_PSRCTL_BSIZE1_MASK) |
  122. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  123. * E1000_PSRCTL_BSIZE2_MASK) |
  124. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  125. * E1000_PSRCTL_BSIZE3_MASK))
  126. * where value0 = [128..16256], default=256
  127. * value1 = [1024..64512], default=4096
  128. * value2 = [0..64512], default=4096
  129. * value3 = [0..64512], default=0
  130. */
  131. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  132. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  133. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  134. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  135. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  136. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  137. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  138. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  139. /* SWFW_SYNC Definitions */
  140. #define E1000_SWFW_EEP_SM 0x1
  141. #define E1000_SWFW_PHY0_SM 0x2
  142. #define E1000_SWFW_PHY1_SM 0x4
  143. /* FACTPS Definitions */
  144. /* Device Control */
  145. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  146. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  147. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  148. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  149. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  150. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  151. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  152. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  153. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  154. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  155. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  156. /* Defined polarity of Dock/Undock indication in SDP[0] */
  157. /* Reset both PHY ports, through PHYRST_N pin */
  158. /* enable link status from external LINK_0 and LINK_1 pins */
  159. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  160. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  161. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  162. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  163. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  164. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  165. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  166. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  167. /* Initiate an interrupt to manageability engine */
  168. #define E1000_CTRL_I2C_ENA 0x02000000 /* I2C enable */
  169. /* Bit definitions for the Management Data IO (MDIO) and Management Data
  170. * Clock (MDC) pins in the Device Control Register.
  171. */
  172. #define E1000_CONNSW_ENRGSRC 0x4
  173. #define E1000_PCS_CFG_PCS_EN 8
  174. #define E1000_PCS_LCTL_FLV_LINK_UP 1
  175. #define E1000_PCS_LCTL_FSV_100 2
  176. #define E1000_PCS_LCTL_FSV_1000 4
  177. #define E1000_PCS_LCTL_FDV_FULL 8
  178. #define E1000_PCS_LCTL_FSD 0x10
  179. #define E1000_PCS_LCTL_FORCE_LINK 0x20
  180. #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
  181. #define E1000_PCS_LCTL_AN_ENABLE 0x10000
  182. #define E1000_PCS_LCTL_AN_RESTART 0x20000
  183. #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
  184. #define E1000_ENABLE_SERDES_LOOPBACK 0x0410
  185. #define E1000_PCS_LSTS_LINK_OK 1
  186. #define E1000_PCS_LSTS_SPEED_100 2
  187. #define E1000_PCS_LSTS_SPEED_1000 4
  188. #define E1000_PCS_LSTS_DUPLEX_FULL 8
  189. #define E1000_PCS_LSTS_SYNK_OK 0x10
  190. /* Device Status */
  191. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  192. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  193. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  194. #define E1000_STATUS_FUNC_SHIFT 2
  195. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  196. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  197. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  198. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  199. /* Change in Dock/Undock state. Clear on write '0'. */
  200. /* Status of Master requests. */
  201. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
  202. /* BMC external code execution disabled */
  203. /* Constants used to intrepret the masked PCI-X bus speed. */
  204. #define SPEED_10 10
  205. #define SPEED_100 100
  206. #define SPEED_1000 1000
  207. #define HALF_DUPLEX 1
  208. #define FULL_DUPLEX 2
  209. #define ADVERTISE_10_HALF 0x0001
  210. #define ADVERTISE_10_FULL 0x0002
  211. #define ADVERTISE_100_HALF 0x0004
  212. #define ADVERTISE_100_FULL 0x0008
  213. #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
  214. #define ADVERTISE_1000_FULL 0x0020
  215. /* 1000/H is not supported, nor spec-compliant. */
  216. #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  217. ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
  218. ADVERTISE_1000_FULL)
  219. #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
  220. ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  221. #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  222. #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
  223. #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
  224. ADVERTISE_1000_FULL)
  225. #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
  226. #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
  227. /* LED Control */
  228. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  229. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  230. #define E1000_LEDCTL_MODE_LED_ON 0xE
  231. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  232. /* Transmit Descriptor bit definitions */
  233. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  234. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  235. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  236. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  237. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  238. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  239. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  240. /* Extended desc bits for Linksec and timesync */
  241. /* Transmit Control */
  242. #define E1000_TCTL_EN 0x00000002 /* enable tx */
  243. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  244. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  245. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  246. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  247. /* Transmit Arbitration Count */
  248. /* SerDes Control */
  249. #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
  250. /* Receive Checksum Control */
  251. #define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */
  252. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  253. #define E1000_RXCSUM_CRCOFL 0x00000800 /* CRC32 offload enable */
  254. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  255. /* Header split receive */
  256. #define E1000_RFCTL_LEF 0x00040000
  257. /* Collision related configuration parameters */
  258. #define E1000_COLLISION_THRESHOLD 15
  259. #define E1000_CT_SHIFT 4
  260. #define E1000_COLLISION_DISTANCE 63
  261. #define E1000_COLD_SHIFT 12
  262. /* Ethertype field values */
  263. #define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */
  264. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  265. /* PBA constants */
  266. #define E1000_PBA_34K 0x0022
  267. #define E1000_PBA_64K 0x0040 /* 64KB */
  268. #define IFS_MAX 80
  269. #define IFS_MIN 40
  270. #define IFS_RATIO 4
  271. #define IFS_STEP 10
  272. #define MIN_NUM_XMITS 1000
  273. /* SW Semaphore Register */
  274. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  275. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  276. /* Interrupt Cause Read */
  277. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  278. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  279. #define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */
  280. #define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */
  281. #define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */
  282. #define E1000_ICR_VMMB 0x00000100 /* VM MB event */
  283. /* If this bit asserted, the driver should claim the interrupt */
  284. #define E1000_ICR_INT_ASSERTED 0x80000000
  285. /* LAN connected device generates an interrupt */
  286. #define E1000_ICR_DOUTSYNC 0x10000000 /* NIC DMA out of sync */
  287. /* Extended Interrupt Cause Read */
  288. #define E1000_EICR_RX_QUEUE0 0x00000001 /* Rx Queue 0 Interrupt */
  289. #define E1000_EICR_RX_QUEUE1 0x00000002 /* Rx Queue 1 Interrupt */
  290. #define E1000_EICR_RX_QUEUE2 0x00000004 /* Rx Queue 2 Interrupt */
  291. #define E1000_EICR_RX_QUEUE3 0x00000008 /* Rx Queue 3 Interrupt */
  292. #define E1000_EICR_TX_QUEUE0 0x00000100 /* Tx Queue 0 Interrupt */
  293. #define E1000_EICR_TX_QUEUE1 0x00000200 /* Tx Queue 1 Interrupt */
  294. #define E1000_EICR_TX_QUEUE2 0x00000400 /* Tx Queue 2 Interrupt */
  295. #define E1000_EICR_TX_QUEUE3 0x00000800 /* Tx Queue 3 Interrupt */
  296. #define E1000_EICR_OTHER 0x80000000 /* Interrupt Cause Active */
  297. /* TCP Timer */
  298. /*
  299. * This defines the bits that are set in the Interrupt Mask
  300. * Set/Read Register. Each bit is documented below:
  301. * o RXT0 = Receiver Timer Interrupt (ring 0)
  302. * o TXDW = Transmit Descriptor Written Back
  303. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  304. * o RXSEQ = Receive Sequence Error
  305. * o LSC = Link Status Change
  306. */
  307. #define IMS_ENABLE_MASK ( \
  308. E1000_IMS_RXT0 | \
  309. E1000_IMS_TXDW | \
  310. E1000_IMS_RXDMT0 | \
  311. E1000_IMS_RXSEQ | \
  312. E1000_IMS_LSC | \
  313. E1000_IMS_DOUTSYNC)
  314. /* Interrupt Mask Set */
  315. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  316. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  317. #define E1000_IMS_VMMB E1000_ICR_VMMB /* Mail box activity */
  318. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */
  319. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  320. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */
  321. #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
  322. /* Extended Interrupt Mask Set */
  323. #define E1000_EIMS_OTHER E1000_EICR_OTHER /* Interrupt Cause Active */
  324. /* Interrupt Cause Set */
  325. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  326. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */
  327. /* Extended Interrupt Cause Set */
  328. /* Transmit Descriptor Control */
  329. /* Enable the counting of descriptors still to be processed. */
  330. /* Flow Control Constants */
  331. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  332. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  333. #define FLOW_CONTROL_TYPE 0x8808
  334. /* 802.1q VLAN Packet Size */
  335. #define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMA'd) */
  336. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  337. /* Receive Address */
  338. /*
  339. * Number of high/low register pairs in the RAR. The RAR (Receive Address
  340. * Registers) holds the directed and multicast addresses that we monitor.
  341. * Technically, we have 16 spots. However, we reserve one of these spots
  342. * (RAR[15]) for our directed address used by controllers with
  343. * manageability enabled, allowing us room for 15 multicast addresses.
  344. */
  345. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  346. #define E1000_RAL_MAC_ADDR_LEN 4
  347. #define E1000_RAH_MAC_ADDR_LEN 2
  348. #define E1000_RAH_POOL_MASK 0x03FC0000
  349. #define E1000_RAH_POOL_1 0x00040000
  350. /* Error Codes */
  351. #define E1000_ERR_NVM 1
  352. #define E1000_ERR_PHY 2
  353. #define E1000_ERR_CONFIG 3
  354. #define E1000_ERR_PARAM 4
  355. #define E1000_ERR_MAC_INIT 5
  356. #define E1000_ERR_RESET 9
  357. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  358. #define E1000_BLK_PHY_RESET 12
  359. #define E1000_ERR_SWFW_SYNC 13
  360. #define E1000_NOT_IMPLEMENTED 14
  361. #define E1000_ERR_MBX 15
  362. /* Loop limit on how long we wait for auto-negotiation to complete */
  363. #define COPPER_LINK_UP_LIMIT 10
  364. #define PHY_AUTO_NEG_LIMIT 45
  365. #define PHY_FORCE_LIMIT 20
  366. /* Number of 100 microseconds we wait for PCI Express master disable */
  367. #define MASTER_DISABLE_TIMEOUT 800
  368. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  369. #define PHY_CFG_TIMEOUT 100
  370. /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
  371. /* Number of milliseconds for NVM auto read done after MAC reset. */
  372. #define AUTO_READ_DONE_TIMEOUT 10
  373. /* Flow Control */
  374. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  375. /* PCI Express Control */
  376. #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000
  377. #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000
  378. #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000
  379. #define E1000_GCR_CAP_VER2 0x00040000
  380. /* PHY Control Register */
  381. #define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */
  382. #define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */
  383. #define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */
  384. #define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */
  385. #define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */
  386. #define MII_CR_SPEED_1000 0x0040
  387. #define MII_CR_SPEED_100 0x2000
  388. #define MII_CR_SPEED_10 0x0000
  389. /* PHY Status Register */
  390. #define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */
  391. #define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */
  392. /* Autoneg Advertisement Register */
  393. #define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */
  394. #define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */
  395. #define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */
  396. #define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */
  397. #define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */
  398. #define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */
  399. /* Link Partner Ability Register (Base Page) */
  400. #define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */
  401. #define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */
  402. /* Autoneg Expansion Register */
  403. /* 1000BASE-T Control Register */
  404. #define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */
  405. #define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */
  406. #define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */
  407. /* 0=Configure PHY as Slave */
  408. #define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */
  409. /* 0=Automatic Master/Slave config */
  410. /* 1000BASE-T Status Register */
  411. #define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
  412. #define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */
  413. /* PHY 1000 MII Register/Bit Definitions */
  414. /* PHY Registers defined by IEEE */
  415. #define PHY_CONTROL 0x00 /* Control Register */
  416. #define PHY_STATUS 0x01 /* Status Register */
  417. #define PHY_ID1 0x02 /* Phy Id Reg (word 1) */
  418. #define PHY_ID2 0x03 /* Phy Id Reg (word 2) */
  419. #define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */
  420. #define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */
  421. #define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */
  422. #define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
  423. /* NVM Control */
  424. #define E1000_EECD_SK 0x00000001 /* NVM Clock */
  425. #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
  426. #define E1000_EECD_DI 0x00000004 /* NVM Data In */
  427. #define E1000_EECD_DO 0x00000008 /* NVM Data Out */
  428. #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
  429. #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
  430. #define E1000_EECD_PRES 0x00000100 /* NVM Present */
  431. /* NVM Addressing bits based on type 0=small, 1=large */
  432. #define E1000_EECD_ADDR_BITS 0x00000400
  433. #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
  434. #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
  435. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
  436. #define E1000_EECD_SIZE_EX_SHIFT 11
  437. /* Offset to data in NVM read/write registers */
  438. #define E1000_NVM_RW_REG_DATA 16
  439. #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  440. #define E1000_NVM_RW_REG_START 1 /* Start operation */
  441. #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  442. #define E1000_NVM_POLL_READ 0 /* Flag for polling for read complete */
  443. /* NVM Word Offsets */
  444. #define NVM_ID_LED_SETTINGS 0x0004
  445. /* For SERDES output amplitude adjustment. */
  446. #define NVM_INIT_CONTROL2_REG 0x000F
  447. #define NVM_INIT_CONTROL3_PORT_B 0x0014
  448. #define NVM_INIT_CONTROL3_PORT_A 0x0024
  449. #define NVM_ALT_MAC_ADDR_PTR 0x0037
  450. #define NVM_CHECKSUM_REG 0x003F
  451. #define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
  452. #define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
  453. /* Mask bits for fields in Word 0x0f of the NVM */
  454. #define NVM_WORD0F_PAUSE_MASK 0x3000
  455. #define NVM_WORD0F_ASM_DIR 0x2000
  456. /* Mask bits for fields in Word 0x1a of the NVM */
  457. /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
  458. #define NVM_SUM 0xBABA
  459. #define NVM_PBA_OFFSET_0 8
  460. #define NVM_PBA_OFFSET_1 9
  461. #define NVM_WORD_SIZE_BASE_SHIFT 6
  462. /* NVM Commands - Microwire */
  463. /* NVM Commands - SPI */
  464. #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  465. #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
  466. #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  467. #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
  468. #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
  469. /* SPI NVM Status Register */
  470. #define NVM_STATUS_RDY_SPI 0x01
  471. /* Word definitions for ID LED Settings */
  472. #define ID_LED_RESERVED_0000 0x0000
  473. #define ID_LED_RESERVED_FFFF 0xFFFF
  474. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  475. (ID_LED_OFF1_OFF2 << 8) | \
  476. (ID_LED_DEF1_DEF2 << 4) | \
  477. (ID_LED_DEF1_DEF2))
  478. #define ID_LED_DEF1_DEF2 0x1
  479. #define ID_LED_DEF1_ON2 0x2
  480. #define ID_LED_DEF1_OFF2 0x3
  481. #define ID_LED_ON1_DEF2 0x4
  482. #define ID_LED_ON1_ON2 0x5
  483. #define ID_LED_ON1_OFF2 0x6
  484. #define ID_LED_OFF1_DEF2 0x7
  485. #define ID_LED_OFF1_ON2 0x8
  486. #define ID_LED_OFF1_OFF2 0x9
  487. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  488. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  489. #define IGP_LED3_MODE 0x07000000
  490. /* PCI/PCI-X/PCI-EX Config space */
  491. #define PCIE_LINK_STATUS 0x12
  492. #define PCIE_DEVICE_CONTROL2 0x28
  493. #define PCIE_LINK_WIDTH_MASK 0x3F0
  494. #define PCIE_LINK_WIDTH_SHIFT 4
  495. #define PCIE_DEVICE_CONTROL2_16ms 0x0005
  496. #define PHY_REVISION_MASK 0xFFFFFFF0
  497. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  498. #define MAX_PHY_MULTI_PAGE_REG 0xF
  499. /* Bit definitions for valid PHY IDs. */
  500. /*
  501. * I = Integrated
  502. * E = External
  503. */
  504. #define M88E1111_I_PHY_ID 0x01410CC0
  505. #define IGP03E1000_E_PHY_ID 0x02A80390
  506. #define M88_VENDOR 0x0141
  507. /* M88E1000 Specific Registers */
  508. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  509. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  510. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  511. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  512. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  513. /* M88E1000 PHY Specific Control Register */
  514. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  515. /* 1=CLK125 low, 0=CLK125 toggling */
  516. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  517. /* Manual MDI configuration */
  518. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  519. /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
  520. #define M88E1000_PSCR_AUTO_X_1000T 0x0040
  521. /* Auto crossover enabled all speeds */
  522. #define M88E1000_PSCR_AUTO_X_MODE 0x0060
  523. /*
  524. * 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
  525. * 0=Normal 10BASE-T Rx Threshold
  526. */
  527. /* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
  528. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  529. /* M88E1000 PHY Specific Status Register */
  530. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  531. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  532. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  533. /*
  534. * 0 = <50M
  535. * 1 = 50-80M
  536. * 2 = 80-110M
  537. * 3 = 110-140M
  538. * 4 = >140M
  539. */
  540. #define M88E1000_PSSR_CABLE_LENGTH 0x0380
  541. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  542. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  543. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  544. /* M88E1000 Extended PHY Specific Control Register */
  545. /*
  546. * 1 = Lost lock detect enabled.
  547. * Will assert lost lock and bring
  548. * link down if idle not seen
  549. * within 1ms in 1000BASE-T
  550. */
  551. /*
  552. * Number of times we will attempt to autonegotiate before downshifting if we
  553. * are the master
  554. */
  555. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  556. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  557. /*
  558. * Number of times we will attempt to autonegotiate before downshifting if we
  559. * are the slave
  560. */
  561. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  562. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  563. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  564. /* M88EC018 Rev 2 specific DownShift settings */
  565. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  566. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  567. /* MDI Control */
  568. #define E1000_MDIC_REG_SHIFT 16
  569. #define E1000_MDIC_PHY_SHIFT 21
  570. #define E1000_MDIC_OP_WRITE 0x04000000
  571. #define E1000_MDIC_OP_READ 0x08000000
  572. #define E1000_MDIC_READY 0x10000000
  573. #define E1000_MDIC_ERROR 0x40000000
  574. /* SerDes Control */
  575. #define E1000_GEN_CTL_READY 0x80000000
  576. #define E1000_GEN_CTL_ADDRESS_SHIFT 8
  577. #define E1000_GEN_POLL_TIMEOUT 640
  578. #define E1000_VFTA_ENTRY_SHIFT 5
  579. #define E1000_VFTA_ENTRY_MASK 0x7F
  580. #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
  581. #endif