bnx2x_link.h 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /* Copyright 2008-2009 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  23. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  24. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  25. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  26. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  27. #define SPEED_AUTO_NEG 0
  28. #define SPEED_12000 12000
  29. #define SPEED_12500 12500
  30. #define SPEED_13000 13000
  31. #define SPEED_15000 15000
  32. #define SPEED_16000 16000
  33. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  34. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  35. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  36. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  37. #define SFP_EEPROM_PART_NO_ADDR 0x28
  38. #define SFP_EEPROM_PART_NO_SIZE 16
  39. #define PWR_FLT_ERR_MSG_LEN 250
  40. /***********************************************************/
  41. /* Structs */
  42. /***********************************************************/
  43. /* Inputs parameters to the CLC */
  44. struct link_params {
  45. u8 port;
  46. /* Default / User Configuration */
  47. u8 loopback_mode;
  48. #define LOOPBACK_NONE 0
  49. #define LOOPBACK_EMAC 1
  50. #define LOOPBACK_BMAC 2
  51. #define LOOPBACK_XGXS_10 3
  52. #define LOOPBACK_EXT_PHY 4
  53. #define LOOPBACK_EXT 5
  54. u16 req_duplex;
  55. u16 req_flow_ctrl;
  56. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  57. req_flow_ctrl is set to AUTO */
  58. u16 req_line_speed; /* Also determine AutoNeg */
  59. /* Device parameters */
  60. u8 mac_addr[6];
  61. /* shmem parameters */
  62. u32 shmem_base;
  63. u32 speed_cap_mask;
  64. u32 switch_cfg;
  65. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  66. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  67. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  68. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  69. /* phy_addr populated by the phy_init function */
  70. u8 phy_addr;
  71. /*u8 reserved1;*/
  72. u32 lane_config;
  73. u32 ext_phy_config;
  74. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  75. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  76. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  77. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  78. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  79. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  80. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  81. /* Phy register parameter */
  82. u32 chip_id;
  83. u16 xgxs_config_rx[4]; /* preemphasis values for the rx side */
  84. u16 xgxs_config_tx[4]; /* preemphasis values for the tx side */
  85. u32 feature_config_flags;
  86. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  87. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  88. #define FEATURE_CONFIG_BCM8727_NOC (1<<3)
  89. /* Device pointer passed to all callback functions */
  90. struct bnx2x *bp;
  91. };
  92. /* Output parameters */
  93. struct link_vars {
  94. u8 phy_flags;
  95. u8 mac_type;
  96. #define MAC_TYPE_NONE 0
  97. #define MAC_TYPE_EMAC 1
  98. #define MAC_TYPE_BMAC 2
  99. u8 phy_link_up; /* internal phy link indication */
  100. u8 link_up;
  101. u16 line_speed;
  102. u16 duplex;
  103. u16 flow_ctrl;
  104. u16 ieee_fc;
  105. u32 autoneg;
  106. #define AUTO_NEG_DISABLED 0x0
  107. #define AUTO_NEG_ENABLED 0x1
  108. #define AUTO_NEG_COMPLETE 0x2
  109. #define AUTO_NEG_PARALLEL_DETECTION_USED 0x3
  110. /* The same definitions as the shmem parameter */
  111. u32 link_status;
  112. };
  113. /***********************************************************/
  114. /* Functions */
  115. /***********************************************************/
  116. /* Initialize the phy */
  117. u8 bnx2x_phy_init(struct link_params *input, struct link_vars *output);
  118. /* Reset the link. Should be called when driver or interface goes down
  119. Before calling phy firmware upgrade, the reset_ext_phy should be set
  120. to 0 */
  121. u8 bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  122. u8 reset_ext_phy);
  123. /* bnx2x_link_update should be called upon link interrupt */
  124. u8 bnx2x_link_update(struct link_params *input, struct link_vars *output);
  125. /* use the following cl45 functions to read/write from external_phy
  126. In order to use it to read/write internal phy registers, use
  127. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  128. Use ext_phy_type of 0 in case of cl22 over cl45
  129. the register */
  130. u8 bnx2x_cl45_read(struct bnx2x *bp, u8 port, u32 ext_phy_type,
  131. u8 phy_addr, u8 devad, u16 reg, u16 *ret_val);
  132. u8 bnx2x_cl45_write(struct bnx2x *bp, u8 port, u32 ext_phy_type,
  133. u8 phy_addr, u8 devad, u16 reg, u16 val);
  134. /* Reads the link_status from the shmem,
  135. and update the link vars accordingly */
  136. void bnx2x_link_status_update(struct link_params *input,
  137. struct link_vars *output);
  138. /* returns string representing the fw_version of the external phy */
  139. u8 bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 driver_loaded,
  140. u8 *version, u16 len);
  141. /* Set/Unset the led
  142. Basically, the CLC takes care of the led for the link, but in case one needs
  143. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  144. blink the led, and LED_MODE_OFF to set the led off.*/
  145. u8 bnx2x_set_led(struct bnx2x *bp, u8 port, u8 mode, u32 speed,
  146. u16 hw_led_mode, u32 chip_id);
  147. #define LED_MODE_OFF 0
  148. #define LED_MODE_OPER 2
  149. u8 bnx2x_override_led_value(struct bnx2x *bp, u8 port, u32 led_idx, u32 value);
  150. /* bnx2x_handle_module_detect_int should be called upon module detection
  151. interrupt */
  152. void bnx2x_handle_module_detect_int(struct link_params *params);
  153. /* Get the actual link status. In case it returns 0, link is up,
  154. otherwise link is down*/
  155. u8 bnx2x_test_link(struct link_params *input, struct link_vars *vars);
  156. /* One-time initialization for external phy after power up */
  157. u8 bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base);
  158. /* Reset the external PHY using GPIO */
  159. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  160. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, u8 port, u8 phy_addr);
  161. u8 bnx2x_read_sfp_module_eeprom(struct link_params *params, u16 addr,
  162. u8 byte_cnt, u8 *o_buf);
  163. #endif /* BNX2X_LINK_H */