bnx2x_fw_defs.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /* bnx2x_fw_defs.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. */
  9. #define CSTORM_ASSERT_LIST_INDEX_OFFSET \
  10. (IS_E1H_OFFSET ? 0x7000 : 0x1000)
  11. #define CSTORM_ASSERT_LIST_OFFSET(idx) \
  12. (IS_E1H_OFFSET ? (0x7020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  13. #define CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(function, index) \
  14. (IS_E1H_OFFSET ? (0x8622 + ((function>>1) * 0x40) + \
  15. ((function&1) * 0x100) + (index * 0x4)) : (0x3562 + (function * \
  16. 0x40) + (index * 0x4)))
  17. #define CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(function, index) \
  18. (IS_E1H_OFFSET ? (0x8822 + ((function>>1) * 0x80) + \
  19. ((function&1) * 0x200) + (index * 0x4)) : (0x35e2 + (function * \
  20. 0x80) + (index * 0x4)))
  21. #define CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(function) \
  22. (IS_E1H_OFFSET ? (0x8600 + ((function>>1) * 0x40) + \
  23. ((function&1) * 0x100)) : (0x3540 + (function * 0x40)))
  24. #define CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(function) \
  25. (IS_E1H_OFFSET ? (0x8800 + ((function>>1) * 0x80) + \
  26. ((function&1) * 0x200)) : (0x35c0 + (function * 0x80)))
  27. #define CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(function) \
  28. (IS_E1H_OFFSET ? (0x8608 + ((function>>1) * 0x40) + \
  29. ((function&1) * 0x100)) : (0x3548 + (function * 0x40)))
  30. #define CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(function) \
  31. (IS_E1H_OFFSET ? (0x8808 + ((function>>1) * 0x80) + \
  32. ((function&1) * 0x200)) : (0x35c8 + (function * 0x80)))
  33. #define CSTORM_FUNCTION_MODE_OFFSET \
  34. (IS_E1H_OFFSET ? 0x11e8 : 0xffffffff)
  35. #define CSTORM_HC_BTR_C_OFFSET(port) \
  36. (IS_E1H_OFFSET ? (0x8c04 + (port * 0xf0)) : (0x36c4 + (port * 0xc0)))
  37. #define CSTORM_HC_BTR_U_OFFSET(port) \
  38. (IS_E1H_OFFSET ? (0x8de4 + (port * 0xf0)) : (0x3844 + (port * 0xc0)))
  39. #define CSTORM_ISCSI_CQ_SIZE_OFFSET(function) \
  40. (IS_E1H_OFFSET ? (0x6680 + (function * 0x8)) : (0x25a0 + \
  41. (function * 0x8)))
  42. #define CSTORM_ISCSI_CQ_SQN_SIZE_OFFSET(function) \
  43. (IS_E1H_OFFSET ? (0x66c0 + (function * 0x8)) : (0x25b0 + \
  44. (function * 0x8)))
  45. #define CSTORM_ISCSI_EQ_CONS_OFFSET(function, eqIdx) \
  46. (IS_E1H_OFFSET ? (0x6040 + (function * 0xc0) + (eqIdx * 0x18)) : \
  47. (0x2410 + (function * 0xc0) + (eqIdx * 0x18)))
  48. #define CSTORM_ISCSI_EQ_NEXT_EQE_ADDR_OFFSET(function, eqIdx) \
  49. (IS_E1H_OFFSET ? (0x6044 + (function * 0xc0) + (eqIdx * 0x18)) : \
  50. (0x2414 + (function * 0xc0) + (eqIdx * 0x18)))
  51. #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_OFFSET(function, eqIdx) \
  52. (IS_E1H_OFFSET ? (0x604c + (function * 0xc0) + (eqIdx * 0x18)) : \
  53. (0x241c + (function * 0xc0) + (eqIdx * 0x18)))
  54. #define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_VALID_OFFSET(function, eqIdx) \
  55. (IS_E1H_OFFSET ? (0x6057 + (function * 0xc0) + (eqIdx * 0x18)) : \
  56. (0x2427 + (function * 0xc0) + (eqIdx * 0x18)))
  57. #define CSTORM_ISCSI_EQ_PROD_OFFSET(function, eqIdx) \
  58. (IS_E1H_OFFSET ? (0x6042 + (function * 0xc0) + (eqIdx * 0x18)) : \
  59. (0x2412 + (function * 0xc0) + (eqIdx * 0x18)))
  60. #define CSTORM_ISCSI_EQ_SB_INDEX_OFFSET(function, eqIdx) \
  61. (IS_E1H_OFFSET ? (0x6056 + (function * 0xc0) + (eqIdx * 0x18)) : \
  62. (0x2426 + (function * 0xc0) + (eqIdx * 0x18)))
  63. #define CSTORM_ISCSI_EQ_SB_NUM_OFFSET(function, eqIdx) \
  64. (IS_E1H_OFFSET ? (0x6054 + (function * 0xc0) + (eqIdx * 0x18)) : \
  65. (0x2424 + (function * 0xc0) + (eqIdx * 0x18)))
  66. #define CSTORM_ISCSI_HQ_SIZE_OFFSET(function) \
  67. (IS_E1H_OFFSET ? (0x6640 + (function * 0x8)) : (0x2590 + \
  68. (function * 0x8)))
  69. #define CSTORM_ISCSI_NUM_OF_TASKS_OFFSET(function) \
  70. (IS_E1H_OFFSET ? (0x6004 + (function * 0x8)) : (0x2404 + \
  71. (function * 0x8)))
  72. #define CSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(function) \
  73. (IS_E1H_OFFSET ? (0x6002 + (function * 0x8)) : (0x2402 + \
  74. (function * 0x8)))
  75. #define CSTORM_ISCSI_PAGE_SIZE_OFFSET(function) \
  76. (IS_E1H_OFFSET ? (0x6000 + (function * 0x8)) : (0x2400 + \
  77. (function * 0x8)))
  78. #define CSTORM_SB_HC_DISABLE_C_OFFSET(port, cpu_id, index) \
  79. (IS_E1H_OFFSET ? (0x811a + (port * 0x280) + (cpu_id * 0x28) + \
  80. (index * 0x4)) : (0x305a + (port * 0x280) + (cpu_id * 0x28) + \
  81. (index * 0x4)))
  82. #define CSTORM_SB_HC_DISABLE_U_OFFSET(port, cpu_id, index) \
  83. (IS_E1H_OFFSET ? (0xb01a + (port * 0x800) + (cpu_id * 0x80) + \
  84. (index * 0x4)) : (0x401a + (port * 0x800) + (cpu_id * 0x80) + \
  85. (index * 0x4)))
  86. #define CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, cpu_id, index) \
  87. (IS_E1H_OFFSET ? (0x8118 + (port * 0x280) + (cpu_id * 0x28) + \
  88. (index * 0x4)) : (0x3058 + (port * 0x280) + (cpu_id * 0x28) + \
  89. (index * 0x4)))
  90. #define CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, cpu_id, index) \
  91. (IS_E1H_OFFSET ? (0xb018 + (port * 0x800) + (cpu_id * 0x80) + \
  92. (index * 0x4)) : (0x4018 + (port * 0x800) + (cpu_id * 0x80) + \
  93. (index * 0x4)))
  94. #define CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, cpu_id) \
  95. (IS_E1H_OFFSET ? (0x8100 + (port * 0x280) + (cpu_id * 0x28)) : \
  96. (0x3040 + (port * 0x280) + (cpu_id * 0x28)))
  97. #define CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, cpu_id) \
  98. (IS_E1H_OFFSET ? (0xb000 + (port * 0x800) + (cpu_id * 0x80)) : \
  99. (0x4000 + (port * 0x800) + (cpu_id * 0x80)))
  100. #define CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, cpu_id) \
  101. (IS_E1H_OFFSET ? (0x8108 + (port * 0x280) + (cpu_id * 0x28)) : \
  102. (0x3048 + (port * 0x280) + (cpu_id * 0x28)))
  103. #define CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, cpu_id) \
  104. (IS_E1H_OFFSET ? (0xb008 + (port * 0x800) + (cpu_id * 0x80)) : \
  105. (0x4008 + (port * 0x800) + (cpu_id * 0x80)))
  106. #define CSTORM_SB_STATUS_BLOCK_C_SIZE 0x10
  107. #define CSTORM_SB_STATUS_BLOCK_U_SIZE 0x60
  108. #define CSTORM_STATS_FLAGS_OFFSET(function) \
  109. (IS_E1H_OFFSET ? (0x1108 + (function * 0x8)) : (0x5108 + \
  110. (function * 0x8)))
  111. #define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(function) \
  112. (IS_E1H_OFFSET ? (0x3200 + (function * 0x20)) : 0xffffffff)
  113. #define TSTORM_ASSERT_LIST_INDEX_OFFSET \
  114. (IS_E1H_OFFSET ? 0xa000 : 0x1000)
  115. #define TSTORM_ASSERT_LIST_OFFSET(idx) \
  116. (IS_E1H_OFFSET ? (0xa020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  117. #define TSTORM_CLIENT_CONFIG_OFFSET(port, client_id) \
  118. (IS_E1H_OFFSET ? (0x33a0 + (port * 0x1a0) + (client_id * 0x10)) \
  119. : (0x9c0 + (port * 0x120) + (client_id * 0x10)))
  120. #define TSTORM_COMMON_SAFC_WORKAROUND_ENABLE_OFFSET \
  121. (IS_E1H_OFFSET ? 0x1ed8 : 0xffffffff)
  122. #define TSTORM_COMMON_SAFC_WORKAROUND_TIMEOUT_10USEC_OFFSET \
  123. (IS_E1H_OFFSET ? 0x1eda : 0xffffffff)
  124. #define TSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  125. (IS_E1H_OFFSET ? (0xb01a + ((function>>1) * 0x28) + \
  126. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  127. 0x28) + (index * 0x4)))
  128. #define TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  129. (IS_E1H_OFFSET ? (0xb000 + ((function>>1) * 0x28) + \
  130. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  131. #define TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  132. (IS_E1H_OFFSET ? (0xb008 + ((function>>1) * 0x28) + \
  133. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  134. #define TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  135. (IS_E1H_OFFSET ? (0x2940 + (function * 0x8)) : (0x4928 + \
  136. (function * 0x8)))
  137. #define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(function) \
  138. (IS_E1H_OFFSET ? (0x3000 + (function * 0x40)) : (0x1500 + \
  139. (function * 0x40)))
  140. #define TSTORM_FUNCTION_MODE_OFFSET \
  141. (IS_E1H_OFFSET ? 0x1ed0 : 0xffffffff)
  142. #define TSTORM_HC_BTR_OFFSET(port) \
  143. (IS_E1H_OFFSET ? (0xb144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  144. #define TSTORM_INDIRECTION_TABLE_OFFSET(function) \
  145. (IS_E1H_OFFSET ? (0x12c8 + (function * 0x80)) : (0x22c8 + \
  146. (function * 0x80)))
  147. #define TSTORM_INDIRECTION_TABLE_SIZE 0x80
  148. #define TSTORM_ISCSI_CONN_BUF_PBL_OFFSET(function, pblEntry) \
  149. (IS_E1H_OFFSET ? (0x60c0 + (function * 0x40) + (pblEntry * 0x8)) \
  150. : (0x4c30 + (function * 0x40) + (pblEntry * 0x8)))
  151. #define TSTORM_ISCSI_ERROR_BITMAP_OFFSET(function) \
  152. (IS_E1H_OFFSET ? (0x6340 + (function * 0x8)) : (0x4cd0 + \
  153. (function * 0x8)))
  154. #define TSTORM_ISCSI_NUM_OF_TASKS_OFFSET(function) \
  155. (IS_E1H_OFFSET ? (0x6004 + (function * 0x8)) : (0x4c04 + \
  156. (function * 0x8)))
  157. #define TSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(function) \
  158. (IS_E1H_OFFSET ? (0x6002 + (function * 0x8)) : (0x4c02 + \
  159. (function * 0x8)))
  160. #define TSTORM_ISCSI_PAGE_SIZE_OFFSET(function) \
  161. (IS_E1H_OFFSET ? (0x6000 + (function * 0x8)) : (0x4c00 + \
  162. (function * 0x8)))
  163. #define TSTORM_ISCSI_RQ_SIZE_OFFSET(function) \
  164. (IS_E1H_OFFSET ? (0x6080 + (function * 0x8)) : (0x4c20 + \
  165. (function * 0x8)))
  166. #define TSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(function) \
  167. (IS_E1H_OFFSET ? (0x6040 + (function * 0x8)) : (0x4c10 + \
  168. (function * 0x8)))
  169. #define TSTORM_ISCSI_TCP_VARS_LSB_LOCAL_MAC_ADDR_OFFSET(function) \
  170. (IS_E1H_OFFSET ? (0x6042 + (function * 0x8)) : (0x4c12 + \
  171. (function * 0x8)))
  172. #define TSTORM_ISCSI_TCP_VARS_MSB_LOCAL_MAC_ADDR_OFFSET(function) \
  173. (IS_E1H_OFFSET ? (0x6044 + (function * 0x8)) : (0x4c14 + \
  174. (function * 0x8)))
  175. #define TSTORM_MAC_FILTER_CONFIG_OFFSET(function) \
  176. (IS_E1H_OFFSET ? (0x3008 + (function * 0x40)) : (0x1508 + \
  177. (function * 0x40)))
  178. #define TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  179. (IS_E1H_OFFSET ? (0x2010 + (port * 0x490) + (stats_counter_id * \
  180. 0x40)) : (0x4010 + (port * 0x490) + (stats_counter_id * 0x40)))
  181. #define TSTORM_STATS_FLAGS_OFFSET(function) \
  182. (IS_E1H_OFFSET ? (0x29c0 + (function * 0x8)) : (0x4948 + \
  183. (function * 0x8)))
  184. #define TSTORM_TCP_MAX_CWND_OFFSET(function) \
  185. (IS_E1H_OFFSET ? (0x4004 + (function * 0x8)) : (0x1fb4 + \
  186. (function * 0x8)))
  187. #define USTORM_AGG_DATA_OFFSET (IS_E1H_OFFSET ? 0xa000 : 0x3000)
  188. #define USTORM_AGG_DATA_SIZE (IS_E1H_OFFSET ? 0x2000 : 0x1000)
  189. #define USTORM_ASSERT_LIST_INDEX_OFFSET \
  190. (IS_E1H_OFFSET ? 0x8000 : 0x1000)
  191. #define USTORM_ASSERT_LIST_OFFSET(idx) \
  192. (IS_E1H_OFFSET ? (0x8020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  193. #define USTORM_CQE_PAGE_BASE_OFFSET(port, clientId) \
  194. (IS_E1H_OFFSET ? (0x1010 + (port * 0x680) + (clientId * 0x40)) : \
  195. (0x4010 + (port * 0x360) + (clientId * 0x30)))
  196. #define USTORM_CQE_PAGE_NEXT_OFFSET(port, clientId) \
  197. (IS_E1H_OFFSET ? (0x1028 + (port * 0x680) + (clientId * 0x40)) : \
  198. (0x4028 + (port * 0x360) + (clientId * 0x30)))
  199. #define USTORM_ETH_PAUSE_ENABLED_OFFSET(port) \
  200. (IS_E1H_OFFSET ? (0x2ad4 + (port * 0x8)) : 0xffffffff)
  201. #define USTORM_ETH_RING_PAUSE_DATA_OFFSET(port, clientId) \
  202. (IS_E1H_OFFSET ? (0x1030 + (port * 0x680) + (clientId * 0x40)) : \
  203. 0xffffffff)
  204. #define USTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  205. (IS_E1H_OFFSET ? (0x2a50 + (function * 0x8)) : (0x1dd0 + \
  206. (function * 0x8)))
  207. #define USTORM_FUNCTION_MODE_OFFSET \
  208. (IS_E1H_OFFSET ? 0x2448 : 0xffffffff)
  209. #define USTORM_ISCSI_CQ_SIZE_OFFSET(function) \
  210. (IS_E1H_OFFSET ? (0x7044 + (function * 0x8)) : (0x2414 + \
  211. (function * 0x8)))
  212. #define USTORM_ISCSI_CQ_SQN_SIZE_OFFSET(function) \
  213. (IS_E1H_OFFSET ? (0x7046 + (function * 0x8)) : (0x2416 + \
  214. (function * 0x8)))
  215. #define USTORM_ISCSI_ERROR_BITMAP_OFFSET(function) \
  216. (IS_E1H_OFFSET ? (0x7688 + (function * 0x8)) : (0x29c8 + \
  217. (function * 0x8)))
  218. #define USTORM_ISCSI_GLOBAL_BUF_PHYS_ADDR_OFFSET(function) \
  219. (IS_E1H_OFFSET ? (0x7648 + (function * 0x8)) : (0x29b8 + \
  220. (function * 0x8)))
  221. #define USTORM_ISCSI_NUM_OF_TASKS_OFFSET(function) \
  222. (IS_E1H_OFFSET ? (0x7004 + (function * 0x8)) : (0x2404 + \
  223. (function * 0x8)))
  224. #define USTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(function) \
  225. (IS_E1H_OFFSET ? (0x7002 + (function * 0x8)) : (0x2402 + \
  226. (function * 0x8)))
  227. #define USTORM_ISCSI_PAGE_SIZE_OFFSET(function) \
  228. (IS_E1H_OFFSET ? (0x7000 + (function * 0x8)) : (0x2400 + \
  229. (function * 0x8)))
  230. #define USTORM_ISCSI_R2TQ_SIZE_OFFSET(function) \
  231. (IS_E1H_OFFSET ? (0x7040 + (function * 0x8)) : (0x2410 + \
  232. (function * 0x8)))
  233. #define USTORM_ISCSI_RQ_BUFFER_SIZE_OFFSET(function) \
  234. (IS_E1H_OFFSET ? (0x7080 + (function * 0x8)) : (0x2420 + \
  235. (function * 0x8)))
  236. #define USTORM_ISCSI_RQ_SIZE_OFFSET(function) \
  237. (IS_E1H_OFFSET ? (0x7084 + (function * 0x8)) : (0x2424 + \
  238. (function * 0x8)))
  239. #define USTORM_MAX_AGG_SIZE_OFFSET(port, clientId) \
  240. (IS_E1H_OFFSET ? (0x1018 + (port * 0x680) + (clientId * 0x40)) : \
  241. (0x4018 + (port * 0x360) + (clientId * 0x30)))
  242. #define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(function) \
  243. (IS_E1H_OFFSET ? (0x2408 + (function * 0x8)) : (0x1da8 + \
  244. (function * 0x8)))
  245. #define USTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  246. (IS_E1H_OFFSET ? (0x2450 + (port * 0x2d0) + (stats_counter_id * \
  247. 0x28)) : (0x1500 + (port * 0x2d0) + (stats_counter_id * 0x28)))
  248. #define USTORM_RX_PRODS_OFFSET(port, client_id) \
  249. (IS_E1H_OFFSET ? (0x1000 + (port * 0x680) + (client_id * 0x40)) \
  250. : (0x4000 + (port * 0x360) + (client_id * 0x30)))
  251. #define USTORM_STATS_FLAGS_OFFSET(function) \
  252. (IS_E1H_OFFSET ? (0x29f0 + (function * 0x8)) : (0x1db8 + \
  253. (function * 0x8)))
  254. #define USTORM_TPA_BTR_OFFSET (IS_E1H_OFFSET ? 0x3da5 : 0x5095)
  255. #define USTORM_TPA_BTR_SIZE 0x1
  256. #define XSTORM_ASSERT_LIST_INDEX_OFFSET \
  257. (IS_E1H_OFFSET ? 0x9000 : 0x1000)
  258. #define XSTORM_ASSERT_LIST_OFFSET(idx) \
  259. (IS_E1H_OFFSET ? (0x9020 + (idx * 0x10)) : (0x1020 + (idx * 0x10)))
  260. #define XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) \
  261. (IS_E1H_OFFSET ? (0x24a8 + (port * 0x50)) : (0x3a80 + (port * 0x50)))
  262. #define XSTORM_DEF_SB_HC_DISABLE_OFFSET(function, index) \
  263. (IS_E1H_OFFSET ? (0xa01a + ((function>>1) * 0x28) + \
  264. ((function&1) * 0xa0) + (index * 0x4)) : (0x141a + (function * \
  265. 0x28) + (index * 0x4)))
  266. #define XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(function) \
  267. (IS_E1H_OFFSET ? (0xa000 + ((function>>1) * 0x28) + \
  268. ((function&1) * 0xa0)) : (0x1400 + (function * 0x28)))
  269. #define XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(function) \
  270. (IS_E1H_OFFSET ? (0xa008 + ((function>>1) * 0x28) + \
  271. ((function&1) * 0xa0)) : (0x1408 + (function * 0x28)))
  272. #define XSTORM_E1HOV_OFFSET(function) \
  273. (IS_E1H_OFFSET ? (0x2c10 + (function * 0x8)) : 0xffffffff)
  274. #define XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(function) \
  275. (IS_E1H_OFFSET ? (0x2418 + (function * 0x8)) : (0x3a50 + \
  276. (function * 0x8)))
  277. #define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(function) \
  278. (IS_E1H_OFFSET ? (0x2588 + (function * 0x90)) : (0x3b60 + \
  279. (function * 0x90)))
  280. #define XSTORM_FUNCTION_MODE_OFFSET \
  281. (IS_E1H_OFFSET ? 0x2c50 : 0xffffffff)
  282. #define XSTORM_HC_BTR_OFFSET(port) \
  283. (IS_E1H_OFFSET ? (0xa144 + (port * 0x30)) : (0x1454 + (port * 0x18)))
  284. #define XSTORM_ISCSI_HQ_SIZE_OFFSET(function) \
  285. (IS_E1H_OFFSET ? (0x80c0 + (function * 0x8)) : (0x1c30 + \
  286. (function * 0x8)))
  287. #define XSTORM_ISCSI_LOCAL_MAC_ADDR0_OFFSET(function) \
  288. (IS_E1H_OFFSET ? (0x8080 + (function * 0x8)) : (0x1c20 + \
  289. (function * 0x8)))
  290. #define XSTORM_ISCSI_LOCAL_MAC_ADDR1_OFFSET(function) \
  291. (IS_E1H_OFFSET ? (0x8081 + (function * 0x8)) : (0x1c21 + \
  292. (function * 0x8)))
  293. #define XSTORM_ISCSI_LOCAL_MAC_ADDR2_OFFSET(function) \
  294. (IS_E1H_OFFSET ? (0x8082 + (function * 0x8)) : (0x1c22 + \
  295. (function * 0x8)))
  296. #define XSTORM_ISCSI_LOCAL_MAC_ADDR3_OFFSET(function) \
  297. (IS_E1H_OFFSET ? (0x8083 + (function * 0x8)) : (0x1c23 + \
  298. (function * 0x8)))
  299. #define XSTORM_ISCSI_LOCAL_MAC_ADDR4_OFFSET(function) \
  300. (IS_E1H_OFFSET ? (0x8084 + (function * 0x8)) : (0x1c24 + \
  301. (function * 0x8)))
  302. #define XSTORM_ISCSI_LOCAL_MAC_ADDR5_OFFSET(function) \
  303. (IS_E1H_OFFSET ? (0x8085 + (function * 0x8)) : (0x1c25 + \
  304. (function * 0x8)))
  305. #define XSTORM_ISCSI_LOCAL_VLAN_OFFSET(function) \
  306. (IS_E1H_OFFSET ? (0x8086 + (function * 0x8)) : (0x1c26 + \
  307. (function * 0x8)))
  308. #define XSTORM_ISCSI_NUM_OF_TASKS_OFFSET(function) \
  309. (IS_E1H_OFFSET ? (0x8004 + (function * 0x8)) : (0x1c04 + \
  310. (function * 0x8)))
  311. #define XSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(function) \
  312. (IS_E1H_OFFSET ? (0x8002 + (function * 0x8)) : (0x1c02 + \
  313. (function * 0x8)))
  314. #define XSTORM_ISCSI_PAGE_SIZE_OFFSET(function) \
  315. (IS_E1H_OFFSET ? (0x8000 + (function * 0x8)) : (0x1c00 + \
  316. (function * 0x8)))
  317. #define XSTORM_ISCSI_R2TQ_SIZE_OFFSET(function) \
  318. (IS_E1H_OFFSET ? (0x80c4 + (function * 0x8)) : (0x1c34 + \
  319. (function * 0x8)))
  320. #define XSTORM_ISCSI_SQ_SIZE_OFFSET(function) \
  321. (IS_E1H_OFFSET ? (0x80c2 + (function * 0x8)) : (0x1c32 + \
  322. (function * 0x8)))
  323. #define XSTORM_ISCSI_TCP_VARS_ADV_WND_SCL_OFFSET(function) \
  324. (IS_E1H_OFFSET ? (0x8043 + (function * 0x8)) : (0x1c13 + \
  325. (function * 0x8)))
  326. #define XSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(function) \
  327. (IS_E1H_OFFSET ? (0x8042 + (function * 0x8)) : (0x1c12 + \
  328. (function * 0x8)))
  329. #define XSTORM_ISCSI_TCP_VARS_TOS_OFFSET(function) \
  330. (IS_E1H_OFFSET ? (0x8041 + (function * 0x8)) : (0x1c11 + \
  331. (function * 0x8)))
  332. #define XSTORM_ISCSI_TCP_VARS_TTL_OFFSET(function) \
  333. (IS_E1H_OFFSET ? (0x8040 + (function * 0x8)) : (0x1c10 + \
  334. (function * 0x8)))
  335. #define XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, stats_counter_id) \
  336. (IS_E1H_OFFSET ? (0xc000 + (port * 0x360) + (stats_counter_id * \
  337. 0x30)) : (0x3378 + (port * 0x360) + (stats_counter_id * 0x30)))
  338. #define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(function) \
  339. (IS_E1H_OFFSET ? (0x2548 + (function * 0x90)) : (0x3b20 + \
  340. (function * 0x90)))
  341. #define XSTORM_SPQ_PAGE_BASE_OFFSET(function) \
  342. (IS_E1H_OFFSET ? (0x2000 + (function * 0x10)) : (0x3328 + \
  343. (function * 0x10)))
  344. #define XSTORM_SPQ_PROD_OFFSET(function) \
  345. (IS_E1H_OFFSET ? (0x2008 + (function * 0x10)) : (0x3330 + \
  346. (function * 0x10)))
  347. #define XSTORM_STATS_FLAGS_OFFSET(function) \
  348. (IS_E1H_OFFSET ? (0x23d8 + (function * 0x8)) : (0x3a40 + \
  349. (function * 0x8)))
  350. #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_ENABLED_OFFSET(port) \
  351. (IS_E1H_OFFSET ? (0x4000 + (port * 0x8)) : (0x1960 + (port * 0x8)))
  352. #define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_MAX_COUNT_OFFSET(port) \
  353. (IS_E1H_OFFSET ? (0x4001 + (port * 0x8)) : (0x1961 + (port * 0x8)))
  354. #define XSTORM_TCP_TX_SWS_TIMER_VAL_OFFSET(function) \
  355. (IS_E1H_OFFSET ? (0x4060 + ((function>>1) * 0x8) + ((function&1) \
  356. * 0x4)) : (0x1978 + (function * 0x4)))
  357. #define COMMON_ASM_INVALID_ASSERT_OPCODE 0x0
  358. /**
  359. * This file defines HSI constants for the ETH flow
  360. */
  361. #ifdef _EVEREST_MICROCODE
  362. #include "microcode_constants.h"
  363. #include "eth_rx_bd.h"
  364. #include "eth_tx_bd.h"
  365. #include "eth_rx_cqe.h"
  366. #include "eth_rx_sge.h"
  367. #include "eth_rx_cqe_next_page.h"
  368. #endif
  369. /* RSS hash types */
  370. #define DEFAULT_HASH_TYPE 0
  371. #define IPV4_HASH_TYPE 1
  372. #define TCP_IPV4_HASH_TYPE 2
  373. #define IPV6_HASH_TYPE 3
  374. #define TCP_IPV6_HASH_TYPE 4
  375. #define VLAN_PRI_HASH_TYPE 5
  376. #define E1HOV_PRI_HASH_TYPE 6
  377. #define DSCP_HASH_TYPE 7
  378. /* Ethernet Ring parameters */
  379. #define X_ETH_LOCAL_RING_SIZE 13
  380. #define FIRST_BD_IN_PKT 0
  381. #define PARSE_BD_INDEX 1
  382. #define NUM_OF_ETH_BDS_IN_PAGE ((PAGE_SIZE)/(STRUCT_SIZE(eth_tx_bd)/8))
  383. #define U_ETH_NUM_OF_SGES_TO_FETCH 8
  384. #define U_ETH_MAX_SGES_FOR_PACKET 3
  385. /* Rx ring params */
  386. #define U_ETH_LOCAL_BD_RING_SIZE 8
  387. #define U_ETH_LOCAL_SGE_RING_SIZE 10
  388. #define U_ETH_SGL_SIZE 8
  389. #define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
  390. (0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1))
  391. #define TU_ETH_CQES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8))
  392. #define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))
  393. #define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))
  394. #define U_ETH_BDS_PER_PAGE_MASK (U_ETH_BDS_PER_PAGE-1)
  395. #define U_ETH_CQE_PER_PAGE_MASK (TU_ETH_CQES_PER_PAGE-1)
  396. #define U_ETH_SGES_PER_PAGE_MASK (U_ETH_SGES_PER_PAGE-1)
  397. #define U_ETH_UNDEFINED_Q 0xFF
  398. /* values of command IDs in the ramrod message */
  399. #define RAMROD_CMD_ID_ETH_PORT_SETUP 80
  400. #define RAMROD_CMD_ID_ETH_CLIENT_SETUP 85
  401. #define RAMROD_CMD_ID_ETH_STAT_QUERY 90
  402. #define RAMROD_CMD_ID_ETH_UPDATE 100
  403. #define RAMROD_CMD_ID_ETH_HALT 105
  404. #define RAMROD_CMD_ID_ETH_SET_MAC 110
  405. #define RAMROD_CMD_ID_ETH_CFC_DEL 115
  406. #define RAMROD_CMD_ID_ETH_PORT_DEL 120
  407. #define RAMROD_CMD_ID_ETH_FORWARD_SETUP 125
  408. /* command values for set mac command */
  409. #define T_ETH_MAC_COMMAND_SET 0
  410. #define T_ETH_MAC_COMMAND_INVALIDATE 1
  411. #define T_ETH_INDIRECTION_TABLE_SIZE 128
  412. /*The CRC32 seed, that is used for the hash(reduction) multicast address */
  413. #define T_ETH_CRC32_HASH_SEED 0x00000000
  414. /* Maximal L2 clients supported */
  415. #define ETH_MAX_RX_CLIENTS_E1 18
  416. #define ETH_MAX_RX_CLIENTS_E1H 26
  417. /* Maximal aggregation queues supported */
  418. #define ETH_MAX_AGGREGATION_QUEUES_E1 32
  419. #define ETH_MAX_AGGREGATION_QUEUES_E1H 64
  420. /* ETH RSS modes */
  421. #define ETH_RSS_MODE_DISABLED 0
  422. #define ETH_RSS_MODE_REGULAR 1
  423. #define ETH_RSS_MODE_VLAN_PRI 2
  424. #define ETH_RSS_MODE_E1HOV_PRI 3
  425. #define ETH_RSS_MODE_IP_DSCP 4
  426. /**
  427. * This file defines HSI constants common to all microcode flows
  428. */
  429. /* Connection types */
  430. #define ETH_CONNECTION_TYPE 0
  431. #define TOE_CONNECTION_TYPE 1
  432. #define RDMA_CONNECTION_TYPE 2
  433. #define ISCSI_CONNECTION_TYPE 3
  434. #define FCOE_CONNECTION_TYPE 4
  435. #define RESERVED_CONNECTION_TYPE_0 5
  436. #define RESERVED_CONNECTION_TYPE_1 6
  437. #define RESERVED_CONNECTION_TYPE_2 7
  438. #define PROTOCOL_STATE_BIT_OFFSET 6
  439. #define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  440. #define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  441. #define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
  442. /* microcode fixed page page size 4K (chains and ring segments) */
  443. #define MC_PAGE_SIZE 4096
  444. /* Host coalescing constants */
  445. /* index numbers */
  446. #define HC_USTORM_DEF_SB_NUM_INDICES 8
  447. #define HC_CSTORM_DEF_SB_NUM_INDICES 8
  448. #define HC_XSTORM_DEF_SB_NUM_INDICES 4
  449. #define HC_TSTORM_DEF_SB_NUM_INDICES 4
  450. #define HC_USTORM_SB_NUM_INDICES 4
  451. #define HC_CSTORM_SB_NUM_INDICES 4
  452. /* index values - which counter to update */
  453. #define HC_INDEX_U_TOE_RX_CQ_CONS 0
  454. #define HC_INDEX_U_ETH_RX_CQ_CONS 1
  455. #define HC_INDEX_U_ETH_RX_BD_CONS 2
  456. #define HC_INDEX_U_FCOE_EQ_CONS 3
  457. #define HC_INDEX_C_TOE_TX_CQ_CONS 0
  458. #define HC_INDEX_C_ETH_TX_CQ_CONS 1
  459. #define HC_INDEX_C_ISCSI_EQ_CONS 2
  460. #define HC_INDEX_DEF_X_SPQ_CONS 0
  461. #define HC_INDEX_DEF_C_RDMA_EQ_CONS 0
  462. #define HC_INDEX_DEF_C_RDMA_NAL_PROD 1
  463. #define HC_INDEX_DEF_C_ETH_FW_TX_CQ_CONS 2
  464. #define HC_INDEX_DEF_C_ETH_SLOW_PATH 3
  465. #define HC_INDEX_DEF_C_ETH_RDMA_CQ_CONS 4
  466. #define HC_INDEX_DEF_C_ETH_ISCSI_CQ_CONS 5
  467. #define HC_INDEX_DEF_C_ETH_FCOE_CQ_CONS 6
  468. #define HC_INDEX_DEF_U_ETH_RDMA_RX_CQ_CONS 0
  469. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_CQ_CONS 1
  470. #define HC_INDEX_DEF_U_ETH_RDMA_RX_BD_CONS 2
  471. #define HC_INDEX_DEF_U_ETH_ISCSI_RX_BD_CONS 3
  472. #define HC_INDEX_DEF_U_ETH_FCOE_RX_CQ_CONS 4
  473. #define HC_INDEX_DEF_U_ETH_FCOE_RX_BD_CONS 5
  474. /* used by the driver to get the SB offset */
  475. #define USTORM_ID 0
  476. #define CSTORM_ID 1
  477. #define XSTORM_ID 2
  478. #define TSTORM_ID 3
  479. #define ATTENTION_ID 4
  480. /* max number of slow path commands per port */
  481. #define MAX_RAMRODS_PER_PORT 8
  482. /* values for RX ETH CQE type field */
  483. #define RX_ETH_CQE_TYPE_ETH_FASTPATH 0
  484. #define RX_ETH_CQE_TYPE_ETH_RAMROD 1
  485. /**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  486. #define EMULATION_FREQUENCY_FACTOR 1600
  487. #define FPGA_FREQUENCY_FACTOR 100
  488. #define TIMERS_TICK_SIZE_CHIP (1e-3)
  489. #define TIMERS_TICK_SIZE_EMUL \
  490. ((TIMERS_TICK_SIZE_CHIP)/((EMULATION_FREQUENCY_FACTOR)))
  491. #define TIMERS_TICK_SIZE_FPGA \
  492. ((TIMERS_TICK_SIZE_CHIP)/((FPGA_FREQUENCY_FACTOR)))
  493. #define TSEMI_CLK1_RESUL_CHIP (1e-3)
  494. #define TSEMI_CLK1_RESUL_EMUL \
  495. ((TSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  496. #define TSEMI_CLK1_RESUL_FPGA \
  497. ((TSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  498. #define USEMI_CLK1_RESUL_CHIP (TIMERS_TICK_SIZE_CHIP)
  499. #define USEMI_CLK1_RESUL_EMUL (TIMERS_TICK_SIZE_EMUL)
  500. #define USEMI_CLK1_RESUL_FPGA (TIMERS_TICK_SIZE_FPGA)
  501. #define XSEMI_CLK1_RESUL_CHIP (1e-3)
  502. #define XSEMI_CLK1_RESUL_EMUL \
  503. ((XSEMI_CLK1_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  504. #define XSEMI_CLK1_RESUL_FPGA \
  505. ((XSEMI_CLK1_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  506. #define XSEMI_CLK2_RESUL_CHIP (1e-6)
  507. #define XSEMI_CLK2_RESUL_EMUL \
  508. ((XSEMI_CLK2_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  509. #define XSEMI_CLK2_RESUL_FPGA \
  510. ((XSEMI_CLK2_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  511. #define SDM_TIMER_TICK_RESUL_CHIP (4*(1e-6))
  512. #define SDM_TIMER_TICK_RESUL_EMUL \
  513. ((SDM_TIMER_TICK_RESUL_CHIP)/(EMULATION_FREQUENCY_FACTOR))
  514. #define SDM_TIMER_TICK_RESUL_FPGA \
  515. ((SDM_TIMER_TICK_RESUL_CHIP)/(FPGA_FREQUENCY_FACTOR))
  516. /**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
  517. #define XSTORM_IP_ID_ROLL_HALF 0x8000
  518. #define XSTORM_IP_ID_ROLL_ALL 0
  519. #define FW_LOG_LIST_SIZE 50
  520. #define NUM_OF_PROTOCOLS 4
  521. #define NUM_OF_SAFC_BITS 16
  522. #define MAX_COS_NUMBER 4
  523. #define MAX_T_STAT_COUNTER_ID 18
  524. #define MAX_X_STAT_COUNTER_ID 18
  525. #define MAX_U_STAT_COUNTER_ID 18
  526. #define UNKNOWN_ADDRESS 0
  527. #define UNICAST_ADDRESS 1
  528. #define MULTICAST_ADDRESS 2
  529. #define BROADCAST_ADDRESS 3
  530. #define SINGLE_FUNCTION 0
  531. #define MULTI_FUNCTION 1
  532. #define IP_V4 0
  533. #define IP_V6 1