bnx2x.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294
  1. /* bnx2x.h: Broadcom Everest network driver.
  2. *
  3. * Copyright (c) 2007-2009 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Maintained by: Eilon Greenstein <eilong@broadcom.com>
  10. * Written by: Eliezer Tamir
  11. * Based on code from Michael Chan's bnx2 driver
  12. */
  13. #ifndef BNX2X_H
  14. #define BNX2X_H
  15. /* compilation time flags */
  16. /* define this to make the driver freeze on error to allow getting debug info
  17. * (you will need to reboot afterwards) */
  18. /* #define BNX2X_STOP_ON_ERROR */
  19. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  20. #define BCM_VLAN 1
  21. #endif
  22. #define BNX2X_MULTI_QUEUE
  23. #define BNX2X_NEW_NAPI
  24. #include <linux/mdio.h>
  25. #include "bnx2x_reg.h"
  26. #include "bnx2x_fw_defs.h"
  27. #include "bnx2x_hsi.h"
  28. #include "bnx2x_link.h"
  29. /* error/debug prints */
  30. #define DRV_MODULE_NAME "bnx2x"
  31. #define PFX DRV_MODULE_NAME ": "
  32. /* for messages that are currently off */
  33. #define BNX2X_MSG_OFF 0
  34. #define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
  35. #define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
  36. #define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
  37. #define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
  38. #define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
  39. #define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
  40. #define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
  41. /* regular debug print */
  42. #define DP(__mask, __fmt, __args...) do { \
  43. if (bp->msglevel & (__mask)) \
  44. printk(DP_LEVEL "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  45. bp->dev ? (bp->dev->name) : "?", ##__args); \
  46. } while (0)
  47. /* errors debug print */
  48. #define BNX2X_DBG_ERR(__fmt, __args...) do { \
  49. if (bp->msglevel & NETIF_MSG_PROBE) \
  50. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  51. bp->dev ? (bp->dev->name) : "?", ##__args); \
  52. } while (0)
  53. /* for errors (never masked) */
  54. #define BNX2X_ERR(__fmt, __args...) do { \
  55. printk(KERN_ERR "[%s:%d(%s)]" __fmt, __func__, __LINE__, \
  56. bp->dev ? (bp->dev->name) : "?", ##__args); \
  57. } while (0)
  58. /* before we have a dev->name use dev_info() */
  59. #define BNX2X_DEV_INFO(__fmt, __args...) do { \
  60. if (bp->msglevel & NETIF_MSG_PROBE) \
  61. dev_info(&bp->pdev->dev, __fmt, ##__args); \
  62. } while (0)
  63. #ifdef BNX2X_STOP_ON_ERROR
  64. #define bnx2x_panic() do { \
  65. bp->panic = 1; \
  66. BNX2X_ERR("driver assert\n"); \
  67. bnx2x_int_disable(bp); \
  68. bnx2x_panic_dump(bp); \
  69. } while (0)
  70. #else
  71. #define bnx2x_panic() do { \
  72. bp->panic = 1; \
  73. BNX2X_ERR("driver assert\n"); \
  74. bnx2x_panic_dump(bp); \
  75. } while (0)
  76. #endif
  77. #define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
  78. #define U64_HI(x) (u32)(((u64)(x)) >> 32)
  79. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  80. #define REG_ADDR(bp, offset) (bp->regview + offset)
  81. #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
  82. #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
  83. #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
  84. #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
  85. #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
  86. #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
  87. #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
  88. #define REG_RD_DMAE(bp, offset, valp, len32) \
  89. do { \
  90. bnx2x_read_dmae(bp, offset, len32);\
  91. memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
  92. } while (0)
  93. #define REG_WR_DMAE(bp, offset, valp, len32) \
  94. do { \
  95. memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
  96. bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
  97. offset, len32); \
  98. } while (0)
  99. #define VIRT_WR_DMAE_LEN(bp, data, addr, len32) \
  100. do { \
  101. memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
  102. bnx2x_write_big_buf_wb(bp, addr, len32); \
  103. } while (0)
  104. #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
  105. offsetof(struct shmem_region, field))
  106. #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
  107. #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
  108. #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
  109. offsetof(struct shmem2_region, field))
  110. #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
  111. #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
  112. #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
  113. #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
  114. /* fast path */
  115. struct sw_rx_bd {
  116. struct sk_buff *skb;
  117. DECLARE_PCI_UNMAP_ADDR(mapping)
  118. };
  119. struct sw_tx_bd {
  120. struct sk_buff *skb;
  121. u16 first_bd;
  122. u8 flags;
  123. /* Set on the first BD descriptor when there is a split BD */
  124. #define BNX2X_TSO_SPLIT_BD (1<<0)
  125. };
  126. struct sw_rx_page {
  127. struct page *page;
  128. DECLARE_PCI_UNMAP_ADDR(mapping)
  129. };
  130. union db_prod {
  131. struct doorbell_set_prod data;
  132. u32 raw;
  133. };
  134. /* MC hsi */
  135. #define BCM_PAGE_SHIFT 12
  136. #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
  137. #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
  138. #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
  139. #define PAGES_PER_SGE_SHIFT 0
  140. #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
  141. #define SGE_PAGE_SIZE PAGE_SIZE
  142. #define SGE_PAGE_SHIFT PAGE_SHIFT
  143. #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
  144. /* SGE ring related macros */
  145. #define NUM_RX_SGE_PAGES 2
  146. #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
  147. #define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
  148. /* RX_SGE_CNT is promised to be a power of 2 */
  149. #define RX_SGE_MASK (RX_SGE_CNT - 1)
  150. #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
  151. #define MAX_RX_SGE (NUM_RX_SGE - 1)
  152. #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
  153. (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
  154. #define RX_SGE(x) ((x) & MAX_RX_SGE)
  155. /* SGE producer mask related macros */
  156. /* Number of bits in one sge_mask array element */
  157. #define RX_SGE_MASK_ELEM_SZ 64
  158. #define RX_SGE_MASK_ELEM_SHIFT 6
  159. #define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
  160. /* Creates a bitmask of all ones in less significant bits.
  161. idx - index of the most significant bit in the created mask */
  162. #define RX_SGE_ONES_MASK(idx) \
  163. (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
  164. #define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
  165. /* Number of u64 elements in SGE mask array */
  166. #define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
  167. RX_SGE_MASK_ELEM_SZ)
  168. #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
  169. #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
  170. struct bnx2x_eth_q_stats {
  171. u32 total_bytes_received_hi;
  172. u32 total_bytes_received_lo;
  173. u32 total_bytes_transmitted_hi;
  174. u32 total_bytes_transmitted_lo;
  175. u32 total_unicast_packets_received_hi;
  176. u32 total_unicast_packets_received_lo;
  177. u32 total_multicast_packets_received_hi;
  178. u32 total_multicast_packets_received_lo;
  179. u32 total_broadcast_packets_received_hi;
  180. u32 total_broadcast_packets_received_lo;
  181. u32 total_unicast_packets_transmitted_hi;
  182. u32 total_unicast_packets_transmitted_lo;
  183. u32 total_multicast_packets_transmitted_hi;
  184. u32 total_multicast_packets_transmitted_lo;
  185. u32 total_broadcast_packets_transmitted_hi;
  186. u32 total_broadcast_packets_transmitted_lo;
  187. u32 valid_bytes_received_hi;
  188. u32 valid_bytes_received_lo;
  189. u32 error_bytes_received_hi;
  190. u32 error_bytes_received_lo;
  191. u32 etherstatsoverrsizepkts_hi;
  192. u32 etherstatsoverrsizepkts_lo;
  193. u32 no_buff_discard_hi;
  194. u32 no_buff_discard_lo;
  195. u32 driver_xoff;
  196. u32 rx_err_discard_pkt;
  197. u32 rx_skb_alloc_failed;
  198. u32 hw_csum_err;
  199. };
  200. #define BNX2X_NUM_Q_STATS 11
  201. #define Q_STATS_OFFSET32(stat_name) \
  202. (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
  203. struct bnx2x_fastpath {
  204. struct napi_struct napi;
  205. u8 is_rx_queue;
  206. struct host_status_block *status_blk;
  207. dma_addr_t status_blk_mapping;
  208. struct sw_tx_bd *tx_buf_ring;
  209. union eth_tx_bd_types *tx_desc_ring;
  210. dma_addr_t tx_desc_mapping;
  211. struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
  212. struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
  213. struct eth_rx_bd *rx_desc_ring;
  214. dma_addr_t rx_desc_mapping;
  215. union eth_rx_cqe *rx_comp_ring;
  216. dma_addr_t rx_comp_mapping;
  217. /* SGE ring */
  218. struct eth_rx_sge *rx_sge_ring;
  219. dma_addr_t rx_sge_mapping;
  220. u64 sge_mask[RX_SGE_MASK_LEN];
  221. int state;
  222. #define BNX2X_FP_STATE_CLOSED 0
  223. #define BNX2X_FP_STATE_IRQ 0x80000
  224. #define BNX2X_FP_STATE_OPENING 0x90000
  225. #define BNX2X_FP_STATE_OPEN 0xa0000
  226. #define BNX2X_FP_STATE_HALTING 0xb0000
  227. #define BNX2X_FP_STATE_HALTED 0xc0000
  228. u8 index; /* number in fp array */
  229. u8 cl_id; /* eth client id */
  230. u8 sb_id; /* status block number in HW */
  231. union db_prod tx_db;
  232. u16 tx_pkt_prod;
  233. u16 tx_pkt_cons;
  234. u16 tx_bd_prod;
  235. u16 tx_bd_cons;
  236. __le16 *tx_cons_sb;
  237. __le16 fp_c_idx;
  238. __le16 fp_u_idx;
  239. u16 rx_bd_prod;
  240. u16 rx_bd_cons;
  241. u16 rx_comp_prod;
  242. u16 rx_comp_cons;
  243. u16 rx_sge_prod;
  244. /* The last maximal completed SGE */
  245. u16 last_max_sge;
  246. __le16 *rx_cons_sb;
  247. __le16 *rx_bd_cons_sb;
  248. unsigned long tx_pkt,
  249. rx_pkt,
  250. rx_calls;
  251. /* TPA related */
  252. struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
  253. u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
  254. #define BNX2X_TPA_START 1
  255. #define BNX2X_TPA_STOP 2
  256. u8 disable_tpa;
  257. #ifdef BNX2X_STOP_ON_ERROR
  258. u64 tpa_queue_used;
  259. #endif
  260. struct tstorm_per_client_stats old_tclient;
  261. struct ustorm_per_client_stats old_uclient;
  262. struct xstorm_per_client_stats old_xclient;
  263. struct bnx2x_eth_q_stats eth_q_stats;
  264. /* The size is calculated using the following:
  265. sizeof name field from netdev structure +
  266. 4 ('-Xx-' string) +
  267. 4 (for the digits and to make it DWORD aligned) */
  268. #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
  269. char name[FP_NAME_SIZE];
  270. struct bnx2x *bp; /* parent */
  271. };
  272. #define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
  273. /* MC hsi */
  274. #define MAX_FETCH_BD 13 /* HW max BDs per packet */
  275. #define RX_COPY_THRESH 92
  276. #define NUM_TX_RINGS 16
  277. #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
  278. #define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
  279. #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
  280. #define MAX_TX_BD (NUM_TX_BD - 1)
  281. #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
  282. #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
  283. (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  284. #define TX_BD(x) ((x) & MAX_TX_BD)
  285. #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
  286. /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
  287. #define NUM_RX_RINGS 8
  288. #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
  289. #define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
  290. #define RX_DESC_MASK (RX_DESC_CNT - 1)
  291. #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
  292. #define MAX_RX_BD (NUM_RX_BD - 1)
  293. #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
  294. #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
  295. (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
  296. #define RX_BD(x) ((x) & MAX_RX_BD)
  297. /* As long as CQE is 4 times bigger than BD entry we have to allocate
  298. 4 times more pages for CQ ring in order to keep it balanced with
  299. BD ring */
  300. #define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
  301. #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
  302. #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
  303. #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
  304. #define MAX_RCQ_BD (NUM_RCQ_BD - 1)
  305. #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
  306. #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
  307. (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
  308. #define RCQ_BD(x) ((x) & MAX_RCQ_BD)
  309. /* This is needed for determining of last_max */
  310. #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
  311. #define __SGE_MASK_SET_BIT(el, bit) \
  312. do { \
  313. el = ((el) | ((u64)0x1 << (bit))); \
  314. } while (0)
  315. #define __SGE_MASK_CLEAR_BIT(el, bit) \
  316. do { \
  317. el = ((el) & (~((u64)0x1 << (bit)))); \
  318. } while (0)
  319. #define SGE_MASK_SET_BIT(fp, idx) \
  320. __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  321. ((idx) & RX_SGE_MASK_ELEM_MASK))
  322. #define SGE_MASK_CLEAR_BIT(fp, idx) \
  323. __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
  324. ((idx) & RX_SGE_MASK_ELEM_MASK))
  325. /* used on a CID received from the HW */
  326. #define SW_CID(x) (le32_to_cpu(x) & \
  327. (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
  328. #define CQE_CMD(x) (le32_to_cpu(x) >> \
  329. COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
  330. #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
  331. le32_to_cpu((bd)->addr_lo))
  332. #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
  333. #define DPM_TRIGER_TYPE 0x40
  334. #define DOORBELL(bp, cid, val) \
  335. do { \
  336. writel((u32)(val), bp->doorbells + (BCM_PAGE_SIZE * (cid)) + \
  337. DPM_TRIGER_TYPE); \
  338. } while (0)
  339. /* TX CSUM helpers */
  340. #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
  341. skb->csum_offset)
  342. #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
  343. skb->csum_offset))
  344. #define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
  345. #define XMIT_PLAIN 0
  346. #define XMIT_CSUM_V4 0x1
  347. #define XMIT_CSUM_V6 0x2
  348. #define XMIT_CSUM_TCP 0x4
  349. #define XMIT_GSO_V4 0x8
  350. #define XMIT_GSO_V6 0x10
  351. #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
  352. #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
  353. /* stuff added to make the code fit 80Col */
  354. #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
  355. #define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
  356. #define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
  357. #define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
  358. (TPA_TYPE_START | TPA_TYPE_END))
  359. #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
  360. #define BNX2X_IP_CSUM_ERR(cqe) \
  361. (!((cqe)->fast_path_cqe.status_flags & \
  362. ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
  363. ((cqe)->fast_path_cqe.type_error_flags & \
  364. ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
  365. #define BNX2X_L4_CSUM_ERR(cqe) \
  366. (!((cqe)->fast_path_cqe.status_flags & \
  367. ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
  368. ((cqe)->fast_path_cqe.type_error_flags & \
  369. ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
  370. #define BNX2X_RX_CSUM_OK(cqe) \
  371. (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
  372. #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
  373. (((le16_to_cpu(flags) & \
  374. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
  375. PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
  376. == PRS_FLAG_OVERETH_IPV4)
  377. #define BNX2X_RX_SUM_FIX(cqe) \
  378. BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
  379. #define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
  380. #define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
  381. #define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
  382. #define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
  383. #define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
  384. #define BNX2X_RX_SB_INDEX \
  385. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
  386. #define BNX2X_RX_SB_BD_INDEX \
  387. (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
  388. #define BNX2X_RX_SB_INDEX_NUM \
  389. (((U_SB_ETH_RX_CQ_INDEX << \
  390. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
  391. USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
  392. ((U_SB_ETH_RX_BD_INDEX << \
  393. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
  394. USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
  395. #define BNX2X_TX_SB_INDEX \
  396. (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
  397. /* end of fast path */
  398. /* common */
  399. struct bnx2x_common {
  400. u32 chip_id;
  401. /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
  402. #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
  403. #define CHIP_NUM(bp) (bp->common.chip_id >> 16)
  404. #define CHIP_NUM_57710 0x164e
  405. #define CHIP_NUM_57711 0x164f
  406. #define CHIP_NUM_57711E 0x1650
  407. #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
  408. #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
  409. #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
  410. #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
  411. CHIP_IS_57711E(bp))
  412. #define IS_E1H_OFFSET CHIP_IS_E1H(bp)
  413. #define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
  414. #define CHIP_REV_Ax 0x00000000
  415. /* assume maximum 5 revisions */
  416. #define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
  417. /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
  418. #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  419. !(CHIP_REV(bp) & 0x00001000))
  420. /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
  421. #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
  422. (CHIP_REV(bp) & 0x00001000))
  423. #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
  424. ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
  425. #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
  426. #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
  427. int flash_size;
  428. #define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
  429. #define NVRAM_TIMEOUT_COUNT 30000
  430. #define NVRAM_PAGE_SIZE 256
  431. u32 shmem_base;
  432. u32 shmem2_base;
  433. u32 hw_config;
  434. u32 bc_ver;
  435. };
  436. /* end of common */
  437. /* port */
  438. struct nig_stats {
  439. u32 brb_discard;
  440. u32 brb_packet;
  441. u32 brb_truncate;
  442. u32 flow_ctrl_discard;
  443. u32 flow_ctrl_octets;
  444. u32 flow_ctrl_packet;
  445. u32 mng_discard;
  446. u32 mng_octet_inp;
  447. u32 mng_octet_out;
  448. u32 mng_packet_inp;
  449. u32 mng_packet_out;
  450. u32 pbf_octets;
  451. u32 pbf_packet;
  452. u32 safc_inp;
  453. u32 egress_mac_pkt0_lo;
  454. u32 egress_mac_pkt0_hi;
  455. u32 egress_mac_pkt1_lo;
  456. u32 egress_mac_pkt1_hi;
  457. };
  458. struct bnx2x_port {
  459. u32 pmf;
  460. u32 link_config;
  461. u32 supported;
  462. /* link settings - missing defines */
  463. #define SUPPORTED_2500baseX_Full (1 << 15)
  464. u32 advertising;
  465. /* link settings - missing defines */
  466. #define ADVERTISED_2500baseX_Full (1 << 15)
  467. u32 phy_addr;
  468. /* used to synchronize phy accesses */
  469. struct mutex phy_mutex;
  470. int need_hw_lock;
  471. u32 port_stx;
  472. struct nig_stats old_nig_stats;
  473. };
  474. /* end of port */
  475. enum bnx2x_stats_event {
  476. STATS_EVENT_PMF = 0,
  477. STATS_EVENT_LINK_UP,
  478. STATS_EVENT_UPDATE,
  479. STATS_EVENT_STOP,
  480. STATS_EVENT_MAX
  481. };
  482. enum bnx2x_stats_state {
  483. STATS_STATE_DISABLED = 0,
  484. STATS_STATE_ENABLED,
  485. STATS_STATE_MAX
  486. };
  487. struct bnx2x_eth_stats {
  488. u32 total_bytes_received_hi;
  489. u32 total_bytes_received_lo;
  490. u32 total_bytes_transmitted_hi;
  491. u32 total_bytes_transmitted_lo;
  492. u32 total_unicast_packets_received_hi;
  493. u32 total_unicast_packets_received_lo;
  494. u32 total_multicast_packets_received_hi;
  495. u32 total_multicast_packets_received_lo;
  496. u32 total_broadcast_packets_received_hi;
  497. u32 total_broadcast_packets_received_lo;
  498. u32 total_unicast_packets_transmitted_hi;
  499. u32 total_unicast_packets_transmitted_lo;
  500. u32 total_multicast_packets_transmitted_hi;
  501. u32 total_multicast_packets_transmitted_lo;
  502. u32 total_broadcast_packets_transmitted_hi;
  503. u32 total_broadcast_packets_transmitted_lo;
  504. u32 valid_bytes_received_hi;
  505. u32 valid_bytes_received_lo;
  506. u32 error_bytes_received_hi;
  507. u32 error_bytes_received_lo;
  508. u32 etherstatsoverrsizepkts_hi;
  509. u32 etherstatsoverrsizepkts_lo;
  510. u32 no_buff_discard_hi;
  511. u32 no_buff_discard_lo;
  512. u32 rx_stat_ifhcinbadoctets_hi;
  513. u32 rx_stat_ifhcinbadoctets_lo;
  514. u32 tx_stat_ifhcoutbadoctets_hi;
  515. u32 tx_stat_ifhcoutbadoctets_lo;
  516. u32 rx_stat_dot3statsfcserrors_hi;
  517. u32 rx_stat_dot3statsfcserrors_lo;
  518. u32 rx_stat_dot3statsalignmenterrors_hi;
  519. u32 rx_stat_dot3statsalignmenterrors_lo;
  520. u32 rx_stat_dot3statscarriersenseerrors_hi;
  521. u32 rx_stat_dot3statscarriersenseerrors_lo;
  522. u32 rx_stat_falsecarriererrors_hi;
  523. u32 rx_stat_falsecarriererrors_lo;
  524. u32 rx_stat_etherstatsundersizepkts_hi;
  525. u32 rx_stat_etherstatsundersizepkts_lo;
  526. u32 rx_stat_dot3statsframestoolong_hi;
  527. u32 rx_stat_dot3statsframestoolong_lo;
  528. u32 rx_stat_etherstatsfragments_hi;
  529. u32 rx_stat_etherstatsfragments_lo;
  530. u32 rx_stat_etherstatsjabbers_hi;
  531. u32 rx_stat_etherstatsjabbers_lo;
  532. u32 rx_stat_maccontrolframesreceived_hi;
  533. u32 rx_stat_maccontrolframesreceived_lo;
  534. u32 rx_stat_bmac_xpf_hi;
  535. u32 rx_stat_bmac_xpf_lo;
  536. u32 rx_stat_bmac_xcf_hi;
  537. u32 rx_stat_bmac_xcf_lo;
  538. u32 rx_stat_xoffstateentered_hi;
  539. u32 rx_stat_xoffstateentered_lo;
  540. u32 rx_stat_xonpauseframesreceived_hi;
  541. u32 rx_stat_xonpauseframesreceived_lo;
  542. u32 rx_stat_xoffpauseframesreceived_hi;
  543. u32 rx_stat_xoffpauseframesreceived_lo;
  544. u32 tx_stat_outxonsent_hi;
  545. u32 tx_stat_outxonsent_lo;
  546. u32 tx_stat_outxoffsent_hi;
  547. u32 tx_stat_outxoffsent_lo;
  548. u32 tx_stat_flowcontroldone_hi;
  549. u32 tx_stat_flowcontroldone_lo;
  550. u32 tx_stat_etherstatscollisions_hi;
  551. u32 tx_stat_etherstatscollisions_lo;
  552. u32 tx_stat_dot3statssinglecollisionframes_hi;
  553. u32 tx_stat_dot3statssinglecollisionframes_lo;
  554. u32 tx_stat_dot3statsmultiplecollisionframes_hi;
  555. u32 tx_stat_dot3statsmultiplecollisionframes_lo;
  556. u32 tx_stat_dot3statsdeferredtransmissions_hi;
  557. u32 tx_stat_dot3statsdeferredtransmissions_lo;
  558. u32 tx_stat_dot3statsexcessivecollisions_hi;
  559. u32 tx_stat_dot3statsexcessivecollisions_lo;
  560. u32 tx_stat_dot3statslatecollisions_hi;
  561. u32 tx_stat_dot3statslatecollisions_lo;
  562. u32 tx_stat_etherstatspkts64octets_hi;
  563. u32 tx_stat_etherstatspkts64octets_lo;
  564. u32 tx_stat_etherstatspkts65octetsto127octets_hi;
  565. u32 tx_stat_etherstatspkts65octetsto127octets_lo;
  566. u32 tx_stat_etherstatspkts128octetsto255octets_hi;
  567. u32 tx_stat_etherstatspkts128octetsto255octets_lo;
  568. u32 tx_stat_etherstatspkts256octetsto511octets_hi;
  569. u32 tx_stat_etherstatspkts256octetsto511octets_lo;
  570. u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
  571. u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
  572. u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
  573. u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
  574. u32 tx_stat_etherstatspktsover1522octets_hi;
  575. u32 tx_stat_etherstatspktsover1522octets_lo;
  576. u32 tx_stat_bmac_2047_hi;
  577. u32 tx_stat_bmac_2047_lo;
  578. u32 tx_stat_bmac_4095_hi;
  579. u32 tx_stat_bmac_4095_lo;
  580. u32 tx_stat_bmac_9216_hi;
  581. u32 tx_stat_bmac_9216_lo;
  582. u32 tx_stat_bmac_16383_hi;
  583. u32 tx_stat_bmac_16383_lo;
  584. u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
  585. u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
  586. u32 tx_stat_bmac_ufl_hi;
  587. u32 tx_stat_bmac_ufl_lo;
  588. u32 pause_frames_received_hi;
  589. u32 pause_frames_received_lo;
  590. u32 pause_frames_sent_hi;
  591. u32 pause_frames_sent_lo;
  592. u32 etherstatspkts1024octetsto1522octets_hi;
  593. u32 etherstatspkts1024octetsto1522octets_lo;
  594. u32 etherstatspktsover1522octets_hi;
  595. u32 etherstatspktsover1522octets_lo;
  596. u32 brb_drop_hi;
  597. u32 brb_drop_lo;
  598. u32 brb_truncate_hi;
  599. u32 brb_truncate_lo;
  600. u32 mac_filter_discard;
  601. u32 xxoverflow_discard;
  602. u32 brb_truncate_discard;
  603. u32 mac_discard;
  604. u32 driver_xoff;
  605. u32 rx_err_discard_pkt;
  606. u32 rx_skb_alloc_failed;
  607. u32 hw_csum_err;
  608. u32 nig_timer_max;
  609. };
  610. #define BNX2X_NUM_STATS 41
  611. #define STATS_OFFSET32(stat_name) \
  612. (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
  613. #define MAX_CONTEXT 16
  614. union cdu_context {
  615. struct eth_context eth;
  616. char pad[1024];
  617. };
  618. #define MAX_DMAE_C 8
  619. /* DMA memory not used in fastpath */
  620. struct bnx2x_slowpath {
  621. union cdu_context context[MAX_CONTEXT];
  622. struct eth_stats_query fw_stats;
  623. struct mac_configuration_cmd mac_config;
  624. struct mac_configuration_cmd mcast_config;
  625. /* used by dmae command executer */
  626. struct dmae_command dmae[MAX_DMAE_C];
  627. u32 stats_comp;
  628. union mac_stats mac_stats;
  629. struct nig_stats nig_stats;
  630. struct host_port_stats port_stats;
  631. struct host_func_stats func_stats;
  632. struct host_func_stats func_stats_base;
  633. u32 wb_comp;
  634. u32 wb_data[4];
  635. };
  636. #define bnx2x_sp(bp, var) (&bp->slowpath->var)
  637. #define bnx2x_sp_mapping(bp, var) \
  638. (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
  639. /* attn group wiring */
  640. #define MAX_DYNAMIC_ATTN_GRPS 8
  641. struct attn_route {
  642. u32 sig[4];
  643. };
  644. struct bnx2x {
  645. /* Fields used in the tx and intr/napi performance paths
  646. * are grouped together in the beginning of the structure
  647. */
  648. struct bnx2x_fastpath fp[MAX_CONTEXT];
  649. void __iomem *regview;
  650. void __iomem *doorbells;
  651. #define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE)
  652. struct net_device *dev;
  653. struct pci_dev *pdev;
  654. atomic_t intr_sem;
  655. struct msix_entry msix_table[MAX_CONTEXT+1];
  656. #define INT_MODE_INTx 1
  657. #define INT_MODE_MSI 2
  658. #define INT_MODE_MSIX 3
  659. int tx_ring_size;
  660. #ifdef BCM_VLAN
  661. struct vlan_group *vlgrp;
  662. #endif
  663. u32 rx_csum;
  664. u32 rx_buf_size;
  665. #define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
  666. #define ETH_MIN_PACKET_SIZE 60
  667. #define ETH_MAX_PACKET_SIZE 1500
  668. #define ETH_MAX_JUMBO_PACKET_SIZE 9600
  669. /* Max supported alignment is 256 (8 shift) */
  670. #define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
  671. L1_CACHE_SHIFT : 8)
  672. #define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
  673. struct host_def_status_block *def_status_blk;
  674. #define DEF_SB_ID 16
  675. __le16 def_c_idx;
  676. __le16 def_u_idx;
  677. __le16 def_x_idx;
  678. __le16 def_t_idx;
  679. __le16 def_att_idx;
  680. u32 attn_state;
  681. struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
  682. /* slow path ring */
  683. struct eth_spe *spq;
  684. dma_addr_t spq_mapping;
  685. u16 spq_prod_idx;
  686. struct eth_spe *spq_prod_bd;
  687. struct eth_spe *spq_last_bd;
  688. __le16 *dsb_sp_prod;
  689. u16 spq_left; /* serialize spq */
  690. /* used to synchronize spq accesses */
  691. spinlock_t spq_lock;
  692. /* Flags for marking that there is a STAT_QUERY or
  693. SET_MAC ramrod pending */
  694. u8 stats_pending;
  695. u8 set_mac_pending;
  696. /* End of fields used in the performance code paths */
  697. int panic;
  698. int msglevel;
  699. u32 flags;
  700. #define PCIX_FLAG 1
  701. #define PCI_32BIT_FLAG 2
  702. #define ONE_PORT_FLAG 4
  703. #define NO_WOL_FLAG 8
  704. #define USING_DAC_FLAG 0x10
  705. #define USING_MSIX_FLAG 0x20
  706. #define USING_MSI_FLAG 0x40
  707. #define TPA_ENABLE_FLAG 0x80
  708. #define NO_MCP_FLAG 0x100
  709. #define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
  710. #define HW_VLAN_TX_FLAG 0x400
  711. #define HW_VLAN_RX_FLAG 0x800
  712. int func;
  713. #define BP_PORT(bp) (bp->func % PORT_MAX)
  714. #define BP_FUNC(bp) (bp->func)
  715. #define BP_E1HVN(bp) (bp->func >> 1)
  716. #define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
  717. int pm_cap;
  718. int pcie_cap;
  719. int mrrs;
  720. struct delayed_work sp_task;
  721. struct work_struct reset_task;
  722. struct timer_list timer;
  723. int current_interval;
  724. u16 fw_seq;
  725. u16 fw_drv_pulse_wr_seq;
  726. u32 func_stx;
  727. struct link_params link_params;
  728. struct link_vars link_vars;
  729. struct mdio_if_info mdio;
  730. struct bnx2x_common common;
  731. struct bnx2x_port port;
  732. struct cmng_struct_per_port cmng;
  733. u32 vn_weight_sum;
  734. u32 mf_config;
  735. u16 e1hov;
  736. u8 e1hmf;
  737. #define IS_E1HMF(bp) (bp->e1hmf != 0)
  738. u8 wol;
  739. int rx_ring_size;
  740. u16 tx_quick_cons_trip_int;
  741. u16 tx_quick_cons_trip;
  742. u16 tx_ticks_int;
  743. u16 tx_ticks;
  744. u16 rx_quick_cons_trip_int;
  745. u16 rx_quick_cons_trip;
  746. u16 rx_ticks_int;
  747. u16 rx_ticks;
  748. u32 lin_cnt;
  749. int state;
  750. #define BNX2X_STATE_CLOSED 0
  751. #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
  752. #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
  753. #define BNX2X_STATE_OPEN 0x3000
  754. #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
  755. #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
  756. #define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
  757. #define BNX2X_STATE_DISABLED 0xd000
  758. #define BNX2X_STATE_DIAG 0xe000
  759. #define BNX2X_STATE_ERROR 0xf000
  760. int multi_mode;
  761. int num_rx_queues;
  762. int num_tx_queues;
  763. u32 rx_mode;
  764. #define BNX2X_RX_MODE_NONE 0
  765. #define BNX2X_RX_MODE_NORMAL 1
  766. #define BNX2X_RX_MODE_ALLMULTI 2
  767. #define BNX2X_RX_MODE_PROMISC 3
  768. #define BNX2X_MAX_MULTICAST 64
  769. #define BNX2X_MAX_EMUL_MULTI 16
  770. dma_addr_t def_status_blk_mapping;
  771. struct bnx2x_slowpath *slowpath;
  772. dma_addr_t slowpath_mapping;
  773. #ifdef BCM_ISCSI
  774. void *t1;
  775. dma_addr_t t1_mapping;
  776. void *t2;
  777. dma_addr_t t2_mapping;
  778. void *timers;
  779. dma_addr_t timers_mapping;
  780. void *qm;
  781. dma_addr_t qm_mapping;
  782. #endif
  783. int dropless_fc;
  784. int dmae_ready;
  785. /* used to synchronize dmae accesses */
  786. struct mutex dmae_mutex;
  787. /* used to synchronize stats collecting */
  788. int stats_state;
  789. /* used by dmae command loader */
  790. struct dmae_command stats_dmae;
  791. int executer_idx;
  792. u16 stats_counter;
  793. struct bnx2x_eth_stats eth_stats;
  794. struct z_stream_s *strm;
  795. void *gunzip_buf;
  796. dma_addr_t gunzip_mapping;
  797. int gunzip_outlen;
  798. #define FW_BUF_SIZE 0x8000
  799. #define GUNZIP_BUF(bp) (bp->gunzip_buf)
  800. #define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
  801. #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
  802. struct raw_op *init_ops;
  803. /* Init blocks offsets inside init_ops */
  804. u16 *init_ops_offsets;
  805. /* Data blob - has 32 bit granularity */
  806. u32 *init_data;
  807. /* Zipped PRAM blobs - raw data */
  808. const u8 *tsem_int_table_data;
  809. const u8 *tsem_pram_data;
  810. const u8 *usem_int_table_data;
  811. const u8 *usem_pram_data;
  812. const u8 *xsem_int_table_data;
  813. const u8 *xsem_pram_data;
  814. const u8 *csem_int_table_data;
  815. const u8 *csem_pram_data;
  816. #define INIT_OPS(bp) (bp->init_ops)
  817. #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
  818. #define INIT_DATA(bp) (bp->init_data)
  819. #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
  820. #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
  821. #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
  822. #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
  823. #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
  824. #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
  825. #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
  826. #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
  827. const struct firmware *firmware;
  828. };
  829. #define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT/(2 * E1HVN_MAX)) \
  830. : (MAX_CONTEXT/2))
  831. #define BNX2X_NUM_QUEUES(bp) (bp->num_rx_queues + bp->num_tx_queues)
  832. #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 2)
  833. #define for_each_rx_queue(bp, var) \
  834. for (var = 0; var < bp->num_rx_queues; var++)
  835. #define for_each_tx_queue(bp, var) \
  836. for (var = bp->num_rx_queues; \
  837. var < BNX2X_NUM_QUEUES(bp); var++)
  838. #define for_each_queue(bp, var) \
  839. for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
  840. #define for_each_nondefault_queue(bp, var) \
  841. for (var = 1; var < bp->num_rx_queues; var++)
  842. void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
  843. void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
  844. u32 len32);
  845. int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
  846. int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  847. int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
  848. u32 bnx2x_fw_command(struct bnx2x *bp, u32 command);
  849. void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
  850. void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
  851. u32 addr, u32 len);
  852. static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
  853. int wait)
  854. {
  855. u32 val;
  856. do {
  857. val = REG_RD(bp, reg);
  858. if (val == expected)
  859. break;
  860. ms -= wait;
  861. msleep(wait);
  862. } while (ms > 0);
  863. return val;
  864. }
  865. /* load/unload mode */
  866. #define LOAD_NORMAL 0
  867. #define LOAD_OPEN 1
  868. #define LOAD_DIAG 2
  869. #define UNLOAD_NORMAL 0
  870. #define UNLOAD_CLOSE 1
  871. /* DMAE command defines */
  872. #define DMAE_CMD_SRC_PCI 0
  873. #define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
  874. #define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
  875. #define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
  876. #define DMAE_CMD_C_DST_PCI 0
  877. #define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
  878. #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
  879. #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
  880. #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
  881. #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
  882. #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
  883. #define DMAE_CMD_PORT_0 0
  884. #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
  885. #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
  886. #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
  887. #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
  888. #define DMAE_LEN32_RD_MAX 0x80
  889. #define DMAE_LEN32_WR_MAX 0x400
  890. #define DMAE_COMP_VAL 0xe0d0d0ae
  891. #define MAX_DMAE_C_PER_PORT 8
  892. #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  893. BP_E1HVN(bp))
  894. #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
  895. E1HVN_MAX)
  896. /* PCIE link and speed */
  897. #define PCICFG_LINK_WIDTH 0x1f00000
  898. #define PCICFG_LINK_WIDTH_SHIFT 20
  899. #define PCICFG_LINK_SPEED 0xf0000
  900. #define PCICFG_LINK_SPEED_SHIFT 16
  901. #define BNX2X_NUM_TESTS 7
  902. #define BNX2X_PHY_LOOPBACK 0
  903. #define BNX2X_MAC_LOOPBACK 1
  904. #define BNX2X_PHY_LOOPBACK_FAILED 1
  905. #define BNX2X_MAC_LOOPBACK_FAILED 2
  906. #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
  907. BNX2X_PHY_LOOPBACK_FAILED)
  908. #define STROM_ASSERT_ARRAY_SIZE 50
  909. /* must be used on a CID before placing it on a HW ring */
  910. #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
  911. (BP_E1HVN(bp) << 17) | (x))
  912. #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
  913. #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
  914. #define BNX2X_BTR 3
  915. #define MAX_SPQ_PENDING 8
  916. /* CMNG constants
  917. derived from lab experiments, and not from system spec calculations !!! */
  918. #define DEF_MIN_RATE 100
  919. /* resolution of the rate shaping timer - 100 usec */
  920. #define RS_PERIODIC_TIMEOUT_USEC 100
  921. /* resolution of fairness algorithm in usecs -
  922. coefficient for calculating the actual t fair */
  923. #define T_FAIR_COEF 10000000
  924. /* number of bytes in single QM arbitration cycle -
  925. coefficient for calculating the fairness timer */
  926. #define QM_ARB_BYTES 40000
  927. #define FAIR_MEM 2
  928. #define ATTN_NIG_FOR_FUNC (1L << 8)
  929. #define ATTN_SW_TIMER_4_FUNC (1L << 9)
  930. #define GPIO_2_FUNC (1L << 10)
  931. #define GPIO_3_FUNC (1L << 11)
  932. #define GPIO_4_FUNC (1L << 12)
  933. #define ATTN_GENERAL_ATTN_1 (1L << 13)
  934. #define ATTN_GENERAL_ATTN_2 (1L << 14)
  935. #define ATTN_GENERAL_ATTN_3 (1L << 15)
  936. #define ATTN_GENERAL_ATTN_4 (1L << 13)
  937. #define ATTN_GENERAL_ATTN_5 (1L << 14)
  938. #define ATTN_GENERAL_ATTN_6 (1L << 15)
  939. #define ATTN_HARD_WIRED_MASK 0xff00
  940. #define ATTENTION_ID 4
  941. /* stuff added to make the code fit 80Col */
  942. #define BNX2X_PMF_LINK_ASSERT \
  943. GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
  944. #define BNX2X_MC_ASSERT_BITS \
  945. (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  946. GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  947. GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
  948. GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
  949. #define BNX2X_MCP_ASSERT \
  950. GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
  951. #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
  952. #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
  953. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
  954. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
  955. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
  956. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
  957. GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
  958. #define HW_INTERRUT_ASSERT_SET_0 \
  959. (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
  960. AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
  961. AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
  962. AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
  963. #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
  964. AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
  965. AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
  966. AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
  967. AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
  968. #define HW_INTERRUT_ASSERT_SET_1 \
  969. (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
  970. AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
  971. AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
  972. AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
  973. AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
  974. AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
  975. AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
  976. AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
  977. AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
  978. AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
  979. AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
  980. #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
  981. AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
  982. AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
  983. AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
  984. AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
  985. AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
  986. AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
  987. AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
  988. AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
  989. AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
  990. AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
  991. #define HW_INTERRUT_ASSERT_SET_2 \
  992. (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
  993. AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
  994. AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
  995. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
  996. AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
  997. #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
  998. AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
  999. AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
  1000. AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
  1001. AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
  1002. AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
  1003. AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
  1004. #define MULTI_FLAGS(bp) \
  1005. (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
  1006. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
  1007. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
  1008. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
  1009. (bp->multi_mode << \
  1010. TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
  1011. #define MULTI_MASK 0x7f
  1012. #define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
  1013. #define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
  1014. #define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
  1015. #define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
  1016. #define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
  1017. #define BNX2X_SP_DSB_INDEX \
  1018. (&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
  1019. #define CAM_IS_INVALID(x) \
  1020. (x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1021. #define CAM_INVALIDATE(x) \
  1022. (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
  1023. /* Number of u32 elements in MC hash array */
  1024. #define MC_HASH_SIZE 8
  1025. #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
  1026. TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
  1027. #ifndef PXP2_REG_PXP2_INT_STS
  1028. #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
  1029. #endif
  1030. /* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
  1031. #endif /* bnx2x.h */