be.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #ifndef BE_H
  18. #define BE_H
  19. #include <linux/pci.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/version.h>
  22. #include <linux/delay.h>
  23. #include <net/tcp.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include <linux/if_vlan.h>
  27. #include <linux/workqueue.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/firmware.h>
  30. #include "be_hw.h"
  31. #define DRV_VER "2.101.205"
  32. #define DRV_NAME "be2net"
  33. #define BE_NAME "ServerEngines BladeEngine2 10Gbps NIC"
  34. #define OC_NAME "Emulex OneConnect 10Gbps NIC"
  35. #define DRV_DESC BE_NAME "Driver"
  36. #define BE_VENDOR_ID 0x19a2
  37. #define BE_DEVICE_ID1 0x211
  38. #define OC_DEVICE_ID1 0x700
  39. #define OC_DEVICE_ID2 0x701
  40. static inline char *nic_name(struct pci_dev *pdev)
  41. {
  42. if (pdev->device == OC_DEVICE_ID1 || pdev->device == OC_DEVICE_ID2)
  43. return OC_NAME;
  44. else
  45. return BE_NAME;
  46. }
  47. /* Number of bytes of an RX frame that are copied to skb->data */
  48. #define BE_HDR_LEN 64
  49. #define BE_MAX_JUMBO_FRAME_SIZE 9018
  50. #define BE_MIN_MTU 256
  51. #define BE_NUM_VLANS_SUPPORTED 64
  52. #define BE_MAX_EQD 96
  53. #define BE_MAX_TX_FRAG_COUNT 30
  54. #define EVNT_Q_LEN 1024
  55. #define TX_Q_LEN 2048
  56. #define TX_CQ_LEN 1024
  57. #define RX_Q_LEN 1024 /* Does not support any other value */
  58. #define RX_CQ_LEN 1024
  59. #define MCC_Q_LEN 128 /* total size not to exceed 8 pages */
  60. #define MCC_CQ_LEN 256
  61. #define BE_NAPI_WEIGHT 64
  62. #define MAX_RX_POST BE_NAPI_WEIGHT /* Frags posted at a time */
  63. #define RX_FRAGS_REFILL_WM (RX_Q_LEN - MAX_RX_POST)
  64. #define FW_VER_LEN 32
  65. struct be_dma_mem {
  66. void *va;
  67. dma_addr_t dma;
  68. u32 size;
  69. };
  70. struct be_queue_info {
  71. struct be_dma_mem dma_mem;
  72. u16 len;
  73. u16 entry_size; /* Size of an element in the queue */
  74. u16 id;
  75. u16 tail, head;
  76. bool created;
  77. atomic_t used; /* Number of valid elements in the queue */
  78. };
  79. static inline u32 MODULO(u16 val, u16 limit)
  80. {
  81. BUG_ON(limit & (limit - 1));
  82. return val & (limit - 1);
  83. }
  84. static inline void index_adv(u16 *index, u16 val, u16 limit)
  85. {
  86. *index = MODULO((*index + val), limit);
  87. }
  88. static inline void index_inc(u16 *index, u16 limit)
  89. {
  90. *index = MODULO((*index + 1), limit);
  91. }
  92. static inline void *queue_head_node(struct be_queue_info *q)
  93. {
  94. return q->dma_mem.va + q->head * q->entry_size;
  95. }
  96. static inline void *queue_tail_node(struct be_queue_info *q)
  97. {
  98. return q->dma_mem.va + q->tail * q->entry_size;
  99. }
  100. static inline void queue_head_inc(struct be_queue_info *q)
  101. {
  102. index_inc(&q->head, q->len);
  103. }
  104. static inline void queue_tail_inc(struct be_queue_info *q)
  105. {
  106. index_inc(&q->tail, q->len);
  107. }
  108. struct be_eq_obj {
  109. struct be_queue_info q;
  110. char desc[32];
  111. /* Adaptive interrupt coalescing (AIC) info */
  112. bool enable_aic;
  113. u16 min_eqd; /* in usecs */
  114. u16 max_eqd; /* in usecs */
  115. u16 cur_eqd; /* in usecs */
  116. struct napi_struct napi;
  117. };
  118. struct be_mcc_obj {
  119. struct be_queue_info q;
  120. struct be_queue_info cq;
  121. };
  122. struct be_drvr_stats {
  123. u32 be_tx_reqs; /* number of TX requests initiated */
  124. u32 be_tx_stops; /* number of times TX Q was stopped */
  125. u32 be_fwd_reqs; /* number of send reqs through forwarding i/f */
  126. u32 be_tx_wrbs; /* number of tx WRBs used */
  127. u32 be_tx_events; /* number of tx completion events */
  128. u32 be_tx_compl; /* number of tx completion entries processed */
  129. ulong be_tx_jiffies;
  130. u64 be_tx_bytes;
  131. u64 be_tx_bytes_prev;
  132. u32 be_tx_rate;
  133. u32 cache_barrier[16];
  134. u32 be_ethrx_post_fail;/* number of ethrx buffer alloc failures */
  135. u32 be_polls; /* number of times NAPI called poll function */
  136. u32 be_rx_events; /* number of ucast rx completion events */
  137. u32 be_rx_compl; /* number of rx completion entries processed */
  138. ulong be_rx_jiffies;
  139. u64 be_rx_bytes;
  140. u64 be_rx_bytes_prev;
  141. u32 be_rx_rate;
  142. /* number of non ether type II frames dropped where
  143. * frame len > length field of Mac Hdr */
  144. u32 be_802_3_dropped_frames;
  145. /* number of non ether type II frames malformed where
  146. * in frame len < length field of Mac Hdr */
  147. u32 be_802_3_malformed_frames;
  148. u32 be_rxcp_err; /* Num rx completion entries w/ err set. */
  149. ulong rx_fps_jiffies; /* jiffies at last FPS calc */
  150. u32 be_rx_frags;
  151. u32 be_prev_rx_frags;
  152. u32 be_rx_fps; /* Rx frags per second */
  153. };
  154. struct be_stats_obj {
  155. struct be_drvr_stats drvr_stats;
  156. struct net_device_stats net_stats;
  157. struct be_dma_mem cmd;
  158. };
  159. struct be_tx_obj {
  160. struct be_queue_info q;
  161. struct be_queue_info cq;
  162. /* Remember the skbs that were transmitted */
  163. struct sk_buff *sent_skb_list[TX_Q_LEN];
  164. };
  165. /* Struct to remember the pages posted for rx frags */
  166. struct be_rx_page_info {
  167. struct page *page;
  168. dma_addr_t bus;
  169. u16 page_offset;
  170. bool last_page_user;
  171. };
  172. struct be_rx_obj {
  173. struct be_queue_info q;
  174. struct be_queue_info cq;
  175. struct be_rx_page_info page_info_tbl[RX_Q_LEN];
  176. };
  177. #define BE_NUM_MSIX_VECTORS 2 /* 1 each for Tx and Rx */
  178. struct be_adapter {
  179. struct pci_dev *pdev;
  180. struct net_device *netdev;
  181. u8 __iomem *csr;
  182. u8 __iomem *db; /* Door Bell */
  183. u8 __iomem *pcicfg; /* PCI config space */
  184. spinlock_t mbox_lock; /* For serializing mbox cmds to BE card */
  185. struct be_dma_mem mbox_mem;
  186. /* Mbox mem is adjusted to align to 16 bytes. The allocated addr
  187. * is stored for freeing purpose */
  188. struct be_dma_mem mbox_mem_alloced;
  189. struct be_mcc_obj mcc_obj;
  190. spinlock_t mcc_lock; /* For serializing mcc cmds to BE card */
  191. spinlock_t mcc_cq_lock;
  192. struct msix_entry msix_entries[BE_NUM_MSIX_VECTORS];
  193. bool msix_enabled;
  194. bool isr_registered;
  195. /* TX Rings */
  196. struct be_eq_obj tx_eq;
  197. struct be_tx_obj tx_obj;
  198. u32 cache_line_break[8];
  199. /* Rx rings */
  200. struct be_eq_obj rx_eq;
  201. struct be_rx_obj rx_obj;
  202. u32 big_page_size; /* Compounded page size shared by rx wrbs */
  203. bool rx_post_starved; /* Zero rx frags have been posted to BE */
  204. struct vlan_group *vlan_grp;
  205. u16 num_vlans;
  206. u8 vlan_tag[VLAN_GROUP_ARRAY_LEN];
  207. struct be_stats_obj stats;
  208. /* Work queue used to perform periodic tasks like getting statistics */
  209. struct delayed_work work;
  210. /* Ethtool knobs and info */
  211. bool rx_csum; /* BE card must perform rx-checksumming */
  212. char fw_ver[FW_VER_LEN];
  213. u32 if_handle; /* Used to configure filtering */
  214. u32 pmac_id; /* MAC addr handle used by BE card */
  215. bool link_up;
  216. u32 port_num;
  217. bool promiscuous;
  218. u32 cap;
  219. u32 rx_fc; /* Rx flow control */
  220. u32 tx_fc; /* Tx flow control */
  221. };
  222. extern const struct ethtool_ops be_ethtool_ops;
  223. #define drvr_stats(adapter) (&adapter->stats.drvr_stats)
  224. static inline unsigned int be_pci_func(struct be_adapter *adapter)
  225. {
  226. return PCI_FUNC(adapter->pdev->devfn);
  227. }
  228. #define BE_SET_NETDEV_OPS(netdev, ops) (netdev->netdev_ops = ops)
  229. #define PAGE_SHIFT_4K 12
  230. #define PAGE_SIZE_4K (1 << PAGE_SHIFT_4K)
  231. /* Returns number of pages spanned by the data starting at the given addr */
  232. #define PAGES_4K_SPANNED(_address, size) \
  233. ((u32)((((size_t)(_address) & (PAGE_SIZE_4K - 1)) + \
  234. (size) + (PAGE_SIZE_4K - 1)) >> PAGE_SHIFT_4K))
  235. /* Byte offset into the page corresponding to given address */
  236. #define OFFSET_IN_PAGE(addr) \
  237. ((size_t)(addr) & (PAGE_SIZE_4K-1))
  238. /* Returns bit offset within a DWORD of a bitfield */
  239. #define AMAP_BIT_OFFSET(_struct, field) \
  240. (((size_t)&(((_struct *)0)->field))%32)
  241. /* Returns the bit mask of the field that is NOT shifted into location. */
  242. static inline u32 amap_mask(u32 bitsize)
  243. {
  244. return (bitsize == 32 ? 0xFFFFFFFF : (1 << bitsize) - 1);
  245. }
  246. static inline void
  247. amap_set(void *ptr, u32 dw_offset, u32 mask, u32 offset, u32 value)
  248. {
  249. u32 *dw = (u32 *) ptr + dw_offset;
  250. *dw &= ~(mask << offset);
  251. *dw |= (mask & value) << offset;
  252. }
  253. #define AMAP_SET_BITS(_struct, field, ptr, val) \
  254. amap_set(ptr, \
  255. offsetof(_struct, field)/32, \
  256. amap_mask(sizeof(((_struct *)0)->field)), \
  257. AMAP_BIT_OFFSET(_struct, field), \
  258. val)
  259. static inline u32 amap_get(void *ptr, u32 dw_offset, u32 mask, u32 offset)
  260. {
  261. u32 *dw = (u32 *) ptr;
  262. return mask & (*(dw + dw_offset) >> offset);
  263. }
  264. #define AMAP_GET_BITS(_struct, field, ptr) \
  265. amap_get(ptr, \
  266. offsetof(_struct, field)/32, \
  267. amap_mask(sizeof(((_struct *)0)->field)), \
  268. AMAP_BIT_OFFSET(_struct, field))
  269. #define be_dws_cpu_to_le(wrb, len) swap_dws(wrb, len)
  270. #define be_dws_le_to_cpu(wrb, len) swap_dws(wrb, len)
  271. static inline void swap_dws(void *wrb, int len)
  272. {
  273. #ifdef __BIG_ENDIAN
  274. u32 *dw = wrb;
  275. BUG_ON(len % 4);
  276. do {
  277. *dw = cpu_to_le32(*dw);
  278. dw++;
  279. len -= 4;
  280. } while (len);
  281. #endif /* __BIG_ENDIAN */
  282. }
  283. static inline u8 is_tcp_pkt(struct sk_buff *skb)
  284. {
  285. u8 val = 0;
  286. if (ip_hdr(skb)->version == 4)
  287. val = (ip_hdr(skb)->protocol == IPPROTO_TCP);
  288. else if (ip_hdr(skb)->version == 6)
  289. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_TCP);
  290. return val;
  291. }
  292. static inline u8 is_udp_pkt(struct sk_buff *skb)
  293. {
  294. u8 val = 0;
  295. if (ip_hdr(skb)->version == 4)
  296. val = (ip_hdr(skb)->protocol == IPPROTO_UDP);
  297. else if (ip_hdr(skb)->version == 6)
  298. val = (ipv6_hdr(skb)->nexthdr == NEXTHDR_UDP);
  299. return val;
  300. }
  301. extern void be_cq_notify(struct be_adapter *adapter, u16 qid, bool arm,
  302. u16 num_popped);
  303. extern void be_link_status_update(struct be_adapter *adapter, bool link_up);
  304. extern void netdev_stats_update(struct be_adapter *adapter);
  305. extern int be_load_fw(struct be_adapter *adapter, u8 *func);
  306. #endif /* BE_H */