bcm63xx_enet.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971
  1. /*
  2. * Driver for BCM963xx builtin Ethernet mac
  3. *
  4. * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/clk.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/delay.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/crc32.h>
  27. #include <linux/err.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/if_vlan.h>
  31. #include <bcm63xx_dev_enet.h>
  32. #include "bcm63xx_enet.h"
  33. static char bcm_enet_driver_name[] = "bcm63xx_enet";
  34. static char bcm_enet_driver_version[] = "1.0";
  35. static int copybreak __read_mostly = 128;
  36. module_param(copybreak, int, 0);
  37. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  38. /* io memory shared between all devices */
  39. static void __iomem *bcm_enet_shared_base;
  40. /*
  41. * io helpers to access mac registers
  42. */
  43. static inline u32 enet_readl(struct bcm_enet_priv *priv, u32 off)
  44. {
  45. return bcm_readl(priv->base + off);
  46. }
  47. static inline void enet_writel(struct bcm_enet_priv *priv,
  48. u32 val, u32 off)
  49. {
  50. bcm_writel(val, priv->base + off);
  51. }
  52. /*
  53. * io helpers to access shared registers
  54. */
  55. static inline u32 enet_dma_readl(struct bcm_enet_priv *priv, u32 off)
  56. {
  57. return bcm_readl(bcm_enet_shared_base + off);
  58. }
  59. static inline void enet_dma_writel(struct bcm_enet_priv *priv,
  60. u32 val, u32 off)
  61. {
  62. bcm_writel(val, bcm_enet_shared_base + off);
  63. }
  64. /*
  65. * write given data into mii register and wait for transfer to end
  66. * with timeout (average measured transfer time is 25us)
  67. */
  68. static int do_mdio_op(struct bcm_enet_priv *priv, unsigned int data)
  69. {
  70. int limit;
  71. /* make sure mii interrupt status is cleared */
  72. enet_writel(priv, ENET_IR_MII, ENET_IR_REG);
  73. enet_writel(priv, data, ENET_MIIDATA_REG);
  74. wmb();
  75. /* busy wait on mii interrupt bit, with timeout */
  76. limit = 1000;
  77. do {
  78. if (enet_readl(priv, ENET_IR_REG) & ENET_IR_MII)
  79. break;
  80. udelay(1);
  81. } while (limit-- > 0);
  82. return (limit < 0) ? 1 : 0;
  83. }
  84. /*
  85. * MII internal read callback
  86. */
  87. static int bcm_enet_mdio_read(struct bcm_enet_priv *priv, int mii_id,
  88. int regnum)
  89. {
  90. u32 tmp, val;
  91. tmp = regnum << ENET_MIIDATA_REG_SHIFT;
  92. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  93. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  94. tmp |= ENET_MIIDATA_OP_READ_MASK;
  95. if (do_mdio_op(priv, tmp))
  96. return -1;
  97. val = enet_readl(priv, ENET_MIIDATA_REG);
  98. val &= 0xffff;
  99. return val;
  100. }
  101. /*
  102. * MII internal write callback
  103. */
  104. static int bcm_enet_mdio_write(struct bcm_enet_priv *priv, int mii_id,
  105. int regnum, u16 value)
  106. {
  107. u32 tmp;
  108. tmp = (value & 0xffff) << ENET_MIIDATA_DATA_SHIFT;
  109. tmp |= 0x2 << ENET_MIIDATA_TA_SHIFT;
  110. tmp |= regnum << ENET_MIIDATA_REG_SHIFT;
  111. tmp |= mii_id << ENET_MIIDATA_PHYID_SHIFT;
  112. tmp |= ENET_MIIDATA_OP_WRITE_MASK;
  113. (void)do_mdio_op(priv, tmp);
  114. return 0;
  115. }
  116. /*
  117. * MII read callback from phylib
  118. */
  119. static int bcm_enet_mdio_read_phylib(struct mii_bus *bus, int mii_id,
  120. int regnum)
  121. {
  122. return bcm_enet_mdio_read(bus->priv, mii_id, regnum);
  123. }
  124. /*
  125. * MII write callback from phylib
  126. */
  127. static int bcm_enet_mdio_write_phylib(struct mii_bus *bus, int mii_id,
  128. int regnum, u16 value)
  129. {
  130. return bcm_enet_mdio_write(bus->priv, mii_id, regnum, value);
  131. }
  132. /*
  133. * MII read callback from mii core
  134. */
  135. static int bcm_enet_mdio_read_mii(struct net_device *dev, int mii_id,
  136. int regnum)
  137. {
  138. return bcm_enet_mdio_read(netdev_priv(dev), mii_id, regnum);
  139. }
  140. /*
  141. * MII write callback from mii core
  142. */
  143. static void bcm_enet_mdio_write_mii(struct net_device *dev, int mii_id,
  144. int regnum, int value)
  145. {
  146. bcm_enet_mdio_write(netdev_priv(dev), mii_id, regnum, value);
  147. }
  148. /*
  149. * refill rx queue
  150. */
  151. static int bcm_enet_refill_rx(struct net_device *dev)
  152. {
  153. struct bcm_enet_priv *priv;
  154. priv = netdev_priv(dev);
  155. while (priv->rx_desc_count < priv->rx_ring_size) {
  156. struct bcm_enet_desc *desc;
  157. struct sk_buff *skb;
  158. dma_addr_t p;
  159. int desc_idx;
  160. u32 len_stat;
  161. desc_idx = priv->rx_dirty_desc;
  162. desc = &priv->rx_desc_cpu[desc_idx];
  163. if (!priv->rx_skb[desc_idx]) {
  164. skb = netdev_alloc_skb(dev, priv->rx_skb_size);
  165. if (!skb)
  166. break;
  167. priv->rx_skb[desc_idx] = skb;
  168. p = dma_map_single(&priv->pdev->dev, skb->data,
  169. priv->rx_skb_size,
  170. DMA_FROM_DEVICE);
  171. desc->address = p;
  172. }
  173. len_stat = priv->rx_skb_size << DMADESC_LENGTH_SHIFT;
  174. len_stat |= DMADESC_OWNER_MASK;
  175. if (priv->rx_dirty_desc == priv->rx_ring_size - 1) {
  176. len_stat |= DMADESC_WRAP_MASK;
  177. priv->rx_dirty_desc = 0;
  178. } else {
  179. priv->rx_dirty_desc++;
  180. }
  181. wmb();
  182. desc->len_stat = len_stat;
  183. priv->rx_desc_count++;
  184. /* tell dma engine we allocated one buffer */
  185. enet_dma_writel(priv, 1, ENETDMA_BUFALLOC_REG(priv->rx_chan));
  186. }
  187. /* If rx ring is still empty, set a timer to try allocating
  188. * again at a later time. */
  189. if (priv->rx_desc_count == 0 && netif_running(dev)) {
  190. dev_warn(&priv->pdev->dev, "unable to refill rx ring\n");
  191. priv->rx_timeout.expires = jiffies + HZ;
  192. add_timer(&priv->rx_timeout);
  193. }
  194. return 0;
  195. }
  196. /*
  197. * timer callback to defer refill rx queue in case we're OOM
  198. */
  199. static void bcm_enet_refill_rx_timer(unsigned long data)
  200. {
  201. struct net_device *dev;
  202. struct bcm_enet_priv *priv;
  203. dev = (struct net_device *)data;
  204. priv = netdev_priv(dev);
  205. spin_lock(&priv->rx_lock);
  206. bcm_enet_refill_rx((struct net_device *)data);
  207. spin_unlock(&priv->rx_lock);
  208. }
  209. /*
  210. * extract packet from rx queue
  211. */
  212. static int bcm_enet_receive_queue(struct net_device *dev, int budget)
  213. {
  214. struct bcm_enet_priv *priv;
  215. struct device *kdev;
  216. int processed;
  217. priv = netdev_priv(dev);
  218. kdev = &priv->pdev->dev;
  219. processed = 0;
  220. /* don't scan ring further than number of refilled
  221. * descriptor */
  222. if (budget > priv->rx_desc_count)
  223. budget = priv->rx_desc_count;
  224. do {
  225. struct bcm_enet_desc *desc;
  226. struct sk_buff *skb;
  227. int desc_idx;
  228. u32 len_stat;
  229. unsigned int len;
  230. desc_idx = priv->rx_curr_desc;
  231. desc = &priv->rx_desc_cpu[desc_idx];
  232. /* make sure we actually read the descriptor status at
  233. * each loop */
  234. rmb();
  235. len_stat = desc->len_stat;
  236. /* break if dma ownership belongs to hw */
  237. if (len_stat & DMADESC_OWNER_MASK)
  238. break;
  239. processed++;
  240. priv->rx_curr_desc++;
  241. if (priv->rx_curr_desc == priv->rx_ring_size)
  242. priv->rx_curr_desc = 0;
  243. priv->rx_desc_count--;
  244. /* if the packet does not have start of packet _and_
  245. * end of packet flag set, then just recycle it */
  246. if ((len_stat & DMADESC_ESOP_MASK) != DMADESC_ESOP_MASK) {
  247. priv->stats.rx_dropped++;
  248. continue;
  249. }
  250. /* recycle packet if it's marked as bad */
  251. if (unlikely(len_stat & DMADESC_ERR_MASK)) {
  252. priv->stats.rx_errors++;
  253. if (len_stat & DMADESC_OVSIZE_MASK)
  254. priv->stats.rx_length_errors++;
  255. if (len_stat & DMADESC_CRC_MASK)
  256. priv->stats.rx_crc_errors++;
  257. if (len_stat & DMADESC_UNDER_MASK)
  258. priv->stats.rx_frame_errors++;
  259. if (len_stat & DMADESC_OV_MASK)
  260. priv->stats.rx_fifo_errors++;
  261. continue;
  262. }
  263. /* valid packet */
  264. skb = priv->rx_skb[desc_idx];
  265. len = (len_stat & DMADESC_LENGTH_MASK) >> DMADESC_LENGTH_SHIFT;
  266. /* don't include FCS */
  267. len -= 4;
  268. if (len < copybreak) {
  269. struct sk_buff *nskb;
  270. nskb = netdev_alloc_skb(dev, len + NET_IP_ALIGN);
  271. if (!nskb) {
  272. /* forget packet, just rearm desc */
  273. priv->stats.rx_dropped++;
  274. continue;
  275. }
  276. /* since we're copying the data, we can align
  277. * them properly */
  278. skb_reserve(nskb, NET_IP_ALIGN);
  279. dma_sync_single_for_cpu(kdev, desc->address,
  280. len, DMA_FROM_DEVICE);
  281. memcpy(nskb->data, skb->data, len);
  282. dma_sync_single_for_device(kdev, desc->address,
  283. len, DMA_FROM_DEVICE);
  284. skb = nskb;
  285. } else {
  286. dma_unmap_single(&priv->pdev->dev, desc->address,
  287. priv->rx_skb_size, DMA_FROM_DEVICE);
  288. priv->rx_skb[desc_idx] = NULL;
  289. }
  290. skb_put(skb, len);
  291. skb->dev = dev;
  292. skb->protocol = eth_type_trans(skb, dev);
  293. priv->stats.rx_packets++;
  294. priv->stats.rx_bytes += len;
  295. dev->last_rx = jiffies;
  296. netif_receive_skb(skb);
  297. } while (--budget > 0);
  298. if (processed || !priv->rx_desc_count) {
  299. bcm_enet_refill_rx(dev);
  300. /* kick rx dma */
  301. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  302. ENETDMA_CHANCFG_REG(priv->rx_chan));
  303. }
  304. return processed;
  305. }
  306. /*
  307. * try to or force reclaim of transmitted buffers
  308. */
  309. static int bcm_enet_tx_reclaim(struct net_device *dev, int force)
  310. {
  311. struct bcm_enet_priv *priv;
  312. int released;
  313. priv = netdev_priv(dev);
  314. released = 0;
  315. while (priv->tx_desc_count < priv->tx_ring_size) {
  316. struct bcm_enet_desc *desc;
  317. struct sk_buff *skb;
  318. /* We run in a bh and fight against start_xmit, which
  319. * is called with bh disabled */
  320. spin_lock(&priv->tx_lock);
  321. desc = &priv->tx_desc_cpu[priv->tx_dirty_desc];
  322. if (!force && (desc->len_stat & DMADESC_OWNER_MASK)) {
  323. spin_unlock(&priv->tx_lock);
  324. break;
  325. }
  326. /* ensure other field of the descriptor were not read
  327. * before we checked ownership */
  328. rmb();
  329. skb = priv->tx_skb[priv->tx_dirty_desc];
  330. priv->tx_skb[priv->tx_dirty_desc] = NULL;
  331. dma_unmap_single(&priv->pdev->dev, desc->address, skb->len,
  332. DMA_TO_DEVICE);
  333. priv->tx_dirty_desc++;
  334. if (priv->tx_dirty_desc == priv->tx_ring_size)
  335. priv->tx_dirty_desc = 0;
  336. priv->tx_desc_count++;
  337. spin_unlock(&priv->tx_lock);
  338. if (desc->len_stat & DMADESC_UNDER_MASK)
  339. priv->stats.tx_errors++;
  340. dev_kfree_skb(skb);
  341. released++;
  342. }
  343. if (netif_queue_stopped(dev) && released)
  344. netif_wake_queue(dev);
  345. return released;
  346. }
  347. /*
  348. * poll func, called by network core
  349. */
  350. static int bcm_enet_poll(struct napi_struct *napi, int budget)
  351. {
  352. struct bcm_enet_priv *priv;
  353. struct net_device *dev;
  354. int tx_work_done, rx_work_done;
  355. priv = container_of(napi, struct bcm_enet_priv, napi);
  356. dev = priv->net_dev;
  357. /* ack interrupts */
  358. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  359. ENETDMA_IR_REG(priv->rx_chan));
  360. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  361. ENETDMA_IR_REG(priv->tx_chan));
  362. /* reclaim sent skb */
  363. tx_work_done = bcm_enet_tx_reclaim(dev, 0);
  364. spin_lock(&priv->rx_lock);
  365. rx_work_done = bcm_enet_receive_queue(dev, budget);
  366. spin_unlock(&priv->rx_lock);
  367. if (rx_work_done >= budget || tx_work_done > 0) {
  368. /* rx/tx queue is not yet empty/clean */
  369. return rx_work_done;
  370. }
  371. /* no more packet in rx/tx queue, remove device from poll
  372. * queue */
  373. napi_complete(napi);
  374. /* restore rx/tx interrupt */
  375. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  376. ENETDMA_IRMASK_REG(priv->rx_chan));
  377. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  378. ENETDMA_IRMASK_REG(priv->tx_chan));
  379. return rx_work_done;
  380. }
  381. /*
  382. * mac interrupt handler
  383. */
  384. static irqreturn_t bcm_enet_isr_mac(int irq, void *dev_id)
  385. {
  386. struct net_device *dev;
  387. struct bcm_enet_priv *priv;
  388. u32 stat;
  389. dev = dev_id;
  390. priv = netdev_priv(dev);
  391. stat = enet_readl(priv, ENET_IR_REG);
  392. if (!(stat & ENET_IR_MIB))
  393. return IRQ_NONE;
  394. /* clear & mask interrupt */
  395. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  396. enet_writel(priv, 0, ENET_IRMASK_REG);
  397. /* read mib registers in workqueue */
  398. schedule_work(&priv->mib_update_task);
  399. return IRQ_HANDLED;
  400. }
  401. /*
  402. * rx/tx dma interrupt handler
  403. */
  404. static irqreturn_t bcm_enet_isr_dma(int irq, void *dev_id)
  405. {
  406. struct net_device *dev;
  407. struct bcm_enet_priv *priv;
  408. dev = dev_id;
  409. priv = netdev_priv(dev);
  410. /* mask rx/tx interrupts */
  411. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  412. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  413. napi_schedule(&priv->napi);
  414. return IRQ_HANDLED;
  415. }
  416. /*
  417. * tx request callback
  418. */
  419. static int bcm_enet_start_xmit(struct sk_buff *skb, struct net_device *dev)
  420. {
  421. struct bcm_enet_priv *priv;
  422. struct bcm_enet_desc *desc;
  423. u32 len_stat;
  424. int ret;
  425. priv = netdev_priv(dev);
  426. /* lock against tx reclaim */
  427. spin_lock(&priv->tx_lock);
  428. /* make sure the tx hw queue is not full, should not happen
  429. * since we stop queue before it's the case */
  430. if (unlikely(!priv->tx_desc_count)) {
  431. netif_stop_queue(dev);
  432. dev_err(&priv->pdev->dev, "xmit called with no tx desc "
  433. "available?\n");
  434. ret = NETDEV_TX_BUSY;
  435. goto out_unlock;
  436. }
  437. /* point to the next available desc */
  438. desc = &priv->tx_desc_cpu[priv->tx_curr_desc];
  439. priv->tx_skb[priv->tx_curr_desc] = skb;
  440. /* fill descriptor */
  441. desc->address = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
  442. DMA_TO_DEVICE);
  443. len_stat = (skb->len << DMADESC_LENGTH_SHIFT) & DMADESC_LENGTH_MASK;
  444. len_stat |= DMADESC_ESOP_MASK |
  445. DMADESC_APPEND_CRC |
  446. DMADESC_OWNER_MASK;
  447. priv->tx_curr_desc++;
  448. if (priv->tx_curr_desc == priv->tx_ring_size) {
  449. priv->tx_curr_desc = 0;
  450. len_stat |= DMADESC_WRAP_MASK;
  451. }
  452. priv->tx_desc_count--;
  453. /* dma might be already polling, make sure we update desc
  454. * fields in correct order */
  455. wmb();
  456. desc->len_stat = len_stat;
  457. wmb();
  458. /* kick tx dma */
  459. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  460. ENETDMA_CHANCFG_REG(priv->tx_chan));
  461. /* stop queue if no more desc available */
  462. if (!priv->tx_desc_count)
  463. netif_stop_queue(dev);
  464. priv->stats.tx_bytes += skb->len;
  465. priv->stats.tx_packets++;
  466. dev->trans_start = jiffies;
  467. ret = NETDEV_TX_OK;
  468. out_unlock:
  469. spin_unlock(&priv->tx_lock);
  470. return ret;
  471. }
  472. /*
  473. * Change the interface's mac address.
  474. */
  475. static int bcm_enet_set_mac_address(struct net_device *dev, void *p)
  476. {
  477. struct bcm_enet_priv *priv;
  478. struct sockaddr *addr = p;
  479. u32 val;
  480. priv = netdev_priv(dev);
  481. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  482. /* use perfect match register 0 to store my mac address */
  483. val = (dev->dev_addr[2] << 24) | (dev->dev_addr[3] << 16) |
  484. (dev->dev_addr[4] << 8) | dev->dev_addr[5];
  485. enet_writel(priv, val, ENET_PML_REG(0));
  486. val = (dev->dev_addr[0] << 8 | dev->dev_addr[1]);
  487. val |= ENET_PMH_DATAVALID_MASK;
  488. enet_writel(priv, val, ENET_PMH_REG(0));
  489. return 0;
  490. }
  491. /*
  492. * Change rx mode (promiscous/allmulti) and update multicast list
  493. */
  494. static void bcm_enet_set_multicast_list(struct net_device *dev)
  495. {
  496. struct bcm_enet_priv *priv;
  497. struct dev_mc_list *mc_list;
  498. u32 val;
  499. int i;
  500. priv = netdev_priv(dev);
  501. val = enet_readl(priv, ENET_RXCFG_REG);
  502. if (dev->flags & IFF_PROMISC)
  503. val |= ENET_RXCFG_PROMISC_MASK;
  504. else
  505. val &= ~ENET_RXCFG_PROMISC_MASK;
  506. /* only 3 perfect match registers left, first one is used for
  507. * own mac address */
  508. if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 3)
  509. val |= ENET_RXCFG_ALLMCAST_MASK;
  510. else
  511. val &= ~ENET_RXCFG_ALLMCAST_MASK;
  512. /* no need to set perfect match registers if we catch all
  513. * multicast */
  514. if (val & ENET_RXCFG_ALLMCAST_MASK) {
  515. enet_writel(priv, val, ENET_RXCFG_REG);
  516. return;
  517. }
  518. for (i = 0, mc_list = dev->mc_list;
  519. (mc_list != NULL) && (i < dev->mc_count) && (i < 3);
  520. i++, mc_list = mc_list->next) {
  521. u8 *dmi_addr;
  522. u32 tmp;
  523. /* filter non ethernet address */
  524. if (mc_list->dmi_addrlen != 6)
  525. continue;
  526. /* update perfect match registers */
  527. dmi_addr = mc_list->dmi_addr;
  528. tmp = (dmi_addr[2] << 24) | (dmi_addr[3] << 16) |
  529. (dmi_addr[4] << 8) | dmi_addr[5];
  530. enet_writel(priv, tmp, ENET_PML_REG(i + 1));
  531. tmp = (dmi_addr[0] << 8 | dmi_addr[1]);
  532. tmp |= ENET_PMH_DATAVALID_MASK;
  533. enet_writel(priv, tmp, ENET_PMH_REG(i + 1));
  534. }
  535. for (; i < 3; i++) {
  536. enet_writel(priv, 0, ENET_PML_REG(i + 1));
  537. enet_writel(priv, 0, ENET_PMH_REG(i + 1));
  538. }
  539. enet_writel(priv, val, ENET_RXCFG_REG);
  540. }
  541. /*
  542. * set mac duplex parameters
  543. */
  544. static void bcm_enet_set_duplex(struct bcm_enet_priv *priv, int fullduplex)
  545. {
  546. u32 val;
  547. val = enet_readl(priv, ENET_TXCTL_REG);
  548. if (fullduplex)
  549. val |= ENET_TXCTL_FD_MASK;
  550. else
  551. val &= ~ENET_TXCTL_FD_MASK;
  552. enet_writel(priv, val, ENET_TXCTL_REG);
  553. }
  554. /*
  555. * set mac flow control parameters
  556. */
  557. static void bcm_enet_set_flow(struct bcm_enet_priv *priv, int rx_en, int tx_en)
  558. {
  559. u32 val;
  560. /* rx flow control (pause frame handling) */
  561. val = enet_readl(priv, ENET_RXCFG_REG);
  562. if (rx_en)
  563. val |= ENET_RXCFG_ENFLOW_MASK;
  564. else
  565. val &= ~ENET_RXCFG_ENFLOW_MASK;
  566. enet_writel(priv, val, ENET_RXCFG_REG);
  567. /* tx flow control (pause frame generation) */
  568. val = enet_dma_readl(priv, ENETDMA_CFG_REG);
  569. if (tx_en)
  570. val |= ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  571. else
  572. val &= ~ENETDMA_CFG_FLOWCH_MASK(priv->rx_chan);
  573. enet_dma_writel(priv, val, ENETDMA_CFG_REG);
  574. }
  575. /*
  576. * link changed callback (from phylib)
  577. */
  578. static void bcm_enet_adjust_phy_link(struct net_device *dev)
  579. {
  580. struct bcm_enet_priv *priv;
  581. struct phy_device *phydev;
  582. int status_changed;
  583. priv = netdev_priv(dev);
  584. phydev = priv->phydev;
  585. status_changed = 0;
  586. if (priv->old_link != phydev->link) {
  587. status_changed = 1;
  588. priv->old_link = phydev->link;
  589. }
  590. /* reflect duplex change in mac configuration */
  591. if (phydev->link && phydev->duplex != priv->old_duplex) {
  592. bcm_enet_set_duplex(priv,
  593. (phydev->duplex == DUPLEX_FULL) ? 1 : 0);
  594. status_changed = 1;
  595. priv->old_duplex = phydev->duplex;
  596. }
  597. /* enable flow control if remote advertise it (trust phylib to
  598. * check that duplex is full */
  599. if (phydev->link && phydev->pause != priv->old_pause) {
  600. int rx_pause_en, tx_pause_en;
  601. if (phydev->pause) {
  602. /* pause was advertised by lpa and us */
  603. rx_pause_en = 1;
  604. tx_pause_en = 1;
  605. } else if (!priv->pause_auto) {
  606. /* pause setting overrided by user */
  607. rx_pause_en = priv->pause_rx;
  608. tx_pause_en = priv->pause_tx;
  609. } else {
  610. rx_pause_en = 0;
  611. tx_pause_en = 0;
  612. }
  613. bcm_enet_set_flow(priv, rx_pause_en, tx_pause_en);
  614. status_changed = 1;
  615. priv->old_pause = phydev->pause;
  616. }
  617. if (status_changed) {
  618. pr_info("%s: link %s", dev->name, phydev->link ?
  619. "UP" : "DOWN");
  620. if (phydev->link)
  621. pr_cont(" - %d/%s - flow control %s", phydev->speed,
  622. DUPLEX_FULL == phydev->duplex ? "full" : "half",
  623. phydev->pause == 1 ? "rx&tx" : "off");
  624. pr_cont("\n");
  625. }
  626. }
  627. /*
  628. * link changed callback (if phylib is not used)
  629. */
  630. static void bcm_enet_adjust_link(struct net_device *dev)
  631. {
  632. struct bcm_enet_priv *priv;
  633. priv = netdev_priv(dev);
  634. bcm_enet_set_duplex(priv, priv->force_duplex_full);
  635. bcm_enet_set_flow(priv, priv->pause_rx, priv->pause_tx);
  636. netif_carrier_on(dev);
  637. pr_info("%s: link forced UP - %d/%s - flow control %s/%s\n",
  638. dev->name,
  639. priv->force_speed_100 ? 100 : 10,
  640. priv->force_duplex_full ? "full" : "half",
  641. priv->pause_rx ? "rx" : "off",
  642. priv->pause_tx ? "tx" : "off");
  643. }
  644. /*
  645. * open callback, allocate dma rings & buffers and start rx operation
  646. */
  647. static int bcm_enet_open(struct net_device *dev)
  648. {
  649. struct bcm_enet_priv *priv;
  650. struct sockaddr addr;
  651. struct device *kdev;
  652. struct phy_device *phydev;
  653. int i, ret;
  654. unsigned int size;
  655. char phy_id[MII_BUS_ID_SIZE + 3];
  656. void *p;
  657. u32 val;
  658. priv = netdev_priv(dev);
  659. kdev = &priv->pdev->dev;
  660. if (priv->has_phy) {
  661. /* connect to PHY */
  662. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  663. priv->mac_id ? "1" : "0", priv->phy_id);
  664. phydev = phy_connect(dev, phy_id, &bcm_enet_adjust_phy_link, 0,
  665. PHY_INTERFACE_MODE_MII);
  666. if (IS_ERR(phydev)) {
  667. dev_err(kdev, "could not attach to PHY\n");
  668. return PTR_ERR(phydev);
  669. }
  670. /* mask with MAC supported features */
  671. phydev->supported &= (SUPPORTED_10baseT_Half |
  672. SUPPORTED_10baseT_Full |
  673. SUPPORTED_100baseT_Half |
  674. SUPPORTED_100baseT_Full |
  675. SUPPORTED_Autoneg |
  676. SUPPORTED_Pause |
  677. SUPPORTED_MII);
  678. phydev->advertising = phydev->supported;
  679. if (priv->pause_auto && priv->pause_rx && priv->pause_tx)
  680. phydev->advertising |= SUPPORTED_Pause;
  681. else
  682. phydev->advertising &= ~SUPPORTED_Pause;
  683. dev_info(kdev, "attached PHY at address %d [%s]\n",
  684. phydev->addr, phydev->drv->name);
  685. priv->old_link = 0;
  686. priv->old_duplex = -1;
  687. priv->old_pause = -1;
  688. priv->phydev = phydev;
  689. }
  690. /* mask all interrupts and request them */
  691. enet_writel(priv, 0, ENET_IRMASK_REG);
  692. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  693. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  694. ret = request_irq(dev->irq, bcm_enet_isr_mac, 0, dev->name, dev);
  695. if (ret)
  696. goto out_phy_disconnect;
  697. ret = request_irq(priv->irq_rx, bcm_enet_isr_dma,
  698. IRQF_SAMPLE_RANDOM | IRQF_DISABLED, dev->name, dev);
  699. if (ret)
  700. goto out_freeirq;
  701. ret = request_irq(priv->irq_tx, bcm_enet_isr_dma,
  702. IRQF_DISABLED, dev->name, dev);
  703. if (ret)
  704. goto out_freeirq_rx;
  705. /* initialize perfect match registers */
  706. for (i = 0; i < 4; i++) {
  707. enet_writel(priv, 0, ENET_PML_REG(i));
  708. enet_writel(priv, 0, ENET_PMH_REG(i));
  709. }
  710. /* write device mac address */
  711. memcpy(addr.sa_data, dev->dev_addr, ETH_ALEN);
  712. bcm_enet_set_mac_address(dev, &addr);
  713. /* allocate rx dma ring */
  714. size = priv->rx_ring_size * sizeof(struct bcm_enet_desc);
  715. p = dma_alloc_coherent(kdev, size, &priv->rx_desc_dma, GFP_KERNEL);
  716. if (!p) {
  717. dev_err(kdev, "cannot allocate rx ring %u\n", size);
  718. ret = -ENOMEM;
  719. goto out_freeirq_tx;
  720. }
  721. memset(p, 0, size);
  722. priv->rx_desc_alloc_size = size;
  723. priv->rx_desc_cpu = p;
  724. /* allocate tx dma ring */
  725. size = priv->tx_ring_size * sizeof(struct bcm_enet_desc);
  726. p = dma_alloc_coherent(kdev, size, &priv->tx_desc_dma, GFP_KERNEL);
  727. if (!p) {
  728. dev_err(kdev, "cannot allocate tx ring\n");
  729. ret = -ENOMEM;
  730. goto out_free_rx_ring;
  731. }
  732. memset(p, 0, size);
  733. priv->tx_desc_alloc_size = size;
  734. priv->tx_desc_cpu = p;
  735. priv->tx_skb = kzalloc(sizeof(struct sk_buff *) * priv->tx_ring_size,
  736. GFP_KERNEL);
  737. if (!priv->tx_skb) {
  738. dev_err(kdev, "cannot allocate rx skb queue\n");
  739. ret = -ENOMEM;
  740. goto out_free_tx_ring;
  741. }
  742. priv->tx_desc_count = priv->tx_ring_size;
  743. priv->tx_dirty_desc = 0;
  744. priv->tx_curr_desc = 0;
  745. spin_lock_init(&priv->tx_lock);
  746. /* init & fill rx ring with skbs */
  747. priv->rx_skb = kzalloc(sizeof(struct sk_buff *) * priv->rx_ring_size,
  748. GFP_KERNEL);
  749. if (!priv->rx_skb) {
  750. dev_err(kdev, "cannot allocate rx skb queue\n");
  751. ret = -ENOMEM;
  752. goto out_free_tx_skb;
  753. }
  754. priv->rx_desc_count = 0;
  755. priv->rx_dirty_desc = 0;
  756. priv->rx_curr_desc = 0;
  757. /* initialize flow control buffer allocation */
  758. enet_dma_writel(priv, ENETDMA_BUFALLOC_FORCE_MASK | 0,
  759. ENETDMA_BUFALLOC_REG(priv->rx_chan));
  760. if (bcm_enet_refill_rx(dev)) {
  761. dev_err(kdev, "cannot allocate rx skb queue\n");
  762. ret = -ENOMEM;
  763. goto out;
  764. }
  765. /* write rx & tx ring addresses */
  766. enet_dma_writel(priv, priv->rx_desc_dma,
  767. ENETDMA_RSTART_REG(priv->rx_chan));
  768. enet_dma_writel(priv, priv->tx_desc_dma,
  769. ENETDMA_RSTART_REG(priv->tx_chan));
  770. /* clear remaining state ram for rx & tx channel */
  771. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->rx_chan));
  772. enet_dma_writel(priv, 0, ENETDMA_SRAM2_REG(priv->tx_chan));
  773. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->rx_chan));
  774. enet_dma_writel(priv, 0, ENETDMA_SRAM3_REG(priv->tx_chan));
  775. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->rx_chan));
  776. enet_dma_writel(priv, 0, ENETDMA_SRAM4_REG(priv->tx_chan));
  777. /* set max rx/tx length */
  778. enet_writel(priv, priv->hw_mtu, ENET_RXMAXLEN_REG);
  779. enet_writel(priv, priv->hw_mtu, ENET_TXMAXLEN_REG);
  780. /* set dma maximum burst len */
  781. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  782. ENETDMA_MAXBURST_REG(priv->rx_chan));
  783. enet_dma_writel(priv, BCMENET_DMA_MAXBURST,
  784. ENETDMA_MAXBURST_REG(priv->tx_chan));
  785. /* set correct transmit fifo watermark */
  786. enet_writel(priv, BCMENET_TX_FIFO_TRESH, ENET_TXWMARK_REG);
  787. /* set flow control low/high threshold to 1/3 / 2/3 */
  788. val = priv->rx_ring_size / 3;
  789. enet_dma_writel(priv, val, ENETDMA_FLOWCL_REG(priv->rx_chan));
  790. val = (priv->rx_ring_size * 2) / 3;
  791. enet_dma_writel(priv, val, ENETDMA_FLOWCH_REG(priv->rx_chan));
  792. /* all set, enable mac and interrupts, start dma engine and
  793. * kick rx dma channel */
  794. wmb();
  795. enet_writel(priv, ENET_CTL_ENABLE_MASK, ENET_CTL_REG);
  796. enet_dma_writel(priv, ENETDMA_CFG_EN_MASK, ENETDMA_CFG_REG);
  797. enet_dma_writel(priv, ENETDMA_CHANCFG_EN_MASK,
  798. ENETDMA_CHANCFG_REG(priv->rx_chan));
  799. /* watch "mib counters about to overflow" interrupt */
  800. enet_writel(priv, ENET_IR_MIB, ENET_IR_REG);
  801. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  802. /* watch "packet transferred" interrupt in rx and tx */
  803. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  804. ENETDMA_IR_REG(priv->rx_chan));
  805. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  806. ENETDMA_IR_REG(priv->tx_chan));
  807. /* make sure we enable napi before rx interrupt */
  808. napi_enable(&priv->napi);
  809. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  810. ENETDMA_IRMASK_REG(priv->rx_chan));
  811. enet_dma_writel(priv, ENETDMA_IR_PKTDONE_MASK,
  812. ENETDMA_IRMASK_REG(priv->tx_chan));
  813. if (priv->has_phy)
  814. phy_start(priv->phydev);
  815. else
  816. bcm_enet_adjust_link(dev);
  817. netif_start_queue(dev);
  818. return 0;
  819. out:
  820. for (i = 0; i < priv->rx_ring_size; i++) {
  821. struct bcm_enet_desc *desc;
  822. if (!priv->rx_skb[i])
  823. continue;
  824. desc = &priv->rx_desc_cpu[i];
  825. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  826. DMA_FROM_DEVICE);
  827. kfree_skb(priv->rx_skb[i]);
  828. }
  829. kfree(priv->rx_skb);
  830. out_free_tx_skb:
  831. kfree(priv->tx_skb);
  832. out_free_tx_ring:
  833. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  834. priv->tx_desc_cpu, priv->tx_desc_dma);
  835. out_free_rx_ring:
  836. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  837. priv->rx_desc_cpu, priv->rx_desc_dma);
  838. out_freeirq_tx:
  839. free_irq(priv->irq_tx, dev);
  840. out_freeirq_rx:
  841. free_irq(priv->irq_rx, dev);
  842. out_freeirq:
  843. free_irq(dev->irq, dev);
  844. out_phy_disconnect:
  845. phy_disconnect(priv->phydev);
  846. return ret;
  847. }
  848. /*
  849. * disable mac
  850. */
  851. static void bcm_enet_disable_mac(struct bcm_enet_priv *priv)
  852. {
  853. int limit;
  854. u32 val;
  855. val = enet_readl(priv, ENET_CTL_REG);
  856. val |= ENET_CTL_DISABLE_MASK;
  857. enet_writel(priv, val, ENET_CTL_REG);
  858. limit = 1000;
  859. do {
  860. u32 val;
  861. val = enet_readl(priv, ENET_CTL_REG);
  862. if (!(val & ENET_CTL_DISABLE_MASK))
  863. break;
  864. udelay(1);
  865. } while (limit--);
  866. }
  867. /*
  868. * disable dma in given channel
  869. */
  870. static void bcm_enet_disable_dma(struct bcm_enet_priv *priv, int chan)
  871. {
  872. int limit;
  873. enet_dma_writel(priv, 0, ENETDMA_CHANCFG_REG(chan));
  874. limit = 1000;
  875. do {
  876. u32 val;
  877. val = enet_dma_readl(priv, ENETDMA_CHANCFG_REG(chan));
  878. if (!(val & ENETDMA_CHANCFG_EN_MASK))
  879. break;
  880. udelay(1);
  881. } while (limit--);
  882. }
  883. /*
  884. * stop callback
  885. */
  886. static int bcm_enet_stop(struct net_device *dev)
  887. {
  888. struct bcm_enet_priv *priv;
  889. struct device *kdev;
  890. int i;
  891. priv = netdev_priv(dev);
  892. kdev = &priv->pdev->dev;
  893. netif_stop_queue(dev);
  894. napi_disable(&priv->napi);
  895. if (priv->has_phy)
  896. phy_stop(priv->phydev);
  897. del_timer_sync(&priv->rx_timeout);
  898. /* mask all interrupts */
  899. enet_writel(priv, 0, ENET_IRMASK_REG);
  900. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->rx_chan));
  901. enet_dma_writel(priv, 0, ENETDMA_IRMASK_REG(priv->tx_chan));
  902. /* make sure no mib update is scheduled */
  903. flush_scheduled_work();
  904. /* disable dma & mac */
  905. bcm_enet_disable_dma(priv, priv->tx_chan);
  906. bcm_enet_disable_dma(priv, priv->rx_chan);
  907. bcm_enet_disable_mac(priv);
  908. /* force reclaim of all tx buffers */
  909. bcm_enet_tx_reclaim(dev, 1);
  910. /* free the rx skb ring */
  911. for (i = 0; i < priv->rx_ring_size; i++) {
  912. struct bcm_enet_desc *desc;
  913. if (!priv->rx_skb[i])
  914. continue;
  915. desc = &priv->rx_desc_cpu[i];
  916. dma_unmap_single(kdev, desc->address, priv->rx_skb_size,
  917. DMA_FROM_DEVICE);
  918. kfree_skb(priv->rx_skb[i]);
  919. }
  920. /* free remaining allocated memory */
  921. kfree(priv->rx_skb);
  922. kfree(priv->tx_skb);
  923. dma_free_coherent(kdev, priv->rx_desc_alloc_size,
  924. priv->rx_desc_cpu, priv->rx_desc_dma);
  925. dma_free_coherent(kdev, priv->tx_desc_alloc_size,
  926. priv->tx_desc_cpu, priv->tx_desc_dma);
  927. free_irq(priv->irq_tx, dev);
  928. free_irq(priv->irq_rx, dev);
  929. free_irq(dev->irq, dev);
  930. /* release phy */
  931. if (priv->has_phy) {
  932. phy_disconnect(priv->phydev);
  933. priv->phydev = NULL;
  934. }
  935. return 0;
  936. }
  937. /*
  938. * core request to return device rx/tx stats
  939. */
  940. static struct net_device_stats *bcm_enet_get_stats(struct net_device *dev)
  941. {
  942. struct bcm_enet_priv *priv;
  943. priv = netdev_priv(dev);
  944. return &priv->stats;
  945. }
  946. /*
  947. * ethtool callbacks
  948. */
  949. struct bcm_enet_stats {
  950. char stat_string[ETH_GSTRING_LEN];
  951. int sizeof_stat;
  952. int stat_offset;
  953. int mib_reg;
  954. };
  955. #define GEN_STAT(m) sizeof(((struct bcm_enet_priv *)0)->m), \
  956. offsetof(struct bcm_enet_priv, m)
  957. static const struct bcm_enet_stats bcm_enet_gstrings_stats[] = {
  958. { "rx_packets", GEN_STAT(stats.rx_packets), -1 },
  959. { "tx_packets", GEN_STAT(stats.tx_packets), -1 },
  960. { "rx_bytes", GEN_STAT(stats.rx_bytes), -1 },
  961. { "tx_bytes", GEN_STAT(stats.tx_bytes), -1 },
  962. { "rx_errors", GEN_STAT(stats.rx_errors), -1 },
  963. { "tx_errors", GEN_STAT(stats.tx_errors), -1 },
  964. { "rx_dropped", GEN_STAT(stats.rx_dropped), -1 },
  965. { "tx_dropped", GEN_STAT(stats.tx_dropped), -1 },
  966. { "rx_good_octets", GEN_STAT(mib.rx_gd_octets), ETH_MIB_RX_GD_OCTETS},
  967. { "rx_good_pkts", GEN_STAT(mib.rx_gd_pkts), ETH_MIB_RX_GD_PKTS },
  968. { "rx_broadcast", GEN_STAT(mib.rx_brdcast), ETH_MIB_RX_BRDCAST },
  969. { "rx_multicast", GEN_STAT(mib.rx_mult), ETH_MIB_RX_MULT },
  970. { "rx_64_octets", GEN_STAT(mib.rx_64), ETH_MIB_RX_64 },
  971. { "rx_65_127_oct", GEN_STAT(mib.rx_65_127), ETH_MIB_RX_65_127 },
  972. { "rx_128_255_oct", GEN_STAT(mib.rx_128_255), ETH_MIB_RX_128_255 },
  973. { "rx_256_511_oct", GEN_STAT(mib.rx_256_511), ETH_MIB_RX_256_511 },
  974. { "rx_512_1023_oct", GEN_STAT(mib.rx_512_1023), ETH_MIB_RX_512_1023 },
  975. { "rx_1024_max_oct", GEN_STAT(mib.rx_1024_max), ETH_MIB_RX_1024_MAX },
  976. { "rx_jabber", GEN_STAT(mib.rx_jab), ETH_MIB_RX_JAB },
  977. { "rx_oversize", GEN_STAT(mib.rx_ovr), ETH_MIB_RX_OVR },
  978. { "rx_fragment", GEN_STAT(mib.rx_frag), ETH_MIB_RX_FRAG },
  979. { "rx_dropped", GEN_STAT(mib.rx_drop), ETH_MIB_RX_DROP },
  980. { "rx_crc_align", GEN_STAT(mib.rx_crc_align), ETH_MIB_RX_CRC_ALIGN },
  981. { "rx_undersize", GEN_STAT(mib.rx_und), ETH_MIB_RX_UND },
  982. { "rx_crc", GEN_STAT(mib.rx_crc), ETH_MIB_RX_CRC },
  983. { "rx_align", GEN_STAT(mib.rx_align), ETH_MIB_RX_ALIGN },
  984. { "rx_symbol_error", GEN_STAT(mib.rx_sym), ETH_MIB_RX_SYM },
  985. { "rx_pause", GEN_STAT(mib.rx_pause), ETH_MIB_RX_PAUSE },
  986. { "rx_control", GEN_STAT(mib.rx_cntrl), ETH_MIB_RX_CNTRL },
  987. { "tx_good_octets", GEN_STAT(mib.tx_gd_octets), ETH_MIB_TX_GD_OCTETS },
  988. { "tx_good_pkts", GEN_STAT(mib.tx_gd_pkts), ETH_MIB_TX_GD_PKTS },
  989. { "tx_broadcast", GEN_STAT(mib.tx_brdcast), ETH_MIB_TX_BRDCAST },
  990. { "tx_multicast", GEN_STAT(mib.tx_mult), ETH_MIB_TX_MULT },
  991. { "tx_64_oct", GEN_STAT(mib.tx_64), ETH_MIB_TX_64 },
  992. { "tx_65_127_oct", GEN_STAT(mib.tx_65_127), ETH_MIB_TX_65_127 },
  993. { "tx_128_255_oct", GEN_STAT(mib.tx_128_255), ETH_MIB_TX_128_255 },
  994. { "tx_256_511_oct", GEN_STAT(mib.tx_256_511), ETH_MIB_TX_256_511 },
  995. { "tx_512_1023_oct", GEN_STAT(mib.tx_512_1023), ETH_MIB_TX_512_1023},
  996. { "tx_1024_max_oct", GEN_STAT(mib.tx_1024_max), ETH_MIB_TX_1024_MAX },
  997. { "tx_jabber", GEN_STAT(mib.tx_jab), ETH_MIB_TX_JAB },
  998. { "tx_oversize", GEN_STAT(mib.tx_ovr), ETH_MIB_TX_OVR },
  999. { "tx_fragment", GEN_STAT(mib.tx_frag), ETH_MIB_TX_FRAG },
  1000. { "tx_underrun", GEN_STAT(mib.tx_underrun), ETH_MIB_TX_UNDERRUN },
  1001. { "tx_collisions", GEN_STAT(mib.tx_col), ETH_MIB_TX_COL },
  1002. { "tx_single_collision", GEN_STAT(mib.tx_1_col), ETH_MIB_TX_1_COL },
  1003. { "tx_multiple_collision", GEN_STAT(mib.tx_m_col), ETH_MIB_TX_M_COL },
  1004. { "tx_excess_collision", GEN_STAT(mib.tx_ex_col), ETH_MIB_TX_EX_COL },
  1005. { "tx_late_collision", GEN_STAT(mib.tx_late), ETH_MIB_TX_LATE },
  1006. { "tx_deferred", GEN_STAT(mib.tx_def), ETH_MIB_TX_DEF },
  1007. { "tx_carrier_sense", GEN_STAT(mib.tx_crs), ETH_MIB_TX_CRS },
  1008. { "tx_pause", GEN_STAT(mib.tx_pause), ETH_MIB_TX_PAUSE },
  1009. };
  1010. #define BCM_ENET_STATS_LEN \
  1011. (sizeof(bcm_enet_gstrings_stats) / sizeof(struct bcm_enet_stats))
  1012. static const u32 unused_mib_regs[] = {
  1013. ETH_MIB_TX_ALL_OCTETS,
  1014. ETH_MIB_TX_ALL_PKTS,
  1015. ETH_MIB_RX_ALL_OCTETS,
  1016. ETH_MIB_RX_ALL_PKTS,
  1017. };
  1018. static void bcm_enet_get_drvinfo(struct net_device *netdev,
  1019. struct ethtool_drvinfo *drvinfo)
  1020. {
  1021. strncpy(drvinfo->driver, bcm_enet_driver_name, 32);
  1022. strncpy(drvinfo->version, bcm_enet_driver_version, 32);
  1023. strncpy(drvinfo->fw_version, "N/A", 32);
  1024. strncpy(drvinfo->bus_info, "bcm63xx", 32);
  1025. drvinfo->n_stats = BCM_ENET_STATS_LEN;
  1026. }
  1027. static int bcm_enet_get_stats_count(struct net_device *netdev)
  1028. {
  1029. return BCM_ENET_STATS_LEN;
  1030. }
  1031. static void bcm_enet_get_strings(struct net_device *netdev,
  1032. u32 stringset, u8 *data)
  1033. {
  1034. int i;
  1035. switch (stringset) {
  1036. case ETH_SS_STATS:
  1037. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1038. memcpy(data + i * ETH_GSTRING_LEN,
  1039. bcm_enet_gstrings_stats[i].stat_string,
  1040. ETH_GSTRING_LEN);
  1041. }
  1042. break;
  1043. }
  1044. }
  1045. static void update_mib_counters(struct bcm_enet_priv *priv)
  1046. {
  1047. int i;
  1048. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1049. const struct bcm_enet_stats *s;
  1050. u32 val;
  1051. char *p;
  1052. s = &bcm_enet_gstrings_stats[i];
  1053. if (s->mib_reg == -1)
  1054. continue;
  1055. val = enet_readl(priv, ENET_MIB_REG(s->mib_reg));
  1056. p = (char *)priv + s->stat_offset;
  1057. if (s->sizeof_stat == sizeof(u64))
  1058. *(u64 *)p += val;
  1059. else
  1060. *(u32 *)p += val;
  1061. }
  1062. /* also empty unused mib counters to make sure mib counter
  1063. * overflow interrupt is cleared */
  1064. for (i = 0; i < ARRAY_SIZE(unused_mib_regs); i++)
  1065. (void)enet_readl(priv, ENET_MIB_REG(unused_mib_regs[i]));
  1066. }
  1067. static void bcm_enet_update_mib_counters_defer(struct work_struct *t)
  1068. {
  1069. struct bcm_enet_priv *priv;
  1070. priv = container_of(t, struct bcm_enet_priv, mib_update_task);
  1071. mutex_lock(&priv->mib_update_lock);
  1072. update_mib_counters(priv);
  1073. mutex_unlock(&priv->mib_update_lock);
  1074. /* reenable mib interrupt */
  1075. if (netif_running(priv->net_dev))
  1076. enet_writel(priv, ENET_IR_MIB, ENET_IRMASK_REG);
  1077. }
  1078. static void bcm_enet_get_ethtool_stats(struct net_device *netdev,
  1079. struct ethtool_stats *stats,
  1080. u64 *data)
  1081. {
  1082. struct bcm_enet_priv *priv;
  1083. int i;
  1084. priv = netdev_priv(netdev);
  1085. mutex_lock(&priv->mib_update_lock);
  1086. update_mib_counters(priv);
  1087. for (i = 0; i < BCM_ENET_STATS_LEN; i++) {
  1088. const struct bcm_enet_stats *s;
  1089. char *p;
  1090. s = &bcm_enet_gstrings_stats[i];
  1091. p = (char *)priv + s->stat_offset;
  1092. data[i] = (s->sizeof_stat == sizeof(u64)) ?
  1093. *(u64 *)p : *(u32 *)p;
  1094. }
  1095. mutex_unlock(&priv->mib_update_lock);
  1096. }
  1097. static int bcm_enet_get_settings(struct net_device *dev,
  1098. struct ethtool_cmd *cmd)
  1099. {
  1100. struct bcm_enet_priv *priv;
  1101. priv = netdev_priv(dev);
  1102. cmd->maxrxpkt = 0;
  1103. cmd->maxtxpkt = 0;
  1104. if (priv->has_phy) {
  1105. if (!priv->phydev)
  1106. return -ENODEV;
  1107. return phy_ethtool_gset(priv->phydev, cmd);
  1108. } else {
  1109. cmd->autoneg = 0;
  1110. cmd->speed = (priv->force_speed_100) ? SPEED_100 : SPEED_10;
  1111. cmd->duplex = (priv->force_duplex_full) ?
  1112. DUPLEX_FULL : DUPLEX_HALF;
  1113. cmd->supported = ADVERTISED_10baseT_Half |
  1114. ADVERTISED_10baseT_Full |
  1115. ADVERTISED_100baseT_Half |
  1116. ADVERTISED_100baseT_Full;
  1117. cmd->advertising = 0;
  1118. cmd->port = PORT_MII;
  1119. cmd->transceiver = XCVR_EXTERNAL;
  1120. }
  1121. return 0;
  1122. }
  1123. static int bcm_enet_set_settings(struct net_device *dev,
  1124. struct ethtool_cmd *cmd)
  1125. {
  1126. struct bcm_enet_priv *priv;
  1127. priv = netdev_priv(dev);
  1128. if (priv->has_phy) {
  1129. if (!priv->phydev)
  1130. return -ENODEV;
  1131. return phy_ethtool_sset(priv->phydev, cmd);
  1132. } else {
  1133. if (cmd->autoneg ||
  1134. (cmd->speed != SPEED_100 && cmd->speed != SPEED_10) ||
  1135. cmd->port != PORT_MII)
  1136. return -EINVAL;
  1137. priv->force_speed_100 = (cmd->speed == SPEED_100) ? 1 : 0;
  1138. priv->force_duplex_full = (cmd->duplex == DUPLEX_FULL) ? 1 : 0;
  1139. if (netif_running(dev))
  1140. bcm_enet_adjust_link(dev);
  1141. return 0;
  1142. }
  1143. }
  1144. static void bcm_enet_get_ringparam(struct net_device *dev,
  1145. struct ethtool_ringparam *ering)
  1146. {
  1147. struct bcm_enet_priv *priv;
  1148. priv = netdev_priv(dev);
  1149. /* rx/tx ring is actually only limited by memory */
  1150. ering->rx_max_pending = 8192;
  1151. ering->tx_max_pending = 8192;
  1152. ering->rx_mini_max_pending = 0;
  1153. ering->rx_jumbo_max_pending = 0;
  1154. ering->rx_pending = priv->rx_ring_size;
  1155. ering->tx_pending = priv->tx_ring_size;
  1156. }
  1157. static int bcm_enet_set_ringparam(struct net_device *dev,
  1158. struct ethtool_ringparam *ering)
  1159. {
  1160. struct bcm_enet_priv *priv;
  1161. int was_running;
  1162. priv = netdev_priv(dev);
  1163. was_running = 0;
  1164. if (netif_running(dev)) {
  1165. bcm_enet_stop(dev);
  1166. was_running = 1;
  1167. }
  1168. priv->rx_ring_size = ering->rx_pending;
  1169. priv->tx_ring_size = ering->tx_pending;
  1170. if (was_running) {
  1171. int err;
  1172. err = bcm_enet_open(dev);
  1173. if (err)
  1174. dev_close(dev);
  1175. else
  1176. bcm_enet_set_multicast_list(dev);
  1177. }
  1178. return 0;
  1179. }
  1180. static void bcm_enet_get_pauseparam(struct net_device *dev,
  1181. struct ethtool_pauseparam *ecmd)
  1182. {
  1183. struct bcm_enet_priv *priv;
  1184. priv = netdev_priv(dev);
  1185. ecmd->autoneg = priv->pause_auto;
  1186. ecmd->rx_pause = priv->pause_rx;
  1187. ecmd->tx_pause = priv->pause_tx;
  1188. }
  1189. static int bcm_enet_set_pauseparam(struct net_device *dev,
  1190. struct ethtool_pauseparam *ecmd)
  1191. {
  1192. struct bcm_enet_priv *priv;
  1193. priv = netdev_priv(dev);
  1194. if (priv->has_phy) {
  1195. if (ecmd->autoneg && (ecmd->rx_pause != ecmd->tx_pause)) {
  1196. /* asymetric pause mode not supported,
  1197. * actually possible but integrated PHY has RO
  1198. * asym_pause bit */
  1199. return -EINVAL;
  1200. }
  1201. } else {
  1202. /* no pause autoneg on direct mii connection */
  1203. if (ecmd->autoneg)
  1204. return -EINVAL;
  1205. }
  1206. priv->pause_auto = ecmd->autoneg;
  1207. priv->pause_rx = ecmd->rx_pause;
  1208. priv->pause_tx = ecmd->tx_pause;
  1209. return 0;
  1210. }
  1211. static struct ethtool_ops bcm_enet_ethtool_ops = {
  1212. .get_strings = bcm_enet_get_strings,
  1213. .get_stats_count = bcm_enet_get_stats_count,
  1214. .get_ethtool_stats = bcm_enet_get_ethtool_stats,
  1215. .get_settings = bcm_enet_get_settings,
  1216. .set_settings = bcm_enet_set_settings,
  1217. .get_drvinfo = bcm_enet_get_drvinfo,
  1218. .get_link = ethtool_op_get_link,
  1219. .get_ringparam = bcm_enet_get_ringparam,
  1220. .set_ringparam = bcm_enet_set_ringparam,
  1221. .get_pauseparam = bcm_enet_get_pauseparam,
  1222. .set_pauseparam = bcm_enet_set_pauseparam,
  1223. };
  1224. static int bcm_enet_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1225. {
  1226. struct bcm_enet_priv *priv;
  1227. priv = netdev_priv(dev);
  1228. if (priv->has_phy) {
  1229. if (!priv->phydev)
  1230. return -ENODEV;
  1231. return phy_mii_ioctl(priv->phydev, if_mii(rq), cmd);
  1232. } else {
  1233. struct mii_if_info mii;
  1234. mii.dev = dev;
  1235. mii.mdio_read = bcm_enet_mdio_read_mii;
  1236. mii.mdio_write = bcm_enet_mdio_write_mii;
  1237. mii.phy_id = 0;
  1238. mii.phy_id_mask = 0x3f;
  1239. mii.reg_num_mask = 0x1f;
  1240. return generic_mii_ioctl(&mii, if_mii(rq), cmd, NULL);
  1241. }
  1242. }
  1243. /*
  1244. * calculate actual hardware mtu
  1245. */
  1246. static int compute_hw_mtu(struct bcm_enet_priv *priv, int mtu)
  1247. {
  1248. int actual_mtu;
  1249. actual_mtu = mtu;
  1250. /* add ethernet header + vlan tag size */
  1251. actual_mtu += VLAN_ETH_HLEN;
  1252. if (actual_mtu < 64 || actual_mtu > BCMENET_MAX_MTU)
  1253. return -EINVAL;
  1254. /*
  1255. * setup maximum size before we get overflow mark in
  1256. * descriptor, note that this will not prevent reception of
  1257. * big frames, they will be split into multiple buffers
  1258. * anyway
  1259. */
  1260. priv->hw_mtu = actual_mtu;
  1261. /*
  1262. * align rx buffer size to dma burst len, account FCS since
  1263. * it's appended
  1264. */
  1265. priv->rx_skb_size = ALIGN(actual_mtu + ETH_FCS_LEN,
  1266. BCMENET_DMA_MAXBURST * 4);
  1267. return 0;
  1268. }
  1269. /*
  1270. * adjust mtu, can't be called while device is running
  1271. */
  1272. static int bcm_enet_change_mtu(struct net_device *dev, int new_mtu)
  1273. {
  1274. int ret;
  1275. if (netif_running(dev))
  1276. return -EBUSY;
  1277. ret = compute_hw_mtu(netdev_priv(dev), new_mtu);
  1278. if (ret)
  1279. return ret;
  1280. dev->mtu = new_mtu;
  1281. return 0;
  1282. }
  1283. /*
  1284. * preinit hardware to allow mii operation while device is down
  1285. */
  1286. static void bcm_enet_hw_preinit(struct bcm_enet_priv *priv)
  1287. {
  1288. u32 val;
  1289. int limit;
  1290. /* make sure mac is disabled */
  1291. bcm_enet_disable_mac(priv);
  1292. /* soft reset mac */
  1293. val = ENET_CTL_SRESET_MASK;
  1294. enet_writel(priv, val, ENET_CTL_REG);
  1295. wmb();
  1296. limit = 1000;
  1297. do {
  1298. val = enet_readl(priv, ENET_CTL_REG);
  1299. if (!(val & ENET_CTL_SRESET_MASK))
  1300. break;
  1301. udelay(1);
  1302. } while (limit--);
  1303. /* select correct mii interface */
  1304. val = enet_readl(priv, ENET_CTL_REG);
  1305. if (priv->use_external_mii)
  1306. val |= ENET_CTL_EPHYSEL_MASK;
  1307. else
  1308. val &= ~ENET_CTL_EPHYSEL_MASK;
  1309. enet_writel(priv, val, ENET_CTL_REG);
  1310. /* turn on mdc clock */
  1311. enet_writel(priv, (0x1f << ENET_MIISC_MDCFREQDIV_SHIFT) |
  1312. ENET_MIISC_PREAMBLEEN_MASK, ENET_MIISC_REG);
  1313. /* set mib counters to self-clear when read */
  1314. val = enet_readl(priv, ENET_MIBCTL_REG);
  1315. val |= ENET_MIBCTL_RDCLEAR_MASK;
  1316. enet_writel(priv, val, ENET_MIBCTL_REG);
  1317. }
  1318. static const struct net_device_ops bcm_enet_ops = {
  1319. .ndo_open = bcm_enet_open,
  1320. .ndo_stop = bcm_enet_stop,
  1321. .ndo_start_xmit = bcm_enet_start_xmit,
  1322. .ndo_get_stats = bcm_enet_get_stats,
  1323. .ndo_set_mac_address = bcm_enet_set_mac_address,
  1324. .ndo_set_multicast_list = bcm_enet_set_multicast_list,
  1325. .ndo_do_ioctl = bcm_enet_ioctl,
  1326. .ndo_change_mtu = bcm_enet_change_mtu,
  1327. #ifdef CONFIG_NET_POLL_CONTROLLER
  1328. .ndo_poll_controller = bcm_enet_netpoll,
  1329. #endif
  1330. };
  1331. /*
  1332. * allocate netdevice, request register memory and register device.
  1333. */
  1334. static int __devinit bcm_enet_probe(struct platform_device *pdev)
  1335. {
  1336. struct bcm_enet_priv *priv;
  1337. struct net_device *dev;
  1338. struct bcm63xx_enet_platform_data *pd;
  1339. struct resource *res_mem, *res_irq, *res_irq_rx, *res_irq_tx;
  1340. struct mii_bus *bus;
  1341. const char *clk_name;
  1342. unsigned int iomem_size;
  1343. int i, ret;
  1344. /* stop if shared driver failed, assume driver->probe will be
  1345. * called in the same order we register devices (correct ?) */
  1346. if (!bcm_enet_shared_base)
  1347. return -ENODEV;
  1348. res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1349. res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1350. res_irq_rx = platform_get_resource(pdev, IORESOURCE_IRQ, 1);
  1351. res_irq_tx = platform_get_resource(pdev, IORESOURCE_IRQ, 2);
  1352. if (!res_mem || !res_irq || !res_irq_rx || !res_irq_tx)
  1353. return -ENODEV;
  1354. ret = 0;
  1355. dev = alloc_etherdev(sizeof(*priv));
  1356. if (!dev)
  1357. return -ENOMEM;
  1358. priv = netdev_priv(dev);
  1359. memset(priv, 0, sizeof(*priv));
  1360. ret = compute_hw_mtu(priv, dev->mtu);
  1361. if (ret)
  1362. goto out;
  1363. iomem_size = res_mem->end - res_mem->start + 1;
  1364. if (!request_mem_region(res_mem->start, iomem_size, "bcm63xx_enet")) {
  1365. ret = -EBUSY;
  1366. goto out;
  1367. }
  1368. priv->base = ioremap(res_mem->start, iomem_size);
  1369. if (priv->base == NULL) {
  1370. ret = -ENOMEM;
  1371. goto out_release_mem;
  1372. }
  1373. dev->irq = priv->irq = res_irq->start;
  1374. priv->irq_rx = res_irq_rx->start;
  1375. priv->irq_tx = res_irq_tx->start;
  1376. priv->mac_id = pdev->id;
  1377. /* get rx & tx dma channel id for this mac */
  1378. if (priv->mac_id == 0) {
  1379. priv->rx_chan = 0;
  1380. priv->tx_chan = 1;
  1381. clk_name = "enet0";
  1382. } else {
  1383. priv->rx_chan = 2;
  1384. priv->tx_chan = 3;
  1385. clk_name = "enet1";
  1386. }
  1387. priv->mac_clk = clk_get(&pdev->dev, clk_name);
  1388. if (IS_ERR(priv->mac_clk)) {
  1389. ret = PTR_ERR(priv->mac_clk);
  1390. goto out_unmap;
  1391. }
  1392. clk_enable(priv->mac_clk);
  1393. /* initialize default and fetch platform data */
  1394. priv->rx_ring_size = BCMENET_DEF_RX_DESC;
  1395. priv->tx_ring_size = BCMENET_DEF_TX_DESC;
  1396. pd = pdev->dev.platform_data;
  1397. if (pd) {
  1398. memcpy(dev->dev_addr, pd->mac_addr, ETH_ALEN);
  1399. priv->has_phy = pd->has_phy;
  1400. priv->phy_id = pd->phy_id;
  1401. priv->has_phy_interrupt = pd->has_phy_interrupt;
  1402. priv->phy_interrupt = pd->phy_interrupt;
  1403. priv->use_external_mii = !pd->use_internal_phy;
  1404. priv->pause_auto = pd->pause_auto;
  1405. priv->pause_rx = pd->pause_rx;
  1406. priv->pause_tx = pd->pause_tx;
  1407. priv->force_duplex_full = pd->force_duplex_full;
  1408. priv->force_speed_100 = pd->force_speed_100;
  1409. }
  1410. if (priv->mac_id == 0 && priv->has_phy && !priv->use_external_mii) {
  1411. /* using internal PHY, enable clock */
  1412. priv->phy_clk = clk_get(&pdev->dev, "ephy");
  1413. if (IS_ERR(priv->phy_clk)) {
  1414. ret = PTR_ERR(priv->phy_clk);
  1415. priv->phy_clk = NULL;
  1416. goto out_put_clk_mac;
  1417. }
  1418. clk_enable(priv->phy_clk);
  1419. }
  1420. /* do minimal hardware init to be able to probe mii bus */
  1421. bcm_enet_hw_preinit(priv);
  1422. /* MII bus registration */
  1423. if (priv->has_phy) {
  1424. priv->mii_bus = mdiobus_alloc();
  1425. if (!priv->mii_bus) {
  1426. ret = -ENOMEM;
  1427. goto out_uninit_hw;
  1428. }
  1429. bus = priv->mii_bus;
  1430. bus->name = "bcm63xx_enet MII bus";
  1431. bus->parent = &pdev->dev;
  1432. bus->priv = priv;
  1433. bus->read = bcm_enet_mdio_read_phylib;
  1434. bus->write = bcm_enet_mdio_write_phylib;
  1435. sprintf(bus->id, "%d", priv->mac_id);
  1436. /* only probe bus where we think the PHY is, because
  1437. * the mdio read operation return 0 instead of 0xffff
  1438. * if a slave is not present on hw */
  1439. bus->phy_mask = ~(1 << priv->phy_id);
  1440. bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  1441. if (!bus->irq) {
  1442. ret = -ENOMEM;
  1443. goto out_free_mdio;
  1444. }
  1445. if (priv->has_phy_interrupt)
  1446. bus->irq[priv->phy_id] = priv->phy_interrupt;
  1447. else
  1448. bus->irq[priv->phy_id] = PHY_POLL;
  1449. ret = mdiobus_register(bus);
  1450. if (ret) {
  1451. dev_err(&pdev->dev, "unable to register mdio bus\n");
  1452. goto out_free_mdio;
  1453. }
  1454. } else {
  1455. /* run platform code to initialize PHY device */
  1456. if (pd->mii_config &&
  1457. pd->mii_config(dev, 1, bcm_enet_mdio_read_mii,
  1458. bcm_enet_mdio_write_mii)) {
  1459. dev_err(&pdev->dev, "unable to configure mdio bus\n");
  1460. goto out_uninit_hw;
  1461. }
  1462. }
  1463. spin_lock_init(&priv->rx_lock);
  1464. /* init rx timeout (used for oom) */
  1465. init_timer(&priv->rx_timeout);
  1466. priv->rx_timeout.function = bcm_enet_refill_rx_timer;
  1467. priv->rx_timeout.data = (unsigned long)dev;
  1468. /* init the mib update lock&work */
  1469. mutex_init(&priv->mib_update_lock);
  1470. INIT_WORK(&priv->mib_update_task, bcm_enet_update_mib_counters_defer);
  1471. /* zero mib counters */
  1472. for (i = 0; i < ENET_MIB_REG_COUNT; i++)
  1473. enet_writel(priv, 0, ENET_MIB_REG(i));
  1474. /* register netdevice */
  1475. dev->netdev_ops = &bcm_enet_ops;
  1476. netif_napi_add(dev, &priv->napi, bcm_enet_poll, 16);
  1477. SET_ETHTOOL_OPS(dev, &bcm_enet_ethtool_ops);
  1478. SET_NETDEV_DEV(dev, &pdev->dev);
  1479. ret = register_netdev(dev);
  1480. if (ret)
  1481. goto out_unregister_mdio;
  1482. netif_carrier_off(dev);
  1483. platform_set_drvdata(pdev, dev);
  1484. priv->pdev = pdev;
  1485. priv->net_dev = dev;
  1486. return 0;
  1487. out_unregister_mdio:
  1488. if (priv->mii_bus) {
  1489. mdiobus_unregister(priv->mii_bus);
  1490. kfree(priv->mii_bus->irq);
  1491. }
  1492. out_free_mdio:
  1493. if (priv->mii_bus)
  1494. mdiobus_free(priv->mii_bus);
  1495. out_uninit_hw:
  1496. /* turn off mdc clock */
  1497. enet_writel(priv, 0, ENET_MIISC_REG);
  1498. if (priv->phy_clk) {
  1499. clk_disable(priv->phy_clk);
  1500. clk_put(priv->phy_clk);
  1501. }
  1502. out_put_clk_mac:
  1503. clk_disable(priv->mac_clk);
  1504. clk_put(priv->mac_clk);
  1505. out_unmap:
  1506. iounmap(priv->base);
  1507. out_release_mem:
  1508. release_mem_region(res_mem->start, iomem_size);
  1509. out:
  1510. free_netdev(dev);
  1511. return ret;
  1512. }
  1513. /*
  1514. * exit func, stops hardware and unregisters netdevice
  1515. */
  1516. static int __devexit bcm_enet_remove(struct platform_device *pdev)
  1517. {
  1518. struct bcm_enet_priv *priv;
  1519. struct net_device *dev;
  1520. struct resource *res;
  1521. /* stop netdevice */
  1522. dev = platform_get_drvdata(pdev);
  1523. priv = netdev_priv(dev);
  1524. unregister_netdev(dev);
  1525. /* turn off mdc clock */
  1526. enet_writel(priv, 0, ENET_MIISC_REG);
  1527. if (priv->has_phy) {
  1528. mdiobus_unregister(priv->mii_bus);
  1529. kfree(priv->mii_bus->irq);
  1530. mdiobus_free(priv->mii_bus);
  1531. } else {
  1532. struct bcm63xx_enet_platform_data *pd;
  1533. pd = pdev->dev.platform_data;
  1534. if (pd && pd->mii_config)
  1535. pd->mii_config(dev, 0, bcm_enet_mdio_read_mii,
  1536. bcm_enet_mdio_write_mii);
  1537. }
  1538. /* release device resources */
  1539. iounmap(priv->base);
  1540. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1541. release_mem_region(res->start, res->end - res->start + 1);
  1542. /* disable hw block clocks */
  1543. if (priv->phy_clk) {
  1544. clk_disable(priv->phy_clk);
  1545. clk_put(priv->phy_clk);
  1546. }
  1547. clk_disable(priv->mac_clk);
  1548. clk_put(priv->mac_clk);
  1549. platform_set_drvdata(pdev, NULL);
  1550. free_netdev(dev);
  1551. return 0;
  1552. }
  1553. struct platform_driver bcm63xx_enet_driver = {
  1554. .probe = bcm_enet_probe,
  1555. .remove = __devexit_p(bcm_enet_remove),
  1556. .driver = {
  1557. .name = "bcm63xx_enet",
  1558. .owner = THIS_MODULE,
  1559. },
  1560. };
  1561. /*
  1562. * reserve & remap memory space shared between all macs
  1563. */
  1564. static int __devinit bcm_enet_shared_probe(struct platform_device *pdev)
  1565. {
  1566. struct resource *res;
  1567. unsigned int iomem_size;
  1568. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1569. if (!res)
  1570. return -ENODEV;
  1571. iomem_size = res->end - res->start + 1;
  1572. if (!request_mem_region(res->start, iomem_size, "bcm63xx_enet_dma"))
  1573. return -EBUSY;
  1574. bcm_enet_shared_base = ioremap(res->start, iomem_size);
  1575. if (!bcm_enet_shared_base) {
  1576. release_mem_region(res->start, iomem_size);
  1577. return -ENOMEM;
  1578. }
  1579. return 0;
  1580. }
  1581. static int __devexit bcm_enet_shared_remove(struct platform_device *pdev)
  1582. {
  1583. struct resource *res;
  1584. iounmap(bcm_enet_shared_base);
  1585. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1586. release_mem_region(res->start, res->end - res->start + 1);
  1587. return 0;
  1588. }
  1589. /*
  1590. * this "shared" driver is needed because both macs share a single
  1591. * address space
  1592. */
  1593. struct platform_driver bcm63xx_enet_shared_driver = {
  1594. .probe = bcm_enet_shared_probe,
  1595. .remove = __devexit_p(bcm_enet_shared_remove),
  1596. .driver = {
  1597. .name = "bcm63xx_enet_shared",
  1598. .owner = THIS_MODULE,
  1599. },
  1600. };
  1601. /*
  1602. * entry point
  1603. */
  1604. static int __init bcm_enet_init(void)
  1605. {
  1606. int ret;
  1607. ret = platform_driver_register(&bcm63xx_enet_shared_driver);
  1608. if (ret)
  1609. return ret;
  1610. ret = platform_driver_register(&bcm63xx_enet_driver);
  1611. if (ret)
  1612. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1613. return ret;
  1614. }
  1615. static void __exit bcm_enet_exit(void)
  1616. {
  1617. platform_driver_unregister(&bcm63xx_enet_driver);
  1618. platform_driver_unregister(&bcm63xx_enet_shared_driver);
  1619. }
  1620. module_init(bcm_enet_init);
  1621. module_exit(bcm_enet_exit);
  1622. MODULE_DESCRIPTION("BCM63xx internal ethernet mac driver");
  1623. MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
  1624. MODULE_LICENSE("GPL");