atl1.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <asm/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, \
  82. Chris Snook <csnook@redhat.com>, Jay Cliburn <jcliburn@gmail.com>");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(ATLX_DRIVER_VERSION);
  85. /* Temporary hack for merging atl1 and atl2 */
  86. #include "atlx.c"
  87. /*
  88. * This is the only thing that needs to be changed to adjust the
  89. * maximum number of ports that the driver can manage.
  90. */
  91. #define ATL1_MAX_NIC 4
  92. #define OPTION_UNSET -1
  93. #define OPTION_DISABLED 0
  94. #define OPTION_ENABLED 1
  95. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  96. /*
  97. * Interrupt Moderate Timer in units of 2 us
  98. *
  99. * Valid Range: 10-65535
  100. *
  101. * Default Value: 100 (200us)
  102. */
  103. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  104. static unsigned int num_int_mod_timer;
  105. module_param_array_named(int_mod_timer, int_mod_timer, int,
  106. &num_int_mod_timer, 0);
  107. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  108. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  109. #define MAX_INT_MOD_CNT 65000
  110. #define MIN_INT_MOD_CNT 50
  111. struct atl1_option {
  112. enum { enable_option, range_option, list_option } type;
  113. char *name;
  114. char *err;
  115. int def;
  116. union {
  117. struct { /* range_option info */
  118. int min;
  119. int max;
  120. } r;
  121. struct { /* list_option info */
  122. int nr;
  123. struct atl1_opt_list {
  124. int i;
  125. char *str;
  126. } *p;
  127. } l;
  128. } arg;
  129. };
  130. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  131. struct pci_dev *pdev)
  132. {
  133. if (*value == OPTION_UNSET) {
  134. *value = opt->def;
  135. return 0;
  136. }
  137. switch (opt->type) {
  138. case enable_option:
  139. switch (*value) {
  140. case OPTION_ENABLED:
  141. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  142. return 0;
  143. case OPTION_DISABLED:
  144. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  145. return 0;
  146. }
  147. break;
  148. case range_option:
  149. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  150. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  151. *value);
  152. return 0;
  153. }
  154. break;
  155. case list_option:{
  156. int i;
  157. struct atl1_opt_list *ent;
  158. for (i = 0; i < opt->arg.l.nr; i++) {
  159. ent = &opt->arg.l.p[i];
  160. if (*value == ent->i) {
  161. if (ent->str[0] != '\0')
  162. dev_info(&pdev->dev, "%s\n",
  163. ent->str);
  164. return 0;
  165. }
  166. }
  167. }
  168. break;
  169. default:
  170. break;
  171. }
  172. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  173. opt->name, *value, opt->err);
  174. *value = opt->def;
  175. return -1;
  176. }
  177. /*
  178. * atl1_check_options - Range Checking for Command Line Parameters
  179. * @adapter: board private structure
  180. *
  181. * This routine checks all command line parameters for valid user
  182. * input. If an invalid value is given, or if no user specified
  183. * value exists, a default value is used. The final value is stored
  184. * in a variable in the adapter structure.
  185. */
  186. static void __devinit atl1_check_options(struct atl1_adapter *adapter)
  187. {
  188. struct pci_dev *pdev = adapter->pdev;
  189. int bd = adapter->bd_number;
  190. if (bd >= ATL1_MAX_NIC) {
  191. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  192. dev_notice(&pdev->dev, "using defaults for all values\n");
  193. }
  194. { /* Interrupt Moderate Timer */
  195. struct atl1_option opt = {
  196. .type = range_option,
  197. .name = "Interrupt Moderator Timer",
  198. .err = "using default of "
  199. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  200. .def = DEFAULT_INT_MOD_CNT,
  201. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  202. .max = MAX_INT_MOD_CNT} }
  203. };
  204. int val;
  205. if (num_int_mod_timer > bd) {
  206. val = int_mod_timer[bd];
  207. atl1_validate_option(&val, &opt, pdev);
  208. adapter->imt = (u16) val;
  209. } else
  210. adapter->imt = (u16) (opt.def);
  211. }
  212. }
  213. /*
  214. * atl1_pci_tbl - PCI Device ID Table
  215. */
  216. static const struct pci_device_id atl1_pci_tbl[] = {
  217. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  218. /* required last entry */
  219. {0,}
  220. };
  221. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  222. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  223. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  224. static int debug = -1;
  225. module_param(debug, int, 0);
  226. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  227. /*
  228. * Reset the transmit and receive units; mask and clear all interrupts.
  229. * hw - Struct containing variables accessed by shared code
  230. * return : 0 or idle status (if error)
  231. */
  232. static s32 atl1_reset_hw(struct atl1_hw *hw)
  233. {
  234. struct pci_dev *pdev = hw->back->pdev;
  235. struct atl1_adapter *adapter = hw->back;
  236. u32 icr;
  237. int i;
  238. /*
  239. * Clear Interrupt mask to stop board from generating
  240. * interrupts & Clear any pending interrupt events
  241. */
  242. /*
  243. * iowrite32(0, hw->hw_addr + REG_IMR);
  244. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  245. */
  246. /*
  247. * Issue Soft Reset to the MAC. This will reset the chip's
  248. * transmit, receive, DMA. It will not effect
  249. * the current PCI configuration. The global reset bit is self-
  250. * clearing, and should clear within a microsecond.
  251. */
  252. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  253. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  254. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  255. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  256. /* delay about 1ms */
  257. msleep(1);
  258. /* Wait at least 10ms for All module to be Idle */
  259. for (i = 0; i < 10; i++) {
  260. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  261. if (!icr)
  262. break;
  263. /* delay 1 ms */
  264. msleep(1);
  265. /* FIXME: still the right way to do this? */
  266. cpu_relax();
  267. }
  268. if (icr) {
  269. if (netif_msg_hw(adapter))
  270. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  271. return icr;
  272. }
  273. return 0;
  274. }
  275. /* function about EEPROM
  276. *
  277. * check_eeprom_exist
  278. * return 0 if eeprom exist
  279. */
  280. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  281. {
  282. u32 value;
  283. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  284. if (value & SPI_FLASH_CTRL_EN_VPD) {
  285. value &= ~SPI_FLASH_CTRL_EN_VPD;
  286. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  287. }
  288. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  289. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  290. }
  291. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  292. {
  293. int i;
  294. u32 control;
  295. if (offset & 3)
  296. /* address do not align */
  297. return false;
  298. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  299. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  300. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  301. ioread32(hw->hw_addr + REG_VPD_CAP);
  302. for (i = 0; i < 10; i++) {
  303. msleep(2);
  304. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  305. if (control & VPD_CAP_VPD_FLAG)
  306. break;
  307. }
  308. if (control & VPD_CAP_VPD_FLAG) {
  309. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  310. return true;
  311. }
  312. /* timeout */
  313. return false;
  314. }
  315. /*
  316. * Reads the value from a PHY register
  317. * hw - Struct containing variables accessed by shared code
  318. * reg_addr - address of the PHY register to read
  319. */
  320. s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  321. {
  322. u32 val;
  323. int i;
  324. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  325. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  326. MDIO_CLK_SEL_SHIFT;
  327. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  328. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  329. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  330. udelay(2);
  331. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  332. if (!(val & (MDIO_START | MDIO_BUSY)))
  333. break;
  334. }
  335. if (!(val & (MDIO_START | MDIO_BUSY))) {
  336. *phy_data = (u16) val;
  337. return 0;
  338. }
  339. return ATLX_ERR_PHY;
  340. }
  341. #define CUSTOM_SPI_CS_SETUP 2
  342. #define CUSTOM_SPI_CLK_HI 2
  343. #define CUSTOM_SPI_CLK_LO 2
  344. #define CUSTOM_SPI_CS_HOLD 2
  345. #define CUSTOM_SPI_CS_HI 3
  346. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  347. {
  348. int i;
  349. u32 value;
  350. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  351. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  352. value = SPI_FLASH_CTRL_WAIT_READY |
  353. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  354. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  355. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  356. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  357. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  358. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  359. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  360. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  361. SPI_FLASH_CTRL_CS_HI_MASK) <<
  362. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  363. SPI_FLASH_CTRL_INS_SHIFT;
  364. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  365. value |= SPI_FLASH_CTRL_START;
  366. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  367. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  368. for (i = 0; i < 10; i++) {
  369. msleep(1);
  370. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  371. if (!(value & SPI_FLASH_CTRL_START))
  372. break;
  373. }
  374. if (value & SPI_FLASH_CTRL_START)
  375. return false;
  376. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  377. return true;
  378. }
  379. /*
  380. * get_permanent_address
  381. * return 0 if get valid mac address,
  382. */
  383. static int atl1_get_permanent_address(struct atl1_hw *hw)
  384. {
  385. u32 addr[2];
  386. u32 i, control;
  387. u16 reg;
  388. u8 eth_addr[ETH_ALEN];
  389. bool key_valid;
  390. if (is_valid_ether_addr(hw->perm_mac_addr))
  391. return 0;
  392. /* init */
  393. addr[0] = addr[1] = 0;
  394. if (!atl1_check_eeprom_exist(hw)) {
  395. reg = 0;
  396. key_valid = false;
  397. /* Read out all EEPROM content */
  398. i = 0;
  399. while (1) {
  400. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  401. if (key_valid) {
  402. if (reg == REG_MAC_STA_ADDR)
  403. addr[0] = control;
  404. else if (reg == (REG_MAC_STA_ADDR + 4))
  405. addr[1] = control;
  406. key_valid = false;
  407. } else if ((control & 0xff) == 0x5A) {
  408. key_valid = true;
  409. reg = (u16) (control >> 16);
  410. } else
  411. break;
  412. } else
  413. /* read error */
  414. break;
  415. i += 4;
  416. }
  417. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  418. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  419. if (is_valid_ether_addr(eth_addr)) {
  420. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  421. return 0;
  422. }
  423. }
  424. /* see if SPI FLAGS exist ? */
  425. addr[0] = addr[1] = 0;
  426. reg = 0;
  427. key_valid = false;
  428. i = 0;
  429. while (1) {
  430. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  431. if (key_valid) {
  432. if (reg == REG_MAC_STA_ADDR)
  433. addr[0] = control;
  434. else if (reg == (REG_MAC_STA_ADDR + 4))
  435. addr[1] = control;
  436. key_valid = false;
  437. } else if ((control & 0xff) == 0x5A) {
  438. key_valid = true;
  439. reg = (u16) (control >> 16);
  440. } else
  441. /* data end */
  442. break;
  443. } else
  444. /* read error */
  445. break;
  446. i += 4;
  447. }
  448. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  449. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  450. if (is_valid_ether_addr(eth_addr)) {
  451. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  452. return 0;
  453. }
  454. /*
  455. * On some motherboards, the MAC address is written by the
  456. * BIOS directly to the MAC register during POST, and is
  457. * not stored in eeprom. If all else thus far has failed
  458. * to fetch the permanent MAC address, try reading it directly.
  459. */
  460. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  461. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  462. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  463. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  464. if (is_valid_ether_addr(eth_addr)) {
  465. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  466. return 0;
  467. }
  468. return 1;
  469. }
  470. /*
  471. * Reads the adapter's MAC address from the EEPROM
  472. * hw - Struct containing variables accessed by shared code
  473. */
  474. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  475. {
  476. u16 i;
  477. if (atl1_get_permanent_address(hw))
  478. random_ether_addr(hw->perm_mac_addr);
  479. for (i = 0; i < ETH_ALEN; i++)
  480. hw->mac_addr[i] = hw->perm_mac_addr[i];
  481. return 0;
  482. }
  483. /*
  484. * Hashes an address to determine its location in the multicast table
  485. * hw - Struct containing variables accessed by shared code
  486. * mc_addr - the multicast address to hash
  487. *
  488. * atl1_hash_mc_addr
  489. * purpose
  490. * set hash value for a multicast address
  491. * hash calcu processing :
  492. * 1. calcu 32bit CRC for multicast address
  493. * 2. reverse crc with MSB to LSB
  494. */
  495. u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  496. {
  497. u32 crc32, value = 0;
  498. int i;
  499. crc32 = ether_crc_le(6, mc_addr);
  500. for (i = 0; i < 32; i++)
  501. value |= (((crc32 >> i) & 1) << (31 - i));
  502. return value;
  503. }
  504. /*
  505. * Sets the bit in the multicast table corresponding to the hash value.
  506. * hw - Struct containing variables accessed by shared code
  507. * hash_value - Multicast address hash value
  508. */
  509. void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  510. {
  511. u32 hash_bit, hash_reg;
  512. u32 mta;
  513. /*
  514. * The HASH Table is a register array of 2 32-bit registers.
  515. * It is treated like an array of 64 bits. We want to set
  516. * bit BitArray[hash_value]. So we figure out what register
  517. * the bit is in, read it, OR in the new bit, then write
  518. * back the new value. The register is determined by the
  519. * upper 7 bits of the hash value and the bit within that
  520. * register are determined by the lower 5 bits of the value.
  521. */
  522. hash_reg = (hash_value >> 31) & 0x1;
  523. hash_bit = (hash_value >> 26) & 0x1F;
  524. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  525. mta |= (1 << hash_bit);
  526. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  527. }
  528. /*
  529. * Writes a value to a PHY register
  530. * hw - Struct containing variables accessed by shared code
  531. * reg_addr - address of the PHY register to write
  532. * data - data to write to the PHY
  533. */
  534. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  535. {
  536. int i;
  537. u32 val;
  538. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  539. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  540. MDIO_SUP_PREAMBLE |
  541. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  542. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  543. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  544. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  545. udelay(2);
  546. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  547. if (!(val & (MDIO_START | MDIO_BUSY)))
  548. break;
  549. }
  550. if (!(val & (MDIO_START | MDIO_BUSY)))
  551. return 0;
  552. return ATLX_ERR_PHY;
  553. }
  554. /*
  555. * Make L001's PHY out of Power Saving State (bug)
  556. * hw - Struct containing variables accessed by shared code
  557. * when power on, L001's PHY always on Power saving State
  558. * (Gigabit Link forbidden)
  559. */
  560. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  561. {
  562. s32 ret;
  563. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  564. if (ret)
  565. return ret;
  566. return atl1_write_phy_reg(hw, 30, 0);
  567. }
  568. /*
  569. * Resets the PHY and make all config validate
  570. * hw - Struct containing variables accessed by shared code
  571. *
  572. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  573. */
  574. static s32 atl1_phy_reset(struct atl1_hw *hw)
  575. {
  576. struct pci_dev *pdev = hw->back->pdev;
  577. struct atl1_adapter *adapter = hw->back;
  578. s32 ret_val;
  579. u16 phy_data;
  580. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  581. hw->media_type == MEDIA_TYPE_1000M_FULL)
  582. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  583. else {
  584. switch (hw->media_type) {
  585. case MEDIA_TYPE_100M_FULL:
  586. phy_data =
  587. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  588. MII_CR_RESET;
  589. break;
  590. case MEDIA_TYPE_100M_HALF:
  591. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  592. break;
  593. case MEDIA_TYPE_10M_FULL:
  594. phy_data =
  595. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  596. break;
  597. default:
  598. /* MEDIA_TYPE_10M_HALF: */
  599. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  600. break;
  601. }
  602. }
  603. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  604. if (ret_val) {
  605. u32 val;
  606. int i;
  607. /* pcie serdes link may be down! */
  608. if (netif_msg_hw(adapter))
  609. dev_dbg(&pdev->dev, "pcie phy link down\n");
  610. for (i = 0; i < 25; i++) {
  611. msleep(1);
  612. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  613. if (!(val & (MDIO_START | MDIO_BUSY)))
  614. break;
  615. }
  616. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  617. if (netif_msg_hw(adapter))
  618. dev_warn(&pdev->dev,
  619. "pcie link down at least 25ms\n");
  620. return ret_val;
  621. }
  622. }
  623. return 0;
  624. }
  625. /*
  626. * Configures PHY autoneg and flow control advertisement settings
  627. * hw - Struct containing variables accessed by shared code
  628. */
  629. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  630. {
  631. s32 ret_val;
  632. s16 mii_autoneg_adv_reg;
  633. s16 mii_1000t_ctrl_reg;
  634. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  635. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  636. /* Read the MII 1000Base-T Control Register (Address 9). */
  637. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  638. /*
  639. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  640. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  641. * the 1000Base-T Control Register (Address 9).
  642. */
  643. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  644. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  645. /*
  646. * Need to parse media_type and set up
  647. * the appropriate PHY registers.
  648. */
  649. switch (hw->media_type) {
  650. case MEDIA_TYPE_AUTO_SENSOR:
  651. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  652. MII_AR_10T_FD_CAPS |
  653. MII_AR_100TX_HD_CAPS |
  654. MII_AR_100TX_FD_CAPS);
  655. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  656. break;
  657. case MEDIA_TYPE_1000M_FULL:
  658. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  659. break;
  660. case MEDIA_TYPE_100M_FULL:
  661. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  662. break;
  663. case MEDIA_TYPE_100M_HALF:
  664. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  665. break;
  666. case MEDIA_TYPE_10M_FULL:
  667. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  668. break;
  669. default:
  670. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  671. break;
  672. }
  673. /* flow control fixed to enable all */
  674. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  675. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  676. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  677. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  678. if (ret_val)
  679. return ret_val;
  680. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  681. if (ret_val)
  682. return ret_val;
  683. return 0;
  684. }
  685. /*
  686. * Configures link settings.
  687. * hw - Struct containing variables accessed by shared code
  688. * Assumes the hardware has previously been reset and the
  689. * transmitter and receiver are not enabled.
  690. */
  691. static s32 atl1_setup_link(struct atl1_hw *hw)
  692. {
  693. struct pci_dev *pdev = hw->back->pdev;
  694. struct atl1_adapter *adapter = hw->back;
  695. s32 ret_val;
  696. /*
  697. * Options:
  698. * PHY will advertise value(s) parsed from
  699. * autoneg_advertised and fc
  700. * no matter what autoneg is , We will not wait link result.
  701. */
  702. ret_val = atl1_phy_setup_autoneg_adv(hw);
  703. if (ret_val) {
  704. if (netif_msg_link(adapter))
  705. dev_dbg(&pdev->dev,
  706. "error setting up autonegotiation\n");
  707. return ret_val;
  708. }
  709. /* SW.Reset , En-Auto-Neg if needed */
  710. ret_val = atl1_phy_reset(hw);
  711. if (ret_val) {
  712. if (netif_msg_link(adapter))
  713. dev_dbg(&pdev->dev, "error resetting phy\n");
  714. return ret_val;
  715. }
  716. hw->phy_configured = true;
  717. return ret_val;
  718. }
  719. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  720. {
  721. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  722. /* Atmel */
  723. hw->flash_vendor = 0;
  724. /* Init OP table */
  725. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  726. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  727. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  728. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  729. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  730. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  731. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  732. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  733. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  734. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  735. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  736. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  737. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  738. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  739. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  740. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  741. }
  742. /*
  743. * Performs basic configuration of the adapter.
  744. * hw - Struct containing variables accessed by shared code
  745. * Assumes that the controller has previously been reset and is in a
  746. * post-reset uninitialized state. Initializes multicast table,
  747. * and Calls routines to setup link
  748. * Leaves the transmit and receive units disabled and uninitialized.
  749. */
  750. static s32 atl1_init_hw(struct atl1_hw *hw)
  751. {
  752. u32 ret_val = 0;
  753. /* Zero out the Multicast HASH table */
  754. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  755. /* clear the old settings from the multicast hash table */
  756. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  757. atl1_init_flash_opcode(hw);
  758. if (!hw->phy_configured) {
  759. /* enable GPHY LinkChange Interrrupt */
  760. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  761. if (ret_val)
  762. return ret_val;
  763. /* make PHY out of power-saving state */
  764. ret_val = atl1_phy_leave_power_saving(hw);
  765. if (ret_val)
  766. return ret_val;
  767. /* Call a subroutine to configure the link */
  768. ret_val = atl1_setup_link(hw);
  769. }
  770. return ret_val;
  771. }
  772. /*
  773. * Detects the current speed and duplex settings of the hardware.
  774. * hw - Struct containing variables accessed by shared code
  775. * speed - Speed of the connection
  776. * duplex - Duplex setting of the connection
  777. */
  778. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  779. {
  780. struct pci_dev *pdev = hw->back->pdev;
  781. struct atl1_adapter *adapter = hw->back;
  782. s32 ret_val;
  783. u16 phy_data;
  784. /* ; --- Read PHY Specific Status Register (17) */
  785. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  786. if (ret_val)
  787. return ret_val;
  788. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  789. return ATLX_ERR_PHY_RES;
  790. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  791. case MII_ATLX_PSSR_1000MBS:
  792. *speed = SPEED_1000;
  793. break;
  794. case MII_ATLX_PSSR_100MBS:
  795. *speed = SPEED_100;
  796. break;
  797. case MII_ATLX_PSSR_10MBS:
  798. *speed = SPEED_10;
  799. break;
  800. default:
  801. if (netif_msg_hw(adapter))
  802. dev_dbg(&pdev->dev, "error getting speed\n");
  803. return ATLX_ERR_PHY_SPEED;
  804. break;
  805. }
  806. if (phy_data & MII_ATLX_PSSR_DPLX)
  807. *duplex = FULL_DUPLEX;
  808. else
  809. *duplex = HALF_DUPLEX;
  810. return 0;
  811. }
  812. void atl1_set_mac_addr(struct atl1_hw *hw)
  813. {
  814. u32 value;
  815. /*
  816. * 00-0B-6A-F6-00-DC
  817. * 0: 6AF600DC 1: 000B
  818. * low dword
  819. */
  820. value = (((u32) hw->mac_addr[2]) << 24) |
  821. (((u32) hw->mac_addr[3]) << 16) |
  822. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  823. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  824. /* high dword */
  825. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  826. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  827. }
  828. /*
  829. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  830. * @adapter: board private structure to initialize
  831. *
  832. * atl1_sw_init initializes the Adapter private data structure.
  833. * Fields are initialized based on PCI device information and
  834. * OS network device settings (MTU size).
  835. */
  836. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  837. {
  838. struct atl1_hw *hw = &adapter->hw;
  839. struct net_device *netdev = adapter->netdev;
  840. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  841. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  842. adapter->wol = 0;
  843. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  844. adapter->ict = 50000; /* 100ms */
  845. adapter->link_speed = SPEED_0; /* hardware init */
  846. adapter->link_duplex = FULL_DUPLEX;
  847. hw->phy_configured = false;
  848. hw->preamble_len = 7;
  849. hw->ipgt = 0x60;
  850. hw->min_ifg = 0x50;
  851. hw->ipgr1 = 0x40;
  852. hw->ipgr2 = 0x60;
  853. hw->max_retry = 0xf;
  854. hw->lcol = 0x37;
  855. hw->jam_ipg = 7;
  856. hw->rfd_burst = 8;
  857. hw->rrd_burst = 8;
  858. hw->rfd_fetch_gap = 1;
  859. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  860. hw->rx_jumbo_lkah = 1;
  861. hw->rrd_ret_timer = 16;
  862. hw->tpd_burst = 4;
  863. hw->tpd_fetch_th = 16;
  864. hw->txf_burst = 0x100;
  865. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  866. hw->tpd_fetch_gap = 1;
  867. hw->rcb_value = atl1_rcb_64;
  868. hw->dma_ord = atl1_dma_ord_enh;
  869. hw->dmar_block = atl1_dma_req_256;
  870. hw->dmaw_block = atl1_dma_req_256;
  871. hw->cmb_rrd = 4;
  872. hw->cmb_tpd = 4;
  873. hw->cmb_rx_timer = 1; /* about 2us */
  874. hw->cmb_tx_timer = 1; /* about 2us */
  875. hw->smb_timer = 100000; /* about 200ms */
  876. spin_lock_init(&adapter->lock);
  877. spin_lock_init(&adapter->mb_lock);
  878. return 0;
  879. }
  880. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  881. {
  882. struct atl1_adapter *adapter = netdev_priv(netdev);
  883. u16 result;
  884. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  885. return result;
  886. }
  887. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  888. int val)
  889. {
  890. struct atl1_adapter *adapter = netdev_priv(netdev);
  891. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  892. }
  893. /*
  894. * atl1_mii_ioctl -
  895. * @netdev:
  896. * @ifreq:
  897. * @cmd:
  898. */
  899. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  900. {
  901. struct atl1_adapter *adapter = netdev_priv(netdev);
  902. unsigned long flags;
  903. int retval;
  904. if (!netif_running(netdev))
  905. return -EINVAL;
  906. spin_lock_irqsave(&adapter->lock, flags);
  907. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  908. spin_unlock_irqrestore(&adapter->lock, flags);
  909. return retval;
  910. }
  911. /*
  912. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  913. * @adapter: board private structure
  914. *
  915. * Return 0 on success, negative on failure
  916. */
  917. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  918. {
  919. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  920. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  921. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  922. struct atl1_ring_header *ring_header = &adapter->ring_header;
  923. struct pci_dev *pdev = adapter->pdev;
  924. int size;
  925. u8 offset = 0;
  926. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  927. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  928. if (unlikely(!tpd_ring->buffer_info)) {
  929. if (netif_msg_drv(adapter))
  930. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  931. size);
  932. goto err_nomem;
  933. }
  934. rfd_ring->buffer_info =
  935. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  936. /*
  937. * real ring DMA buffer
  938. * each ring/block may need up to 8 bytes for alignment, hence the
  939. * additional 40 bytes tacked onto the end.
  940. */
  941. ring_header->size = size =
  942. sizeof(struct tx_packet_desc) * tpd_ring->count
  943. + sizeof(struct rx_free_desc) * rfd_ring->count
  944. + sizeof(struct rx_return_desc) * rrd_ring->count
  945. + sizeof(struct coals_msg_block)
  946. + sizeof(struct stats_msg_block)
  947. + 40;
  948. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  949. &ring_header->dma);
  950. if (unlikely(!ring_header->desc)) {
  951. if (netif_msg_drv(adapter))
  952. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  953. goto err_nomem;
  954. }
  955. memset(ring_header->desc, 0, ring_header->size);
  956. /* init TPD ring */
  957. tpd_ring->dma = ring_header->dma;
  958. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  959. tpd_ring->dma += offset;
  960. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  961. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  962. /* init RFD ring */
  963. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  964. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  965. rfd_ring->dma += offset;
  966. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  967. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  968. /* init RRD ring */
  969. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  970. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  971. rrd_ring->dma += offset;
  972. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  973. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  974. /* init CMB */
  975. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  976. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  977. adapter->cmb.dma += offset;
  978. adapter->cmb.cmb = (struct coals_msg_block *)
  979. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  980. /* init SMB */
  981. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  982. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  983. adapter->smb.dma += offset;
  984. adapter->smb.smb = (struct stats_msg_block *)
  985. ((u8 *) adapter->cmb.cmb +
  986. (sizeof(struct coals_msg_block) + offset));
  987. return 0;
  988. err_nomem:
  989. kfree(tpd_ring->buffer_info);
  990. return -ENOMEM;
  991. }
  992. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  993. {
  994. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  995. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  996. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  997. atomic_set(&tpd_ring->next_to_use, 0);
  998. atomic_set(&tpd_ring->next_to_clean, 0);
  999. rfd_ring->next_to_clean = 0;
  1000. atomic_set(&rfd_ring->next_to_use, 0);
  1001. rrd_ring->next_to_use = 0;
  1002. atomic_set(&rrd_ring->next_to_clean, 0);
  1003. }
  1004. /*
  1005. * atl1_clean_rx_ring - Free RFD Buffers
  1006. * @adapter: board private structure
  1007. */
  1008. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1009. {
  1010. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1011. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1012. struct atl1_buffer *buffer_info;
  1013. struct pci_dev *pdev = adapter->pdev;
  1014. unsigned long size;
  1015. unsigned int i;
  1016. /* Free all the Rx ring sk_buffs */
  1017. for (i = 0; i < rfd_ring->count; i++) {
  1018. buffer_info = &rfd_ring->buffer_info[i];
  1019. if (buffer_info->dma) {
  1020. pci_unmap_page(pdev, buffer_info->dma,
  1021. buffer_info->length, PCI_DMA_FROMDEVICE);
  1022. buffer_info->dma = 0;
  1023. }
  1024. if (buffer_info->skb) {
  1025. dev_kfree_skb(buffer_info->skb);
  1026. buffer_info->skb = NULL;
  1027. }
  1028. }
  1029. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1030. memset(rfd_ring->buffer_info, 0, size);
  1031. /* Zero out the descriptor ring */
  1032. memset(rfd_ring->desc, 0, rfd_ring->size);
  1033. rfd_ring->next_to_clean = 0;
  1034. atomic_set(&rfd_ring->next_to_use, 0);
  1035. rrd_ring->next_to_use = 0;
  1036. atomic_set(&rrd_ring->next_to_clean, 0);
  1037. }
  1038. /*
  1039. * atl1_clean_tx_ring - Free Tx Buffers
  1040. * @adapter: board private structure
  1041. */
  1042. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1043. {
  1044. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1045. struct atl1_buffer *buffer_info;
  1046. struct pci_dev *pdev = adapter->pdev;
  1047. unsigned long size;
  1048. unsigned int i;
  1049. /* Free all the Tx ring sk_buffs */
  1050. for (i = 0; i < tpd_ring->count; i++) {
  1051. buffer_info = &tpd_ring->buffer_info[i];
  1052. if (buffer_info->dma) {
  1053. pci_unmap_page(pdev, buffer_info->dma,
  1054. buffer_info->length, PCI_DMA_TODEVICE);
  1055. buffer_info->dma = 0;
  1056. }
  1057. }
  1058. for (i = 0; i < tpd_ring->count; i++) {
  1059. buffer_info = &tpd_ring->buffer_info[i];
  1060. if (buffer_info->skb) {
  1061. dev_kfree_skb_any(buffer_info->skb);
  1062. buffer_info->skb = NULL;
  1063. }
  1064. }
  1065. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1066. memset(tpd_ring->buffer_info, 0, size);
  1067. /* Zero out the descriptor ring */
  1068. memset(tpd_ring->desc, 0, tpd_ring->size);
  1069. atomic_set(&tpd_ring->next_to_use, 0);
  1070. atomic_set(&tpd_ring->next_to_clean, 0);
  1071. }
  1072. /*
  1073. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1074. * @adapter: board private structure
  1075. *
  1076. * Free all transmit software resources
  1077. */
  1078. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1079. {
  1080. struct pci_dev *pdev = adapter->pdev;
  1081. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1082. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1083. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1084. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1085. atl1_clean_tx_ring(adapter);
  1086. atl1_clean_rx_ring(adapter);
  1087. kfree(tpd_ring->buffer_info);
  1088. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1089. ring_header->dma);
  1090. tpd_ring->buffer_info = NULL;
  1091. tpd_ring->desc = NULL;
  1092. tpd_ring->dma = 0;
  1093. rfd_ring->buffer_info = NULL;
  1094. rfd_ring->desc = NULL;
  1095. rfd_ring->dma = 0;
  1096. rrd_ring->desc = NULL;
  1097. rrd_ring->dma = 0;
  1098. }
  1099. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1100. {
  1101. u32 value;
  1102. struct atl1_hw *hw = &adapter->hw;
  1103. struct net_device *netdev = adapter->netdev;
  1104. /* Config MAC CTRL Register */
  1105. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1106. /* duplex */
  1107. if (FULL_DUPLEX == adapter->link_duplex)
  1108. value |= MAC_CTRL_DUPLX;
  1109. /* speed */
  1110. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1111. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1112. MAC_CTRL_SPEED_SHIFT);
  1113. /* flow control */
  1114. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1115. /* PAD & CRC */
  1116. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1117. /* preamble length */
  1118. value |= (((u32) adapter->hw.preamble_len
  1119. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1120. /* vlan */
  1121. if (adapter->vlgrp)
  1122. value |= MAC_CTRL_RMV_VLAN;
  1123. /* rx checksum
  1124. if (adapter->rx_csum)
  1125. value |= MAC_CTRL_RX_CHKSUM_EN;
  1126. */
  1127. /* filter mode */
  1128. value |= MAC_CTRL_BC_EN;
  1129. if (netdev->flags & IFF_PROMISC)
  1130. value |= MAC_CTRL_PROMIS_EN;
  1131. else if (netdev->flags & IFF_ALLMULTI)
  1132. value |= MAC_CTRL_MC_ALL_EN;
  1133. /* value |= MAC_CTRL_LOOPBACK; */
  1134. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1135. }
  1136. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1137. {
  1138. struct atl1_hw *hw = &adapter->hw;
  1139. struct net_device *netdev = adapter->netdev;
  1140. u32 ret_val;
  1141. u16 speed, duplex, phy_data;
  1142. int reconfig = 0;
  1143. /* MII_BMSR must read twice */
  1144. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1145. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1146. if (!(phy_data & BMSR_LSTATUS)) {
  1147. /* link down */
  1148. if (netif_carrier_ok(netdev)) {
  1149. /* old link state: Up */
  1150. if (netif_msg_link(adapter))
  1151. dev_info(&adapter->pdev->dev, "link is down\n");
  1152. adapter->link_speed = SPEED_0;
  1153. netif_carrier_off(netdev);
  1154. }
  1155. return 0;
  1156. }
  1157. /* Link Up */
  1158. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1159. if (ret_val)
  1160. return ret_val;
  1161. switch (hw->media_type) {
  1162. case MEDIA_TYPE_1000M_FULL:
  1163. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1164. reconfig = 1;
  1165. break;
  1166. case MEDIA_TYPE_100M_FULL:
  1167. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1168. reconfig = 1;
  1169. break;
  1170. case MEDIA_TYPE_100M_HALF:
  1171. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1172. reconfig = 1;
  1173. break;
  1174. case MEDIA_TYPE_10M_FULL:
  1175. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1176. reconfig = 1;
  1177. break;
  1178. case MEDIA_TYPE_10M_HALF:
  1179. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1180. reconfig = 1;
  1181. break;
  1182. }
  1183. /* link result is our setting */
  1184. if (!reconfig) {
  1185. if (adapter->link_speed != speed
  1186. || adapter->link_duplex != duplex) {
  1187. adapter->link_speed = speed;
  1188. adapter->link_duplex = duplex;
  1189. atl1_setup_mac_ctrl(adapter);
  1190. if (netif_msg_link(adapter))
  1191. dev_info(&adapter->pdev->dev,
  1192. "%s link is up %d Mbps %s\n",
  1193. netdev->name, adapter->link_speed,
  1194. adapter->link_duplex == FULL_DUPLEX ?
  1195. "full duplex" : "half duplex");
  1196. }
  1197. if (!netif_carrier_ok(netdev)) {
  1198. /* Link down -> Up */
  1199. netif_carrier_on(netdev);
  1200. }
  1201. return 0;
  1202. }
  1203. /* change original link status */
  1204. if (netif_carrier_ok(netdev)) {
  1205. adapter->link_speed = SPEED_0;
  1206. netif_carrier_off(netdev);
  1207. netif_stop_queue(netdev);
  1208. }
  1209. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1210. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1211. switch (hw->media_type) {
  1212. case MEDIA_TYPE_100M_FULL:
  1213. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1214. MII_CR_RESET;
  1215. break;
  1216. case MEDIA_TYPE_100M_HALF:
  1217. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1218. break;
  1219. case MEDIA_TYPE_10M_FULL:
  1220. phy_data =
  1221. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1222. break;
  1223. default:
  1224. /* MEDIA_TYPE_10M_HALF: */
  1225. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1226. break;
  1227. }
  1228. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1229. return 0;
  1230. }
  1231. /* auto-neg, insert timer to re-config phy */
  1232. if (!adapter->phy_timer_pending) {
  1233. adapter->phy_timer_pending = true;
  1234. mod_timer(&adapter->phy_config_timer,
  1235. round_jiffies(jiffies + 3 * HZ));
  1236. }
  1237. return 0;
  1238. }
  1239. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1240. {
  1241. u32 hi, lo, value;
  1242. /* RFD Flow Control */
  1243. value = adapter->rfd_ring.count;
  1244. hi = value / 16;
  1245. if (hi < 2)
  1246. hi = 2;
  1247. lo = value * 7 / 8;
  1248. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1249. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1250. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1251. /* RRD Flow Control */
  1252. value = adapter->rrd_ring.count;
  1253. lo = value / 16;
  1254. hi = value * 7 / 8;
  1255. if (lo < 2)
  1256. lo = 2;
  1257. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1258. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1259. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1260. }
  1261. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1262. {
  1263. u32 hi, lo, value;
  1264. /* RXF Flow Control */
  1265. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1266. lo = value / 16;
  1267. if (lo < 192)
  1268. lo = 192;
  1269. hi = value * 7 / 8;
  1270. if (hi < lo)
  1271. hi = lo + 16;
  1272. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1273. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1274. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1275. /* RRD Flow Control */
  1276. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1277. lo = value / 8;
  1278. hi = value * 7 / 8;
  1279. if (lo < 2)
  1280. lo = 2;
  1281. if (hi < lo)
  1282. hi = lo + 3;
  1283. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1284. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1285. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1286. }
  1287. /*
  1288. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1289. * @adapter: board private structure
  1290. *
  1291. * Configure the Tx /Rx unit of the MAC after a reset.
  1292. */
  1293. static u32 atl1_configure(struct atl1_adapter *adapter)
  1294. {
  1295. struct atl1_hw *hw = &adapter->hw;
  1296. u32 value;
  1297. /* clear interrupt status */
  1298. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1299. /* set MAC Address */
  1300. value = (((u32) hw->mac_addr[2]) << 24) |
  1301. (((u32) hw->mac_addr[3]) << 16) |
  1302. (((u32) hw->mac_addr[4]) << 8) |
  1303. (((u32) hw->mac_addr[5]));
  1304. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1305. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1306. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1307. /* tx / rx ring */
  1308. /* HI base address */
  1309. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1310. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1311. /* LO base address */
  1312. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1313. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1314. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1315. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1316. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1317. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1318. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1319. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1320. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1321. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1322. /* element count */
  1323. value = adapter->rrd_ring.count;
  1324. value <<= 16;
  1325. value += adapter->rfd_ring.count;
  1326. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1327. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1328. REG_DESC_TPD_RING_SIZE);
  1329. /* Load Ptr */
  1330. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1331. /* config Mailbox */
  1332. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1333. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1334. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1335. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1336. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1337. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1338. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1339. /* config IPG/IFG */
  1340. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1341. << MAC_IPG_IFG_IPGT_SHIFT) |
  1342. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1343. << MAC_IPG_IFG_MIFG_SHIFT) |
  1344. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1345. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1346. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1347. << MAC_IPG_IFG_IPGR2_SHIFT);
  1348. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1349. /* config Half-Duplex Control */
  1350. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1351. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1352. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1353. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1354. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1355. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1356. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1357. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1358. /* set Interrupt Moderator Timer */
  1359. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1360. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1361. /* set Interrupt Clear Timer */
  1362. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1363. /* set max frame size hw will accept */
  1364. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1365. /* jumbo size & rrd retirement timer */
  1366. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1367. << RXQ_JMBOSZ_TH_SHIFT) |
  1368. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1369. << RXQ_JMBO_LKAH_SHIFT) |
  1370. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1371. << RXQ_RRD_TIMER_SHIFT);
  1372. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1373. /* Flow Control */
  1374. switch (hw->dev_rev) {
  1375. case 0x8001:
  1376. case 0x9001:
  1377. case 0x9002:
  1378. case 0x9003:
  1379. set_flow_ctrl_old(adapter);
  1380. break;
  1381. default:
  1382. set_flow_ctrl_new(hw);
  1383. break;
  1384. }
  1385. /* config TXQ */
  1386. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1387. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1388. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1389. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1390. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1391. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1392. TXQ_CTRL_EN;
  1393. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1394. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1395. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1396. << TX_JUMBO_TASK_TH_SHIFT) |
  1397. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1398. << TX_TPD_MIN_IPG_SHIFT);
  1399. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1400. /* config RXQ */
  1401. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1402. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1403. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1404. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1405. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1406. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1407. RXQ_CTRL_EN;
  1408. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1409. /* config DMA Engine */
  1410. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1411. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1412. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1413. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1414. DMA_CTRL_DMAW_EN;
  1415. value |= (u32) hw->dma_ord;
  1416. if (atl1_rcb_128 == hw->rcb_value)
  1417. value |= DMA_CTRL_RCB_VALUE;
  1418. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1419. /* config CMB / SMB */
  1420. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1421. hw->cmb_tpd : adapter->tpd_ring.count;
  1422. value <<= 16;
  1423. value |= hw->cmb_rrd;
  1424. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1425. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1426. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1427. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1428. /* --- enable CMB / SMB */
  1429. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1430. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1431. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1432. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1433. value = 1; /* config failed */
  1434. else
  1435. value = 0;
  1436. /* clear all interrupt status */
  1437. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1438. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1439. return value;
  1440. }
  1441. /*
  1442. * atl1_pcie_patch - Patch for PCIE module
  1443. */
  1444. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1445. {
  1446. u32 value;
  1447. /* much vendor magic here */
  1448. value = 0x6500;
  1449. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1450. /* pcie flow control mode change */
  1451. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1452. value |= 0x8000;
  1453. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1454. }
  1455. /*
  1456. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1457. * on PCI Command register is disable.
  1458. * The function enable this bit.
  1459. * Brackett, 2006/03/15
  1460. */
  1461. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1462. {
  1463. unsigned long value;
  1464. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1465. if (value & PCI_COMMAND_INTX_DISABLE)
  1466. value &= ~PCI_COMMAND_INTX_DISABLE;
  1467. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1468. }
  1469. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1470. {
  1471. struct net_device *netdev = adapter->netdev;
  1472. struct stats_msg_block *smb = adapter->smb.smb;
  1473. /* Fill out the OS statistics structure */
  1474. adapter->soft_stats.rx_packets += smb->rx_ok;
  1475. adapter->soft_stats.tx_packets += smb->tx_ok;
  1476. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1477. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1478. adapter->soft_stats.multicast += smb->rx_mcast;
  1479. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1480. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1481. /* Rx Errors */
  1482. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1483. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1484. smb->rx_rrd_ov + smb->rx_align_err);
  1485. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1486. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1487. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1488. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1489. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1490. smb->rx_rxf_ov);
  1491. adapter->soft_stats.rx_pause += smb->rx_pause;
  1492. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1493. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1494. /* Tx Errors */
  1495. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1496. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1497. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1498. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1499. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1500. adapter->soft_stats.excecol += smb->tx_abort_col;
  1501. adapter->soft_stats.deffer += smb->tx_defer;
  1502. adapter->soft_stats.scc += smb->tx_1_col;
  1503. adapter->soft_stats.mcc += smb->tx_2_col;
  1504. adapter->soft_stats.latecol += smb->tx_late_col;
  1505. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1506. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1507. adapter->soft_stats.tx_pause += smb->tx_pause;
  1508. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1509. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1510. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1511. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1512. netdev->stats.multicast = adapter->soft_stats.multicast;
  1513. netdev->stats.collisions = adapter->soft_stats.collisions;
  1514. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1515. netdev->stats.rx_over_errors =
  1516. adapter->soft_stats.rx_missed_errors;
  1517. netdev->stats.rx_length_errors =
  1518. adapter->soft_stats.rx_length_errors;
  1519. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1520. netdev->stats.rx_frame_errors =
  1521. adapter->soft_stats.rx_frame_errors;
  1522. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1523. netdev->stats.rx_missed_errors =
  1524. adapter->soft_stats.rx_missed_errors;
  1525. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1526. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1527. netdev->stats.tx_aborted_errors =
  1528. adapter->soft_stats.tx_aborted_errors;
  1529. netdev->stats.tx_window_errors =
  1530. adapter->soft_stats.tx_window_errors;
  1531. netdev->stats.tx_carrier_errors =
  1532. adapter->soft_stats.tx_carrier_errors;
  1533. }
  1534. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1535. {
  1536. unsigned long flags;
  1537. u32 tpd_next_to_use;
  1538. u32 rfd_next_to_use;
  1539. u32 rrd_next_to_clean;
  1540. u32 value;
  1541. spin_lock_irqsave(&adapter->mb_lock, flags);
  1542. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1543. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1544. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1545. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1546. MB_RFD_PROD_INDX_SHIFT) |
  1547. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1548. MB_RRD_CONS_INDX_SHIFT) |
  1549. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1550. MB_TPD_PROD_INDX_SHIFT);
  1551. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1552. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1553. }
  1554. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1555. struct rx_return_desc *rrd, u16 offset)
  1556. {
  1557. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1558. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1559. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1560. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1561. rfd_ring->next_to_clean = 0;
  1562. }
  1563. }
  1564. }
  1565. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1566. struct rx_return_desc *rrd)
  1567. {
  1568. u16 num_buf;
  1569. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1570. adapter->rx_buffer_len;
  1571. if (rrd->num_buf == num_buf)
  1572. /* clean alloc flag for bad rrd */
  1573. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1574. }
  1575. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1576. struct rx_return_desc *rrd, struct sk_buff *skb)
  1577. {
  1578. struct pci_dev *pdev = adapter->pdev;
  1579. /*
  1580. * The L1 hardware contains a bug that erroneously sets the
  1581. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1582. * fragmented IP packet is received, even though the packet
  1583. * is perfectly valid and its checksum is correct. There's
  1584. * no way to distinguish between one of these good packets
  1585. * and a packet that actually contains a TCP/UDP checksum
  1586. * error, so all we can do is allow it to be handed up to
  1587. * the higher layers and let it be sorted out there.
  1588. */
  1589. skb->ip_summed = CHECKSUM_NONE;
  1590. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1591. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1592. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1593. adapter->hw_csum_err++;
  1594. if (netif_msg_rx_err(adapter))
  1595. dev_printk(KERN_DEBUG, &pdev->dev,
  1596. "rx checksum error\n");
  1597. return;
  1598. }
  1599. }
  1600. /* not IPv4 */
  1601. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1602. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1603. return;
  1604. /* IPv4 packet */
  1605. if (likely(!(rrd->err_flg &
  1606. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1607. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1608. adapter->hw_csum_good++;
  1609. return;
  1610. }
  1611. return;
  1612. }
  1613. /*
  1614. * atl1_alloc_rx_buffers - Replace used receive buffers
  1615. * @adapter: address of board private structure
  1616. */
  1617. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1618. {
  1619. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1620. struct pci_dev *pdev = adapter->pdev;
  1621. struct page *page;
  1622. unsigned long offset;
  1623. struct atl1_buffer *buffer_info, *next_info;
  1624. struct sk_buff *skb;
  1625. u16 num_alloc = 0;
  1626. u16 rfd_next_to_use, next_next;
  1627. struct rx_free_desc *rfd_desc;
  1628. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1629. if (++next_next == rfd_ring->count)
  1630. next_next = 0;
  1631. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1632. next_info = &rfd_ring->buffer_info[next_next];
  1633. while (!buffer_info->alloced && !next_info->alloced) {
  1634. if (buffer_info->skb) {
  1635. buffer_info->alloced = 1;
  1636. goto next;
  1637. }
  1638. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1639. skb = netdev_alloc_skb(adapter->netdev,
  1640. adapter->rx_buffer_len + NET_IP_ALIGN);
  1641. if (unlikely(!skb)) {
  1642. /* Better luck next round */
  1643. adapter->netdev->stats.rx_dropped++;
  1644. break;
  1645. }
  1646. /*
  1647. * Make buffer alignment 2 beyond a 16 byte boundary
  1648. * this will result in a 16 byte aligned IP header after
  1649. * the 14 byte MAC header is removed
  1650. */
  1651. skb_reserve(skb, NET_IP_ALIGN);
  1652. buffer_info->alloced = 1;
  1653. buffer_info->skb = skb;
  1654. buffer_info->length = (u16) adapter->rx_buffer_len;
  1655. page = virt_to_page(skb->data);
  1656. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1657. buffer_info->dma = pci_map_page(pdev, page, offset,
  1658. adapter->rx_buffer_len,
  1659. PCI_DMA_FROMDEVICE);
  1660. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1661. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1662. rfd_desc->coalese = 0;
  1663. next:
  1664. rfd_next_to_use = next_next;
  1665. if (unlikely(++next_next == rfd_ring->count))
  1666. next_next = 0;
  1667. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1668. next_info = &rfd_ring->buffer_info[next_next];
  1669. num_alloc++;
  1670. }
  1671. if (num_alloc) {
  1672. /*
  1673. * Force memory writes to complete before letting h/w
  1674. * know there are new descriptors to fetch. (Only
  1675. * applicable for weak-ordered memory model archs,
  1676. * such as IA-64).
  1677. */
  1678. wmb();
  1679. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1680. }
  1681. return num_alloc;
  1682. }
  1683. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1684. {
  1685. int i, count;
  1686. u16 length;
  1687. u16 rrd_next_to_clean;
  1688. u32 value;
  1689. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1690. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1691. struct atl1_buffer *buffer_info;
  1692. struct rx_return_desc *rrd;
  1693. struct sk_buff *skb;
  1694. count = 0;
  1695. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1696. while (1) {
  1697. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1698. i = 1;
  1699. if (likely(rrd->xsz.valid)) { /* packet valid */
  1700. chk_rrd:
  1701. /* check rrd status */
  1702. if (likely(rrd->num_buf == 1))
  1703. goto rrd_ok;
  1704. else if (netif_msg_rx_err(adapter)) {
  1705. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1706. "unexpected RRD buffer count\n");
  1707. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1708. "rx_buf_len = %d\n",
  1709. adapter->rx_buffer_len);
  1710. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1711. "RRD num_buf = %d\n",
  1712. rrd->num_buf);
  1713. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1714. "RRD pkt_len = %d\n",
  1715. rrd->xsz.xsum_sz.pkt_size);
  1716. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1717. "RRD pkt_flg = 0x%08X\n",
  1718. rrd->pkt_flg);
  1719. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1720. "RRD err_flg = 0x%08X\n",
  1721. rrd->err_flg);
  1722. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1723. "RRD vlan_tag = 0x%08X\n",
  1724. rrd->vlan_tag);
  1725. }
  1726. /* rrd seems to be bad */
  1727. if (unlikely(i-- > 0)) {
  1728. /* rrd may not be DMAed completely */
  1729. udelay(1);
  1730. goto chk_rrd;
  1731. }
  1732. /* bad rrd */
  1733. if (netif_msg_rx_err(adapter))
  1734. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1735. "bad RRD\n");
  1736. /* see if update RFD index */
  1737. if (rrd->num_buf > 1)
  1738. atl1_update_rfd_index(adapter, rrd);
  1739. /* update rrd */
  1740. rrd->xsz.valid = 0;
  1741. if (++rrd_next_to_clean == rrd_ring->count)
  1742. rrd_next_to_clean = 0;
  1743. count++;
  1744. continue;
  1745. } else { /* current rrd still not be updated */
  1746. break;
  1747. }
  1748. rrd_ok:
  1749. /* clean alloc flag for bad rrd */
  1750. atl1_clean_alloc_flag(adapter, rrd, 0);
  1751. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1752. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1753. rfd_ring->next_to_clean = 0;
  1754. /* update rrd next to clean */
  1755. if (++rrd_next_to_clean == rrd_ring->count)
  1756. rrd_next_to_clean = 0;
  1757. count++;
  1758. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1759. if (!(rrd->err_flg &
  1760. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1761. | ERR_FLAG_LEN))) {
  1762. /* packet error, don't need upstream */
  1763. buffer_info->alloced = 0;
  1764. rrd->xsz.valid = 0;
  1765. continue;
  1766. }
  1767. }
  1768. /* Good Receive */
  1769. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1770. buffer_info->length, PCI_DMA_FROMDEVICE);
  1771. buffer_info->dma = 0;
  1772. skb = buffer_info->skb;
  1773. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1774. skb_put(skb, length - ETH_FCS_LEN);
  1775. /* Receive Checksum Offload */
  1776. atl1_rx_checksum(adapter, rrd, skb);
  1777. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1778. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1779. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1780. ((rrd->vlan_tag & 7) << 13) |
  1781. ((rrd->vlan_tag & 8) << 9);
  1782. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1783. } else
  1784. netif_rx(skb);
  1785. /* let protocol layer free skb */
  1786. buffer_info->skb = NULL;
  1787. buffer_info->alloced = 0;
  1788. rrd->xsz.valid = 0;
  1789. }
  1790. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1791. atl1_alloc_rx_buffers(adapter);
  1792. /* update mailbox ? */
  1793. if (count) {
  1794. u32 tpd_next_to_use;
  1795. u32 rfd_next_to_use;
  1796. spin_lock(&adapter->mb_lock);
  1797. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1798. rfd_next_to_use =
  1799. atomic_read(&adapter->rfd_ring.next_to_use);
  1800. rrd_next_to_clean =
  1801. atomic_read(&adapter->rrd_ring.next_to_clean);
  1802. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1803. MB_RFD_PROD_INDX_SHIFT) |
  1804. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1805. MB_RRD_CONS_INDX_SHIFT) |
  1806. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1807. MB_TPD_PROD_INDX_SHIFT);
  1808. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1809. spin_unlock(&adapter->mb_lock);
  1810. }
  1811. }
  1812. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1813. {
  1814. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1815. struct atl1_buffer *buffer_info;
  1816. u16 sw_tpd_next_to_clean;
  1817. u16 cmb_tpd_next_to_clean;
  1818. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1819. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1820. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1821. struct tx_packet_desc *tpd;
  1822. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1823. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1824. if (buffer_info->dma) {
  1825. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1826. buffer_info->length, PCI_DMA_TODEVICE);
  1827. buffer_info->dma = 0;
  1828. }
  1829. if (buffer_info->skb) {
  1830. dev_kfree_skb_irq(buffer_info->skb);
  1831. buffer_info->skb = NULL;
  1832. }
  1833. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1834. sw_tpd_next_to_clean = 0;
  1835. }
  1836. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1837. if (netif_queue_stopped(adapter->netdev)
  1838. && netif_carrier_ok(adapter->netdev))
  1839. netif_wake_queue(adapter->netdev);
  1840. }
  1841. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1842. {
  1843. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1844. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1845. return ((next_to_clean > next_to_use) ?
  1846. next_to_clean - next_to_use - 1 :
  1847. tpd_ring->count + next_to_clean - next_to_use - 1);
  1848. }
  1849. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1850. struct tx_packet_desc *ptpd)
  1851. {
  1852. u8 hdr_len, ip_off;
  1853. u32 real_len;
  1854. int err;
  1855. if (skb_shinfo(skb)->gso_size) {
  1856. if (skb_header_cloned(skb)) {
  1857. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1858. if (unlikely(err))
  1859. return -1;
  1860. }
  1861. if (skb->protocol == htons(ETH_P_IP)) {
  1862. struct iphdr *iph = ip_hdr(skb);
  1863. real_len = (((unsigned char *)iph - skb->data) +
  1864. ntohs(iph->tot_len));
  1865. if (real_len < skb->len)
  1866. pskb_trim(skb, real_len);
  1867. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1868. if (skb->len == hdr_len) {
  1869. iph->check = 0;
  1870. tcp_hdr(skb)->check =
  1871. ~csum_tcpudp_magic(iph->saddr,
  1872. iph->daddr, tcp_hdrlen(skb),
  1873. IPPROTO_TCP, 0);
  1874. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1875. TPD_IPHL_SHIFT;
  1876. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1877. TPD_TCPHDRLEN_MASK) <<
  1878. TPD_TCPHDRLEN_SHIFT;
  1879. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1880. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1881. return 1;
  1882. }
  1883. iph->check = 0;
  1884. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1885. iph->daddr, 0, IPPROTO_TCP, 0);
  1886. ip_off = (unsigned char *)iph -
  1887. (unsigned char *) skb_network_header(skb);
  1888. if (ip_off == 8) /* 802.3-SNAP frame */
  1889. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1890. else if (ip_off != 0)
  1891. return -2;
  1892. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1893. TPD_IPHL_SHIFT;
  1894. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1895. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1896. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1897. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1898. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1899. return 3;
  1900. }
  1901. }
  1902. return false;
  1903. }
  1904. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1905. struct tx_packet_desc *ptpd)
  1906. {
  1907. u8 css, cso;
  1908. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1909. css = (u8) (skb->csum_start - skb_headroom(skb));
  1910. cso = css + (u8) skb->csum_offset;
  1911. if (unlikely(css & 0x1)) {
  1912. /* L1 hardware requires an even number here */
  1913. if (netif_msg_tx_err(adapter))
  1914. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1915. "payload offset not an even number\n");
  1916. return -1;
  1917. }
  1918. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1919. TPD_PLOADOFFSET_SHIFT;
  1920. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1921. TPD_CCSUMOFFSET_SHIFT;
  1922. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1923. return true;
  1924. }
  1925. return 0;
  1926. }
  1927. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1928. struct tx_packet_desc *ptpd)
  1929. {
  1930. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1931. struct atl1_buffer *buffer_info;
  1932. u16 buf_len = skb->len;
  1933. struct page *page;
  1934. unsigned long offset;
  1935. unsigned int nr_frags;
  1936. unsigned int f;
  1937. int retval;
  1938. u16 next_to_use;
  1939. u16 data_len;
  1940. u8 hdr_len;
  1941. buf_len -= skb->data_len;
  1942. nr_frags = skb_shinfo(skb)->nr_frags;
  1943. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1944. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1945. BUG_ON(buffer_info->skb);
  1946. /* put skb in last TPD */
  1947. buffer_info->skb = NULL;
  1948. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1949. if (retval) {
  1950. /* TSO */
  1951. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1952. buffer_info->length = hdr_len;
  1953. page = virt_to_page(skb->data);
  1954. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1955. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1956. offset, hdr_len,
  1957. PCI_DMA_TODEVICE);
  1958. if (++next_to_use == tpd_ring->count)
  1959. next_to_use = 0;
  1960. if (buf_len > hdr_len) {
  1961. int i, nseg;
  1962. data_len = buf_len - hdr_len;
  1963. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1964. ATL1_MAX_TX_BUF_LEN;
  1965. for (i = 0; i < nseg; i++) {
  1966. buffer_info =
  1967. &tpd_ring->buffer_info[next_to_use];
  1968. buffer_info->skb = NULL;
  1969. buffer_info->length =
  1970. (ATL1_MAX_TX_BUF_LEN >=
  1971. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1972. data_len -= buffer_info->length;
  1973. page = virt_to_page(skb->data +
  1974. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1975. offset = (unsigned long)(skb->data +
  1976. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1977. ~PAGE_MASK;
  1978. buffer_info->dma = pci_map_page(adapter->pdev,
  1979. page, offset, buffer_info->length,
  1980. PCI_DMA_TODEVICE);
  1981. if (++next_to_use == tpd_ring->count)
  1982. next_to_use = 0;
  1983. }
  1984. }
  1985. } else {
  1986. /* not TSO */
  1987. buffer_info->length = buf_len;
  1988. page = virt_to_page(skb->data);
  1989. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1990. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1991. offset, buf_len, PCI_DMA_TODEVICE);
  1992. if (++next_to_use == tpd_ring->count)
  1993. next_to_use = 0;
  1994. }
  1995. for (f = 0; f < nr_frags; f++) {
  1996. struct skb_frag_struct *frag;
  1997. u16 i, nseg;
  1998. frag = &skb_shinfo(skb)->frags[f];
  1999. buf_len = frag->size;
  2000. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  2001. ATL1_MAX_TX_BUF_LEN;
  2002. for (i = 0; i < nseg; i++) {
  2003. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2004. BUG_ON(buffer_info->skb);
  2005. buffer_info->skb = NULL;
  2006. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2007. ATL1_MAX_TX_BUF_LEN : buf_len;
  2008. buf_len -= buffer_info->length;
  2009. buffer_info->dma = pci_map_page(adapter->pdev,
  2010. frag->page,
  2011. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2012. buffer_info->length, PCI_DMA_TODEVICE);
  2013. if (++next_to_use == tpd_ring->count)
  2014. next_to_use = 0;
  2015. }
  2016. }
  2017. /* last tpd's buffer-info */
  2018. buffer_info->skb = skb;
  2019. }
  2020. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2021. struct tx_packet_desc *ptpd)
  2022. {
  2023. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2024. struct atl1_buffer *buffer_info;
  2025. struct tx_packet_desc *tpd;
  2026. u16 j;
  2027. u32 val;
  2028. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2029. for (j = 0; j < count; j++) {
  2030. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2031. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2032. if (tpd != ptpd)
  2033. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2034. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2035. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2036. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2037. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2038. /*
  2039. * if this is the first packet in a TSO chain, set
  2040. * TPD_HDRFLAG, otherwise, clear it.
  2041. */
  2042. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2043. TPD_SEGMENT_EN_MASK;
  2044. if (val) {
  2045. if (!j)
  2046. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2047. else
  2048. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2049. }
  2050. if (j == (count - 1))
  2051. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2052. if (++next_to_use == tpd_ring->count)
  2053. next_to_use = 0;
  2054. }
  2055. /*
  2056. * Force memory writes to complete before letting h/w
  2057. * know there are new descriptors to fetch. (Only
  2058. * applicable for weak-ordered memory model archs,
  2059. * such as IA-64).
  2060. */
  2061. wmb();
  2062. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2063. }
  2064. static netdev_tx_t atl1_xmit_frame(struct sk_buff *skb,
  2065. struct net_device *netdev)
  2066. {
  2067. struct atl1_adapter *adapter = netdev_priv(netdev);
  2068. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2069. int len = skb->len;
  2070. int tso;
  2071. int count = 1;
  2072. int ret_val;
  2073. struct tx_packet_desc *ptpd;
  2074. u16 frag_size;
  2075. u16 vlan_tag;
  2076. unsigned int nr_frags = 0;
  2077. unsigned int mss = 0;
  2078. unsigned int f;
  2079. unsigned int proto_hdr_len;
  2080. len -= skb->data_len;
  2081. if (unlikely(skb->len <= 0)) {
  2082. dev_kfree_skb_any(skb);
  2083. return NETDEV_TX_OK;
  2084. }
  2085. nr_frags = skb_shinfo(skb)->nr_frags;
  2086. for (f = 0; f < nr_frags; f++) {
  2087. frag_size = skb_shinfo(skb)->frags[f].size;
  2088. if (frag_size)
  2089. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2090. ATL1_MAX_TX_BUF_LEN;
  2091. }
  2092. mss = skb_shinfo(skb)->gso_size;
  2093. if (mss) {
  2094. if (skb->protocol == htons(ETH_P_IP)) {
  2095. proto_hdr_len = (skb_transport_offset(skb) +
  2096. tcp_hdrlen(skb));
  2097. if (unlikely(proto_hdr_len > len)) {
  2098. dev_kfree_skb_any(skb);
  2099. return NETDEV_TX_OK;
  2100. }
  2101. /* need additional TPD ? */
  2102. if (proto_hdr_len != len)
  2103. count += (len - proto_hdr_len +
  2104. ATL1_MAX_TX_BUF_LEN - 1) /
  2105. ATL1_MAX_TX_BUF_LEN;
  2106. }
  2107. }
  2108. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2109. /* not enough descriptors */
  2110. netif_stop_queue(netdev);
  2111. if (netif_msg_tx_queued(adapter))
  2112. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2113. "tx busy\n");
  2114. return NETDEV_TX_BUSY;
  2115. }
  2116. ptpd = ATL1_TPD_DESC(tpd_ring,
  2117. (u16) atomic_read(&tpd_ring->next_to_use));
  2118. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2119. if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
  2120. vlan_tag = vlan_tx_tag_get(skb);
  2121. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2122. ((vlan_tag >> 9) & 0x8);
  2123. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2124. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2125. TPD_VLANTAG_SHIFT;
  2126. }
  2127. tso = atl1_tso(adapter, skb, ptpd);
  2128. if (tso < 0) {
  2129. dev_kfree_skb_any(skb);
  2130. return NETDEV_TX_OK;
  2131. }
  2132. if (!tso) {
  2133. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2134. if (ret_val < 0) {
  2135. dev_kfree_skb_any(skb);
  2136. return NETDEV_TX_OK;
  2137. }
  2138. }
  2139. atl1_tx_map(adapter, skb, ptpd);
  2140. atl1_tx_queue(adapter, count, ptpd);
  2141. atl1_update_mailbox(adapter);
  2142. mmiowb();
  2143. return NETDEV_TX_OK;
  2144. }
  2145. /*
  2146. * atl1_intr - Interrupt Handler
  2147. * @irq: interrupt number
  2148. * @data: pointer to a network interface device structure
  2149. * @pt_regs: CPU registers structure
  2150. */
  2151. static irqreturn_t atl1_intr(int irq, void *data)
  2152. {
  2153. struct atl1_adapter *adapter = netdev_priv(data);
  2154. u32 status;
  2155. int max_ints = 10;
  2156. status = adapter->cmb.cmb->int_stats;
  2157. if (!status)
  2158. return IRQ_NONE;
  2159. do {
  2160. /* clear CMB interrupt status at once */
  2161. adapter->cmb.cmb->int_stats = 0;
  2162. if (status & ISR_GPHY) /* clear phy status */
  2163. atlx_clear_phy_int(adapter);
  2164. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2165. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2166. /* check if SMB intr */
  2167. if (status & ISR_SMB)
  2168. atl1_inc_smb(adapter);
  2169. /* check if PCIE PHY Link down */
  2170. if (status & ISR_PHY_LINKDOWN) {
  2171. if (netif_msg_intr(adapter))
  2172. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2173. "pcie phy link down %x\n", status);
  2174. if (netif_running(adapter->netdev)) { /* reset MAC */
  2175. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2176. schedule_work(&adapter->pcie_dma_to_rst_task);
  2177. return IRQ_HANDLED;
  2178. }
  2179. }
  2180. /* check if DMA read/write error ? */
  2181. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2182. if (netif_msg_intr(adapter))
  2183. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2184. "pcie DMA r/w error (status = 0x%x)\n",
  2185. status);
  2186. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2187. schedule_work(&adapter->pcie_dma_to_rst_task);
  2188. return IRQ_HANDLED;
  2189. }
  2190. /* link event */
  2191. if (status & ISR_GPHY) {
  2192. adapter->soft_stats.tx_carrier_errors++;
  2193. atl1_check_for_link(adapter);
  2194. }
  2195. /* transmit event */
  2196. if (status & ISR_CMB_TX)
  2197. atl1_intr_tx(adapter);
  2198. /* rx exception */
  2199. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2200. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2201. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2202. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2203. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2204. ISR_HOST_RRD_OV))
  2205. if (netif_msg_intr(adapter))
  2206. dev_printk(KERN_DEBUG,
  2207. &adapter->pdev->dev,
  2208. "rx exception, ISR = 0x%x\n",
  2209. status);
  2210. atl1_intr_rx(adapter);
  2211. }
  2212. if (--max_ints < 0)
  2213. break;
  2214. } while ((status = adapter->cmb.cmb->int_stats));
  2215. /* re-enable Interrupt */
  2216. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2217. return IRQ_HANDLED;
  2218. }
  2219. /*
  2220. * atl1_phy_config - Timer Call-back
  2221. * @data: pointer to netdev cast into an unsigned long
  2222. */
  2223. static void atl1_phy_config(unsigned long data)
  2224. {
  2225. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2226. struct atl1_hw *hw = &adapter->hw;
  2227. unsigned long flags;
  2228. spin_lock_irqsave(&adapter->lock, flags);
  2229. adapter->phy_timer_pending = false;
  2230. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2231. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2232. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2233. spin_unlock_irqrestore(&adapter->lock, flags);
  2234. }
  2235. /*
  2236. * Orphaned vendor comment left intact here:
  2237. * <vendor comment>
  2238. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2239. * will assert. We do soft reset <0x1400=1> according
  2240. * with the SPEC. BUT, it seemes that PCIE or DMA
  2241. * state-machine will not be reset. DMAR_TO_INT will
  2242. * assert again and again.
  2243. * </vendor comment>
  2244. */
  2245. static int atl1_reset(struct atl1_adapter *adapter)
  2246. {
  2247. int ret;
  2248. ret = atl1_reset_hw(&adapter->hw);
  2249. if (ret)
  2250. return ret;
  2251. return atl1_init_hw(&adapter->hw);
  2252. }
  2253. static s32 atl1_up(struct atl1_adapter *adapter)
  2254. {
  2255. struct net_device *netdev = adapter->netdev;
  2256. int err;
  2257. int irq_flags = IRQF_SAMPLE_RANDOM;
  2258. /* hardware has been reset, we need to reload some things */
  2259. atlx_set_multi(netdev);
  2260. atl1_init_ring_ptrs(adapter);
  2261. atlx_restore_vlan(adapter);
  2262. err = atl1_alloc_rx_buffers(adapter);
  2263. if (unlikely(!err))
  2264. /* no RX BUFFER allocated */
  2265. return -ENOMEM;
  2266. if (unlikely(atl1_configure(adapter))) {
  2267. err = -EIO;
  2268. goto err_up;
  2269. }
  2270. err = pci_enable_msi(adapter->pdev);
  2271. if (err) {
  2272. if (netif_msg_ifup(adapter))
  2273. dev_info(&adapter->pdev->dev,
  2274. "Unable to enable MSI: %d\n", err);
  2275. irq_flags |= IRQF_SHARED;
  2276. }
  2277. err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
  2278. netdev->name, netdev);
  2279. if (unlikely(err))
  2280. goto err_up;
  2281. atlx_irq_enable(adapter);
  2282. atl1_check_link(adapter);
  2283. netif_start_queue(netdev);
  2284. return 0;
  2285. err_up:
  2286. pci_disable_msi(adapter->pdev);
  2287. /* free rx_buffers */
  2288. atl1_clean_rx_ring(adapter);
  2289. return err;
  2290. }
  2291. static void atl1_down(struct atl1_adapter *adapter)
  2292. {
  2293. struct net_device *netdev = adapter->netdev;
  2294. netif_stop_queue(netdev);
  2295. del_timer_sync(&adapter->phy_config_timer);
  2296. adapter->phy_timer_pending = false;
  2297. atlx_irq_disable(adapter);
  2298. free_irq(adapter->pdev->irq, netdev);
  2299. pci_disable_msi(adapter->pdev);
  2300. atl1_reset_hw(&adapter->hw);
  2301. adapter->cmb.cmb->int_stats = 0;
  2302. adapter->link_speed = SPEED_0;
  2303. adapter->link_duplex = -1;
  2304. netif_carrier_off(netdev);
  2305. atl1_clean_tx_ring(adapter);
  2306. atl1_clean_rx_ring(adapter);
  2307. }
  2308. static void atl1_tx_timeout_task(struct work_struct *work)
  2309. {
  2310. struct atl1_adapter *adapter =
  2311. container_of(work, struct atl1_adapter, tx_timeout_task);
  2312. struct net_device *netdev = adapter->netdev;
  2313. netif_device_detach(netdev);
  2314. atl1_down(adapter);
  2315. atl1_up(adapter);
  2316. netif_device_attach(netdev);
  2317. }
  2318. /*
  2319. * atl1_change_mtu - Change the Maximum Transfer Unit
  2320. * @netdev: network interface device structure
  2321. * @new_mtu: new value for maximum frame size
  2322. *
  2323. * Returns 0 on success, negative on failure
  2324. */
  2325. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2326. {
  2327. struct atl1_adapter *adapter = netdev_priv(netdev);
  2328. int old_mtu = netdev->mtu;
  2329. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2330. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2331. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2332. if (netif_msg_link(adapter))
  2333. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2334. return -EINVAL;
  2335. }
  2336. adapter->hw.max_frame_size = max_frame;
  2337. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2338. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2339. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2340. netdev->mtu = new_mtu;
  2341. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2342. atl1_down(adapter);
  2343. atl1_up(adapter);
  2344. }
  2345. return 0;
  2346. }
  2347. /*
  2348. * atl1_open - Called when a network interface is made active
  2349. * @netdev: network interface device structure
  2350. *
  2351. * Returns 0 on success, negative value on failure
  2352. *
  2353. * The open entry point is called when a network interface is made
  2354. * active by the system (IFF_UP). At this point all resources needed
  2355. * for transmit and receive operations are allocated, the interrupt
  2356. * handler is registered with the OS, the watchdog timer is started,
  2357. * and the stack is notified that the interface is ready.
  2358. */
  2359. static int atl1_open(struct net_device *netdev)
  2360. {
  2361. struct atl1_adapter *adapter = netdev_priv(netdev);
  2362. int err;
  2363. netif_carrier_off(netdev);
  2364. /* allocate transmit descriptors */
  2365. err = atl1_setup_ring_resources(adapter);
  2366. if (err)
  2367. return err;
  2368. err = atl1_up(adapter);
  2369. if (err)
  2370. goto err_up;
  2371. return 0;
  2372. err_up:
  2373. atl1_reset(adapter);
  2374. return err;
  2375. }
  2376. /*
  2377. * atl1_close - Disables a network interface
  2378. * @netdev: network interface device structure
  2379. *
  2380. * Returns 0, this is not allowed to fail
  2381. *
  2382. * The close entry point is called when an interface is de-activated
  2383. * by the OS. The hardware is still under the drivers control, but
  2384. * needs to be disabled. A global MAC reset is issued to stop the
  2385. * hardware, and all transmit and receive resources are freed.
  2386. */
  2387. static int atl1_close(struct net_device *netdev)
  2388. {
  2389. struct atl1_adapter *adapter = netdev_priv(netdev);
  2390. atl1_down(adapter);
  2391. atl1_free_ring_resources(adapter);
  2392. return 0;
  2393. }
  2394. #ifdef CONFIG_PM
  2395. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2396. {
  2397. struct net_device *netdev = pci_get_drvdata(pdev);
  2398. struct atl1_adapter *adapter = netdev_priv(netdev);
  2399. struct atl1_hw *hw = &adapter->hw;
  2400. u32 ctrl = 0;
  2401. u32 wufc = adapter->wol;
  2402. u32 val;
  2403. int retval;
  2404. u16 speed;
  2405. u16 duplex;
  2406. netif_device_detach(netdev);
  2407. if (netif_running(netdev))
  2408. atl1_down(adapter);
  2409. retval = pci_save_state(pdev);
  2410. if (retval)
  2411. return retval;
  2412. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2413. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2414. val = ctrl & BMSR_LSTATUS;
  2415. if (val)
  2416. wufc &= ~ATLX_WUFC_LNKC;
  2417. if (val && wufc) {
  2418. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2419. if (val) {
  2420. if (netif_msg_ifdown(adapter))
  2421. dev_printk(KERN_DEBUG, &pdev->dev,
  2422. "error getting speed/duplex\n");
  2423. goto disable_wol;
  2424. }
  2425. ctrl = 0;
  2426. /* enable magic packet WOL */
  2427. if (wufc & ATLX_WUFC_MAG)
  2428. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2429. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2430. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2431. /* configure the mac */
  2432. ctrl = MAC_CTRL_RX_EN;
  2433. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2434. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2435. if (duplex == FULL_DUPLEX)
  2436. ctrl |= MAC_CTRL_DUPLX;
  2437. ctrl |= (((u32)adapter->hw.preamble_len &
  2438. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2439. if (adapter->vlgrp)
  2440. ctrl |= MAC_CTRL_RMV_VLAN;
  2441. if (wufc & ATLX_WUFC_MAG)
  2442. ctrl |= MAC_CTRL_BC_EN;
  2443. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2444. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2445. /* poke the PHY */
  2446. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2447. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2448. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2449. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2450. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2451. goto exit;
  2452. }
  2453. if (!val && wufc) {
  2454. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2455. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2456. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2457. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2458. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2459. hw->phy_configured = false;
  2460. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2461. goto exit;
  2462. }
  2463. disable_wol:
  2464. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2465. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2466. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2467. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2468. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2469. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2470. hw->phy_configured = false;
  2471. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2472. exit:
  2473. if (netif_running(netdev))
  2474. pci_disable_msi(adapter->pdev);
  2475. pci_disable_device(pdev);
  2476. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2477. return 0;
  2478. }
  2479. static int atl1_resume(struct pci_dev *pdev)
  2480. {
  2481. struct net_device *netdev = pci_get_drvdata(pdev);
  2482. struct atl1_adapter *adapter = netdev_priv(netdev);
  2483. u32 err;
  2484. pci_set_power_state(pdev, PCI_D0);
  2485. pci_restore_state(pdev);
  2486. err = pci_enable_device(pdev);
  2487. if (err) {
  2488. if (netif_msg_ifup(adapter))
  2489. dev_printk(KERN_DEBUG, &pdev->dev,
  2490. "error enabling pci device\n");
  2491. return err;
  2492. }
  2493. pci_set_master(pdev);
  2494. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2495. pci_enable_wake(pdev, PCI_D3hot, 0);
  2496. pci_enable_wake(pdev, PCI_D3cold, 0);
  2497. atl1_reset_hw(&adapter->hw);
  2498. adapter->cmb.cmb->int_stats = 0;
  2499. if (netif_running(netdev))
  2500. atl1_up(adapter);
  2501. netif_device_attach(netdev);
  2502. return 0;
  2503. }
  2504. #else
  2505. #define atl1_suspend NULL
  2506. #define atl1_resume NULL
  2507. #endif
  2508. static void atl1_shutdown(struct pci_dev *pdev)
  2509. {
  2510. #ifdef CONFIG_PM
  2511. atl1_suspend(pdev, PMSG_SUSPEND);
  2512. #endif
  2513. }
  2514. #ifdef CONFIG_NET_POLL_CONTROLLER
  2515. static void atl1_poll_controller(struct net_device *netdev)
  2516. {
  2517. disable_irq(netdev->irq);
  2518. atl1_intr(netdev->irq, netdev);
  2519. enable_irq(netdev->irq);
  2520. }
  2521. #endif
  2522. static const struct net_device_ops atl1_netdev_ops = {
  2523. .ndo_open = atl1_open,
  2524. .ndo_stop = atl1_close,
  2525. .ndo_start_xmit = atl1_xmit_frame,
  2526. .ndo_set_multicast_list = atlx_set_multi,
  2527. .ndo_validate_addr = eth_validate_addr,
  2528. .ndo_set_mac_address = atl1_set_mac,
  2529. .ndo_change_mtu = atl1_change_mtu,
  2530. .ndo_do_ioctl = atlx_ioctl,
  2531. .ndo_tx_timeout = atlx_tx_timeout,
  2532. .ndo_vlan_rx_register = atlx_vlan_rx_register,
  2533. #ifdef CONFIG_NET_POLL_CONTROLLER
  2534. .ndo_poll_controller = atl1_poll_controller,
  2535. #endif
  2536. };
  2537. /*
  2538. * atl1_probe - Device Initialization Routine
  2539. * @pdev: PCI device information struct
  2540. * @ent: entry in atl1_pci_tbl
  2541. *
  2542. * Returns 0 on success, negative on failure
  2543. *
  2544. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2545. * The OS initialization, configuring of the adapter private structure,
  2546. * and a hardware reset occur.
  2547. */
  2548. static int __devinit atl1_probe(struct pci_dev *pdev,
  2549. const struct pci_device_id *ent)
  2550. {
  2551. struct net_device *netdev;
  2552. struct atl1_adapter *adapter;
  2553. static int cards_found = 0;
  2554. int err;
  2555. err = pci_enable_device(pdev);
  2556. if (err)
  2557. return err;
  2558. /*
  2559. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2560. * shared register for the high 32 bits, so only a single, aligned,
  2561. * 4 GB physical address range can be used at a time.
  2562. *
  2563. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2564. * worth. It is far easier to limit to 32-bit DMA than update
  2565. * various kernel subsystems to support the mechanics required by a
  2566. * fixed-high-32-bit system.
  2567. */
  2568. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2569. if (err) {
  2570. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2571. goto err_dma;
  2572. }
  2573. /*
  2574. * Mark all PCI regions associated with PCI device
  2575. * pdev as being reserved by owner atl1_driver_name
  2576. */
  2577. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2578. if (err)
  2579. goto err_request_regions;
  2580. /*
  2581. * Enables bus-mastering on the device and calls
  2582. * pcibios_set_master to do the needed arch specific settings
  2583. */
  2584. pci_set_master(pdev);
  2585. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2586. if (!netdev) {
  2587. err = -ENOMEM;
  2588. goto err_alloc_etherdev;
  2589. }
  2590. SET_NETDEV_DEV(netdev, &pdev->dev);
  2591. pci_set_drvdata(pdev, netdev);
  2592. adapter = netdev_priv(netdev);
  2593. adapter->netdev = netdev;
  2594. adapter->pdev = pdev;
  2595. adapter->hw.back = adapter;
  2596. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2597. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2598. if (!adapter->hw.hw_addr) {
  2599. err = -EIO;
  2600. goto err_pci_iomap;
  2601. }
  2602. /* get device revision number */
  2603. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2604. (REG_MASTER_CTRL + 2));
  2605. if (netif_msg_probe(adapter))
  2606. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2607. /* set default ring resource counts */
  2608. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2609. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2610. adapter->mii.dev = netdev;
  2611. adapter->mii.mdio_read = mdio_read;
  2612. adapter->mii.mdio_write = mdio_write;
  2613. adapter->mii.phy_id_mask = 0x1f;
  2614. adapter->mii.reg_num_mask = 0x1f;
  2615. netdev->netdev_ops = &atl1_netdev_ops;
  2616. netdev->watchdog_timeo = 5 * HZ;
  2617. netdev->ethtool_ops = &atl1_ethtool_ops;
  2618. adapter->bd_number = cards_found;
  2619. /* setup the private structure */
  2620. err = atl1_sw_init(adapter);
  2621. if (err)
  2622. goto err_common;
  2623. netdev->features = NETIF_F_HW_CSUM;
  2624. netdev->features |= NETIF_F_SG;
  2625. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2626. /*
  2627. * patch for some L1 of old version,
  2628. * the final version of L1 may not need these
  2629. * patches
  2630. */
  2631. /* atl1_pcie_patch(adapter); */
  2632. /* really reset GPHY core */
  2633. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2634. /*
  2635. * reset the controller to
  2636. * put the device in a known good starting state
  2637. */
  2638. if (atl1_reset_hw(&adapter->hw)) {
  2639. err = -EIO;
  2640. goto err_common;
  2641. }
  2642. /* copy the MAC address out of the EEPROM */
  2643. atl1_read_mac_addr(&adapter->hw);
  2644. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2645. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2646. err = -EIO;
  2647. goto err_common;
  2648. }
  2649. atl1_check_options(adapter);
  2650. /* pre-init the MAC, and setup link */
  2651. err = atl1_init_hw(&adapter->hw);
  2652. if (err) {
  2653. err = -EIO;
  2654. goto err_common;
  2655. }
  2656. atl1_pcie_patch(adapter);
  2657. /* assume we have no link for now */
  2658. netif_carrier_off(netdev);
  2659. netif_stop_queue(netdev);
  2660. setup_timer(&adapter->phy_config_timer, &atl1_phy_config,
  2661. (unsigned long)adapter);
  2662. adapter->phy_timer_pending = false;
  2663. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2664. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2665. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2666. err = register_netdev(netdev);
  2667. if (err)
  2668. goto err_common;
  2669. cards_found++;
  2670. atl1_via_workaround(adapter);
  2671. return 0;
  2672. err_common:
  2673. pci_iounmap(pdev, adapter->hw.hw_addr);
  2674. err_pci_iomap:
  2675. free_netdev(netdev);
  2676. err_alloc_etherdev:
  2677. pci_release_regions(pdev);
  2678. err_dma:
  2679. err_request_regions:
  2680. pci_disable_device(pdev);
  2681. return err;
  2682. }
  2683. /*
  2684. * atl1_remove - Device Removal Routine
  2685. * @pdev: PCI device information struct
  2686. *
  2687. * atl1_remove is called by the PCI subsystem to alert the driver
  2688. * that it should release a PCI device. The could be caused by a
  2689. * Hot-Plug event, or because the driver is going to be removed from
  2690. * memory.
  2691. */
  2692. static void __devexit atl1_remove(struct pci_dev *pdev)
  2693. {
  2694. struct net_device *netdev = pci_get_drvdata(pdev);
  2695. struct atl1_adapter *adapter;
  2696. /* Device not available. Return. */
  2697. if (!netdev)
  2698. return;
  2699. adapter = netdev_priv(netdev);
  2700. /*
  2701. * Some atl1 boards lack persistent storage for their MAC, and get it
  2702. * from the BIOS during POST. If we've been messing with the MAC
  2703. * address, we need to save the permanent one.
  2704. */
  2705. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2706. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2707. ETH_ALEN);
  2708. atl1_set_mac_addr(&adapter->hw);
  2709. }
  2710. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2711. unregister_netdev(netdev);
  2712. pci_iounmap(pdev, adapter->hw.hw_addr);
  2713. pci_release_regions(pdev);
  2714. free_netdev(netdev);
  2715. pci_disable_device(pdev);
  2716. }
  2717. static struct pci_driver atl1_driver = {
  2718. .name = ATLX_DRIVER_NAME,
  2719. .id_table = atl1_pci_tbl,
  2720. .probe = atl1_probe,
  2721. .remove = __devexit_p(atl1_remove),
  2722. .suspend = atl1_suspend,
  2723. .resume = atl1_resume,
  2724. .shutdown = atl1_shutdown
  2725. };
  2726. /*
  2727. * atl1_exit_module - Driver Exit Cleanup Routine
  2728. *
  2729. * atl1_exit_module is called just before the driver is removed
  2730. * from memory.
  2731. */
  2732. static void __exit atl1_exit_module(void)
  2733. {
  2734. pci_unregister_driver(&atl1_driver);
  2735. }
  2736. /*
  2737. * atl1_init_module - Driver Registration Routine
  2738. *
  2739. * atl1_init_module is the first routine called when the driver is
  2740. * loaded. All it does is register with the PCI subsystem.
  2741. */
  2742. static int __init atl1_init_module(void)
  2743. {
  2744. return pci_register_driver(&atl1_driver);
  2745. }
  2746. module_init(atl1_init_module);
  2747. module_exit(atl1_exit_module);
  2748. struct atl1_stats {
  2749. char stat_string[ETH_GSTRING_LEN];
  2750. int sizeof_stat;
  2751. int stat_offset;
  2752. };
  2753. #define ATL1_STAT(m) \
  2754. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2755. static struct atl1_stats atl1_gstrings_stats[] = {
  2756. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2757. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2758. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2759. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2760. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2761. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2762. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2763. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2764. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2765. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2766. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2767. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2768. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2769. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2770. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2771. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2772. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2773. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2774. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2775. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2776. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2777. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2778. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2779. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2780. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2781. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2782. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2783. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2784. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2785. };
  2786. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2787. struct ethtool_stats *stats, u64 *data)
  2788. {
  2789. struct atl1_adapter *adapter = netdev_priv(netdev);
  2790. int i;
  2791. char *p;
  2792. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2793. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2794. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2795. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2796. }
  2797. }
  2798. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2799. {
  2800. switch (sset) {
  2801. case ETH_SS_STATS:
  2802. return ARRAY_SIZE(atl1_gstrings_stats);
  2803. default:
  2804. return -EOPNOTSUPP;
  2805. }
  2806. }
  2807. static int atl1_get_settings(struct net_device *netdev,
  2808. struct ethtool_cmd *ecmd)
  2809. {
  2810. struct atl1_adapter *adapter = netdev_priv(netdev);
  2811. struct atl1_hw *hw = &adapter->hw;
  2812. ecmd->supported = (SUPPORTED_10baseT_Half |
  2813. SUPPORTED_10baseT_Full |
  2814. SUPPORTED_100baseT_Half |
  2815. SUPPORTED_100baseT_Full |
  2816. SUPPORTED_1000baseT_Full |
  2817. SUPPORTED_Autoneg | SUPPORTED_TP);
  2818. ecmd->advertising = ADVERTISED_TP;
  2819. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2820. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2821. ecmd->advertising |= ADVERTISED_Autoneg;
  2822. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2823. ecmd->advertising |= ADVERTISED_Autoneg;
  2824. ecmd->advertising |=
  2825. (ADVERTISED_10baseT_Half |
  2826. ADVERTISED_10baseT_Full |
  2827. ADVERTISED_100baseT_Half |
  2828. ADVERTISED_100baseT_Full |
  2829. ADVERTISED_1000baseT_Full);
  2830. } else
  2831. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2832. }
  2833. ecmd->port = PORT_TP;
  2834. ecmd->phy_address = 0;
  2835. ecmd->transceiver = XCVR_INTERNAL;
  2836. if (netif_carrier_ok(adapter->netdev)) {
  2837. u16 link_speed, link_duplex;
  2838. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2839. ecmd->speed = link_speed;
  2840. if (link_duplex == FULL_DUPLEX)
  2841. ecmd->duplex = DUPLEX_FULL;
  2842. else
  2843. ecmd->duplex = DUPLEX_HALF;
  2844. } else {
  2845. ecmd->speed = -1;
  2846. ecmd->duplex = -1;
  2847. }
  2848. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2849. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2850. ecmd->autoneg = AUTONEG_ENABLE;
  2851. else
  2852. ecmd->autoneg = AUTONEG_DISABLE;
  2853. return 0;
  2854. }
  2855. static int atl1_set_settings(struct net_device *netdev,
  2856. struct ethtool_cmd *ecmd)
  2857. {
  2858. struct atl1_adapter *adapter = netdev_priv(netdev);
  2859. struct atl1_hw *hw = &adapter->hw;
  2860. u16 phy_data;
  2861. int ret_val = 0;
  2862. u16 old_media_type = hw->media_type;
  2863. if (netif_running(adapter->netdev)) {
  2864. if (netif_msg_link(adapter))
  2865. dev_dbg(&adapter->pdev->dev,
  2866. "ethtool shutting down adapter\n");
  2867. atl1_down(adapter);
  2868. }
  2869. if (ecmd->autoneg == AUTONEG_ENABLE)
  2870. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2871. else {
  2872. if (ecmd->speed == SPEED_1000) {
  2873. if (ecmd->duplex != DUPLEX_FULL) {
  2874. if (netif_msg_link(adapter))
  2875. dev_warn(&adapter->pdev->dev,
  2876. "1000M half is invalid\n");
  2877. ret_val = -EINVAL;
  2878. goto exit_sset;
  2879. }
  2880. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2881. } else if (ecmd->speed == SPEED_100) {
  2882. if (ecmd->duplex == DUPLEX_FULL)
  2883. hw->media_type = MEDIA_TYPE_100M_FULL;
  2884. else
  2885. hw->media_type = MEDIA_TYPE_100M_HALF;
  2886. } else {
  2887. if (ecmd->duplex == DUPLEX_FULL)
  2888. hw->media_type = MEDIA_TYPE_10M_FULL;
  2889. else
  2890. hw->media_type = MEDIA_TYPE_10M_HALF;
  2891. }
  2892. }
  2893. switch (hw->media_type) {
  2894. case MEDIA_TYPE_AUTO_SENSOR:
  2895. ecmd->advertising =
  2896. ADVERTISED_10baseT_Half |
  2897. ADVERTISED_10baseT_Full |
  2898. ADVERTISED_100baseT_Half |
  2899. ADVERTISED_100baseT_Full |
  2900. ADVERTISED_1000baseT_Full |
  2901. ADVERTISED_Autoneg | ADVERTISED_TP;
  2902. break;
  2903. case MEDIA_TYPE_1000M_FULL:
  2904. ecmd->advertising =
  2905. ADVERTISED_1000baseT_Full |
  2906. ADVERTISED_Autoneg | ADVERTISED_TP;
  2907. break;
  2908. default:
  2909. ecmd->advertising = 0;
  2910. break;
  2911. }
  2912. if (atl1_phy_setup_autoneg_adv(hw)) {
  2913. ret_val = -EINVAL;
  2914. if (netif_msg_link(adapter))
  2915. dev_warn(&adapter->pdev->dev,
  2916. "invalid ethtool speed/duplex setting\n");
  2917. goto exit_sset;
  2918. }
  2919. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2920. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2921. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2922. else {
  2923. switch (hw->media_type) {
  2924. case MEDIA_TYPE_100M_FULL:
  2925. phy_data =
  2926. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2927. MII_CR_RESET;
  2928. break;
  2929. case MEDIA_TYPE_100M_HALF:
  2930. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2931. break;
  2932. case MEDIA_TYPE_10M_FULL:
  2933. phy_data =
  2934. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2935. break;
  2936. default:
  2937. /* MEDIA_TYPE_10M_HALF: */
  2938. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2939. break;
  2940. }
  2941. }
  2942. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2943. exit_sset:
  2944. if (ret_val)
  2945. hw->media_type = old_media_type;
  2946. if (netif_running(adapter->netdev)) {
  2947. if (netif_msg_link(adapter))
  2948. dev_dbg(&adapter->pdev->dev,
  2949. "ethtool starting adapter\n");
  2950. atl1_up(adapter);
  2951. } else if (!ret_val) {
  2952. if (netif_msg_link(adapter))
  2953. dev_dbg(&adapter->pdev->dev,
  2954. "ethtool resetting adapter\n");
  2955. atl1_reset(adapter);
  2956. }
  2957. return ret_val;
  2958. }
  2959. static void atl1_get_drvinfo(struct net_device *netdev,
  2960. struct ethtool_drvinfo *drvinfo)
  2961. {
  2962. struct atl1_adapter *adapter = netdev_priv(netdev);
  2963. strlcpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2964. strlcpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2965. sizeof(drvinfo->version));
  2966. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2967. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2968. sizeof(drvinfo->bus_info));
  2969. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2970. }
  2971. static void atl1_get_wol(struct net_device *netdev,
  2972. struct ethtool_wolinfo *wol)
  2973. {
  2974. struct atl1_adapter *adapter = netdev_priv(netdev);
  2975. wol->supported = WAKE_MAGIC;
  2976. wol->wolopts = 0;
  2977. if (adapter->wol & ATLX_WUFC_MAG)
  2978. wol->wolopts |= WAKE_MAGIC;
  2979. return;
  2980. }
  2981. static int atl1_set_wol(struct net_device *netdev,
  2982. struct ethtool_wolinfo *wol)
  2983. {
  2984. struct atl1_adapter *adapter = netdev_priv(netdev);
  2985. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2986. WAKE_ARP | WAKE_MAGICSECURE))
  2987. return -EOPNOTSUPP;
  2988. adapter->wol = 0;
  2989. if (wol->wolopts & WAKE_MAGIC)
  2990. adapter->wol |= ATLX_WUFC_MAG;
  2991. return 0;
  2992. }
  2993. static u32 atl1_get_msglevel(struct net_device *netdev)
  2994. {
  2995. struct atl1_adapter *adapter = netdev_priv(netdev);
  2996. return adapter->msg_enable;
  2997. }
  2998. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2999. {
  3000. struct atl1_adapter *adapter = netdev_priv(netdev);
  3001. adapter->msg_enable = value;
  3002. }
  3003. static int atl1_get_regs_len(struct net_device *netdev)
  3004. {
  3005. return ATL1_REG_COUNT * sizeof(u32);
  3006. }
  3007. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3008. void *p)
  3009. {
  3010. struct atl1_adapter *adapter = netdev_priv(netdev);
  3011. struct atl1_hw *hw = &adapter->hw;
  3012. unsigned int i;
  3013. u32 *regbuf = p;
  3014. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3015. /*
  3016. * This switch statement avoids reserved regions
  3017. * of register space.
  3018. */
  3019. switch (i) {
  3020. case 6 ... 9:
  3021. case 14:
  3022. case 29 ... 31:
  3023. case 34 ... 63:
  3024. case 75 ... 127:
  3025. case 136 ... 1023:
  3026. case 1027 ... 1087:
  3027. case 1091 ... 1151:
  3028. case 1194 ... 1195:
  3029. case 1200 ... 1201:
  3030. case 1206 ... 1213:
  3031. case 1216 ... 1279:
  3032. case 1290 ... 1311:
  3033. case 1323 ... 1343:
  3034. case 1358 ... 1359:
  3035. case 1368 ... 1375:
  3036. case 1378 ... 1383:
  3037. case 1388 ... 1391:
  3038. case 1393 ... 1395:
  3039. case 1402 ... 1403:
  3040. case 1410 ... 1471:
  3041. case 1522 ... 1535:
  3042. /* reserved region; don't read it */
  3043. regbuf[i] = 0;
  3044. break;
  3045. default:
  3046. /* unreserved region */
  3047. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3048. }
  3049. }
  3050. }
  3051. static void atl1_get_ringparam(struct net_device *netdev,
  3052. struct ethtool_ringparam *ring)
  3053. {
  3054. struct atl1_adapter *adapter = netdev_priv(netdev);
  3055. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3056. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3057. ring->rx_max_pending = ATL1_MAX_RFD;
  3058. ring->tx_max_pending = ATL1_MAX_TPD;
  3059. ring->rx_mini_max_pending = 0;
  3060. ring->rx_jumbo_max_pending = 0;
  3061. ring->rx_pending = rxdr->count;
  3062. ring->tx_pending = txdr->count;
  3063. ring->rx_mini_pending = 0;
  3064. ring->rx_jumbo_pending = 0;
  3065. }
  3066. static int atl1_set_ringparam(struct net_device *netdev,
  3067. struct ethtool_ringparam *ring)
  3068. {
  3069. struct atl1_adapter *adapter = netdev_priv(netdev);
  3070. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3071. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3072. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3073. struct atl1_tpd_ring tpd_old, tpd_new;
  3074. struct atl1_rfd_ring rfd_old, rfd_new;
  3075. struct atl1_rrd_ring rrd_old, rrd_new;
  3076. struct atl1_ring_header rhdr_old, rhdr_new;
  3077. int err;
  3078. tpd_old = adapter->tpd_ring;
  3079. rfd_old = adapter->rfd_ring;
  3080. rrd_old = adapter->rrd_ring;
  3081. rhdr_old = adapter->ring_header;
  3082. if (netif_running(adapter->netdev))
  3083. atl1_down(adapter);
  3084. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3085. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3086. rfdr->count;
  3087. rfdr->count = (rfdr->count + 3) & ~3;
  3088. rrdr->count = rfdr->count;
  3089. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3090. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3091. tpdr->count;
  3092. tpdr->count = (tpdr->count + 3) & ~3;
  3093. if (netif_running(adapter->netdev)) {
  3094. /* try to get new resources before deleting old */
  3095. err = atl1_setup_ring_resources(adapter);
  3096. if (err)
  3097. goto err_setup_ring;
  3098. /*
  3099. * save the new, restore the old in order to free it,
  3100. * then restore the new back again
  3101. */
  3102. rfd_new = adapter->rfd_ring;
  3103. rrd_new = adapter->rrd_ring;
  3104. tpd_new = adapter->tpd_ring;
  3105. rhdr_new = adapter->ring_header;
  3106. adapter->rfd_ring = rfd_old;
  3107. adapter->rrd_ring = rrd_old;
  3108. adapter->tpd_ring = tpd_old;
  3109. adapter->ring_header = rhdr_old;
  3110. atl1_free_ring_resources(adapter);
  3111. adapter->rfd_ring = rfd_new;
  3112. adapter->rrd_ring = rrd_new;
  3113. adapter->tpd_ring = tpd_new;
  3114. adapter->ring_header = rhdr_new;
  3115. err = atl1_up(adapter);
  3116. if (err)
  3117. return err;
  3118. }
  3119. return 0;
  3120. err_setup_ring:
  3121. adapter->rfd_ring = rfd_old;
  3122. adapter->rrd_ring = rrd_old;
  3123. adapter->tpd_ring = tpd_old;
  3124. adapter->ring_header = rhdr_old;
  3125. atl1_up(adapter);
  3126. return err;
  3127. }
  3128. static void atl1_get_pauseparam(struct net_device *netdev,
  3129. struct ethtool_pauseparam *epause)
  3130. {
  3131. struct atl1_adapter *adapter = netdev_priv(netdev);
  3132. struct atl1_hw *hw = &adapter->hw;
  3133. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3134. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3135. epause->autoneg = AUTONEG_ENABLE;
  3136. } else {
  3137. epause->autoneg = AUTONEG_DISABLE;
  3138. }
  3139. epause->rx_pause = 1;
  3140. epause->tx_pause = 1;
  3141. }
  3142. static int atl1_set_pauseparam(struct net_device *netdev,
  3143. struct ethtool_pauseparam *epause)
  3144. {
  3145. struct atl1_adapter *adapter = netdev_priv(netdev);
  3146. struct atl1_hw *hw = &adapter->hw;
  3147. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3148. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3149. epause->autoneg = AUTONEG_ENABLE;
  3150. } else {
  3151. epause->autoneg = AUTONEG_DISABLE;
  3152. }
  3153. epause->rx_pause = 1;
  3154. epause->tx_pause = 1;
  3155. return 0;
  3156. }
  3157. /* FIXME: is this right? -- CHS */
  3158. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3159. {
  3160. return 1;
  3161. }
  3162. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3163. u8 *data)
  3164. {
  3165. u8 *p = data;
  3166. int i;
  3167. switch (stringset) {
  3168. case ETH_SS_STATS:
  3169. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3170. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3171. ETH_GSTRING_LEN);
  3172. p += ETH_GSTRING_LEN;
  3173. }
  3174. break;
  3175. }
  3176. }
  3177. static int atl1_nway_reset(struct net_device *netdev)
  3178. {
  3179. struct atl1_adapter *adapter = netdev_priv(netdev);
  3180. struct atl1_hw *hw = &adapter->hw;
  3181. if (netif_running(netdev)) {
  3182. u16 phy_data;
  3183. atl1_down(adapter);
  3184. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3185. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3186. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3187. } else {
  3188. switch (hw->media_type) {
  3189. case MEDIA_TYPE_100M_FULL:
  3190. phy_data = MII_CR_FULL_DUPLEX |
  3191. MII_CR_SPEED_100 | MII_CR_RESET;
  3192. break;
  3193. case MEDIA_TYPE_100M_HALF:
  3194. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3195. break;
  3196. case MEDIA_TYPE_10M_FULL:
  3197. phy_data = MII_CR_FULL_DUPLEX |
  3198. MII_CR_SPEED_10 | MII_CR_RESET;
  3199. break;
  3200. default:
  3201. /* MEDIA_TYPE_10M_HALF */
  3202. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3203. }
  3204. }
  3205. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3206. atl1_up(adapter);
  3207. }
  3208. return 0;
  3209. }
  3210. const struct ethtool_ops atl1_ethtool_ops = {
  3211. .get_settings = atl1_get_settings,
  3212. .set_settings = atl1_set_settings,
  3213. .get_drvinfo = atl1_get_drvinfo,
  3214. .get_wol = atl1_get_wol,
  3215. .set_wol = atl1_set_wol,
  3216. .get_msglevel = atl1_get_msglevel,
  3217. .set_msglevel = atl1_set_msglevel,
  3218. .get_regs_len = atl1_get_regs_len,
  3219. .get_regs = atl1_get_regs,
  3220. .get_ringparam = atl1_get_ringparam,
  3221. .set_ringparam = atl1_set_ringparam,
  3222. .get_pauseparam = atl1_get_pauseparam,
  3223. .set_pauseparam = atl1_set_pauseparam,
  3224. .get_rx_csum = atl1_get_rx_csum,
  3225. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3226. .get_link = ethtool_op_get_link,
  3227. .set_sg = ethtool_op_set_sg,
  3228. .get_strings = atl1_get_strings,
  3229. .nway_reset = atl1_nway_reset,
  3230. .get_ethtool_stats = atl1_get_ethtool_stats,
  3231. .get_sset_count = atl1_get_sset_count,
  3232. .set_tso = ethtool_op_set_tso,
  3233. };