rv515.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "rv515d.h"
  31. #include "radeon.h"
  32. #include "atom.h"
  33. #include "rv515_reg_safe.h"
  34. /* This files gather functions specifics to: rv515 */
  35. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev);
  36. int rv515_debugfs_ga_info_init(struct radeon_device *rdev);
  37. void rv515_gpu_init(struct radeon_device *rdev);
  38. int rv515_mc_wait_for_idle(struct radeon_device *rdev);
  39. void rv515_debugfs(struct radeon_device *rdev)
  40. {
  41. if (r100_debugfs_rbbm_init(rdev)) {
  42. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  43. }
  44. if (rv515_debugfs_pipes_info_init(rdev)) {
  45. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  46. }
  47. if (rv515_debugfs_ga_info_init(rdev)) {
  48. DRM_ERROR("Failed to register debugfs file for pipes !\n");
  49. }
  50. }
  51. void rv515_ring_start(struct radeon_device *rdev)
  52. {
  53. int r;
  54. r = radeon_ring_lock(rdev, 64);
  55. if (r) {
  56. return;
  57. }
  58. radeon_ring_write(rdev, PACKET0(ISYNC_CNTL, 0));
  59. radeon_ring_write(rdev,
  60. ISYNC_ANY2D_IDLE3D |
  61. ISYNC_ANY3D_IDLE2D |
  62. ISYNC_WAIT_IDLEGUI |
  63. ISYNC_CPSCRATCH_IDLEGUI);
  64. radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
  65. radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  66. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  67. radeon_ring_write(rdev, 1 << 31);
  68. radeon_ring_write(rdev, PACKET0(GB_SELECT, 0));
  69. radeon_ring_write(rdev, 0);
  70. radeon_ring_write(rdev, PACKET0(GB_ENABLE, 0));
  71. radeon_ring_write(rdev, 0);
  72. radeon_ring_write(rdev, PACKET0(0x42C8, 0));
  73. radeon_ring_write(rdev, (1 << rdev->num_gb_pipes) - 1);
  74. radeon_ring_write(rdev, PACKET0(VAP_INDEX_OFFSET, 0));
  75. radeon_ring_write(rdev, 0);
  76. radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  77. radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
  78. radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  79. radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
  80. radeon_ring_write(rdev, PACKET0(WAIT_UNTIL, 0));
  81. radeon_ring_write(rdev, WAIT_2D_IDLECLEAN | WAIT_3D_IDLECLEAN);
  82. radeon_ring_write(rdev, PACKET0(GB_AA_CONFIG, 0));
  83. radeon_ring_write(rdev, 0);
  84. radeon_ring_write(rdev, PACKET0(RB3D_DSTCACHE_CTLSTAT, 0));
  85. radeon_ring_write(rdev, RB3D_DC_FLUSH | RB3D_DC_FREE);
  86. radeon_ring_write(rdev, PACKET0(ZB_ZCACHE_CTLSTAT, 0));
  87. radeon_ring_write(rdev, ZC_FLUSH | ZC_FREE);
  88. radeon_ring_write(rdev, PACKET0(GB_MSPOS0, 0));
  89. radeon_ring_write(rdev,
  90. ((6 << MS_X0_SHIFT) |
  91. (6 << MS_Y0_SHIFT) |
  92. (6 << MS_X1_SHIFT) |
  93. (6 << MS_Y1_SHIFT) |
  94. (6 << MS_X2_SHIFT) |
  95. (6 << MS_Y2_SHIFT) |
  96. (6 << MSBD0_Y_SHIFT) |
  97. (6 << MSBD0_X_SHIFT)));
  98. radeon_ring_write(rdev, PACKET0(GB_MSPOS1, 0));
  99. radeon_ring_write(rdev,
  100. ((6 << MS_X3_SHIFT) |
  101. (6 << MS_Y3_SHIFT) |
  102. (6 << MS_X4_SHIFT) |
  103. (6 << MS_Y4_SHIFT) |
  104. (6 << MS_X5_SHIFT) |
  105. (6 << MS_Y5_SHIFT) |
  106. (6 << MSBD1_SHIFT)));
  107. radeon_ring_write(rdev, PACKET0(GA_ENHANCE, 0));
  108. radeon_ring_write(rdev, GA_DEADLOCK_CNTL | GA_FASTSYNC_CNTL);
  109. radeon_ring_write(rdev, PACKET0(GA_POLY_MODE, 0));
  110. radeon_ring_write(rdev, FRONT_PTYPE_TRIANGE | BACK_PTYPE_TRIANGE);
  111. radeon_ring_write(rdev, PACKET0(GA_ROUND_MODE, 0));
  112. radeon_ring_write(rdev, GEOMETRY_ROUND_NEAREST | COLOR_ROUND_NEAREST);
  113. radeon_ring_write(rdev, PACKET0(0x20C8, 0));
  114. radeon_ring_write(rdev, 0);
  115. radeon_ring_unlock_commit(rdev);
  116. }
  117. int rv515_mc_wait_for_idle(struct radeon_device *rdev)
  118. {
  119. unsigned i;
  120. uint32_t tmp;
  121. for (i = 0; i < rdev->usec_timeout; i++) {
  122. /* read MC_STATUS */
  123. tmp = RREG32_MC(MC_STATUS);
  124. if (tmp & MC_STATUS_IDLE) {
  125. return 0;
  126. }
  127. DRM_UDELAY(1);
  128. }
  129. return -1;
  130. }
  131. void rv515_vga_render_disable(struct radeon_device *rdev)
  132. {
  133. WREG32(R_000330_D1VGA_CONTROL, 0);
  134. WREG32(R_000338_D2VGA_CONTROL, 0);
  135. WREG32(R_000300_VGA_RENDER_CONTROL,
  136. RREG32(R_000300_VGA_RENDER_CONTROL) & C_000300_VGA_VSTATUS_CNTL);
  137. }
  138. void rv515_gpu_init(struct radeon_device *rdev)
  139. {
  140. unsigned pipe_select_current, gb_pipe_select, tmp;
  141. r100_hdp_reset(rdev);
  142. r100_rb2d_reset(rdev);
  143. if (r100_gui_wait_for_idle(rdev)) {
  144. printk(KERN_WARNING "Failed to wait GUI idle while "
  145. "reseting GPU. Bad things might happen.\n");
  146. }
  147. rv515_vga_render_disable(rdev);
  148. r420_pipes_init(rdev);
  149. gb_pipe_select = RREG32(0x402C);
  150. tmp = RREG32(0x170C);
  151. pipe_select_current = (tmp >> 2) & 3;
  152. tmp = (1 << pipe_select_current) |
  153. (((gb_pipe_select >> 8) & 0xF) << 4);
  154. WREG32_PLL(0x000D, tmp);
  155. if (r100_gui_wait_for_idle(rdev)) {
  156. printk(KERN_WARNING "Failed to wait GUI idle while "
  157. "reseting GPU. Bad things might happen.\n");
  158. }
  159. if (rv515_mc_wait_for_idle(rdev)) {
  160. printk(KERN_WARNING "Failed to wait MC idle while "
  161. "programming pipes. Bad things might happen.\n");
  162. }
  163. }
  164. int rv515_ga_reset(struct radeon_device *rdev)
  165. {
  166. uint32_t tmp;
  167. bool reinit_cp;
  168. int i;
  169. reinit_cp = rdev->cp.ready;
  170. rdev->cp.ready = false;
  171. for (i = 0; i < rdev->usec_timeout; i++) {
  172. WREG32(CP_CSQ_MODE, 0);
  173. WREG32(CP_CSQ_CNTL, 0);
  174. WREG32(RBBM_SOFT_RESET, 0x32005);
  175. (void)RREG32(RBBM_SOFT_RESET);
  176. udelay(200);
  177. WREG32(RBBM_SOFT_RESET, 0);
  178. /* Wait to prevent race in RBBM_STATUS */
  179. mdelay(1);
  180. tmp = RREG32(RBBM_STATUS);
  181. if (tmp & ((1 << 20) | (1 << 26))) {
  182. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)\n", tmp);
  183. /* GA still busy soft reset it */
  184. WREG32(0x429C, 0x200);
  185. WREG32(VAP_PVS_STATE_FLUSH_REG, 0);
  186. WREG32(0x43E0, 0);
  187. WREG32(0x43E4, 0);
  188. WREG32(0x24AC, 0);
  189. }
  190. /* Wait to prevent race in RBBM_STATUS */
  191. mdelay(1);
  192. tmp = RREG32(RBBM_STATUS);
  193. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  194. break;
  195. }
  196. }
  197. for (i = 0; i < rdev->usec_timeout; i++) {
  198. tmp = RREG32(RBBM_STATUS);
  199. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  200. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  201. tmp);
  202. DRM_INFO("GA_IDLE=0x%08X\n", RREG32(0x425C));
  203. DRM_INFO("RB3D_RESET_STATUS=0x%08X\n", RREG32(0x46f0));
  204. DRM_INFO("ISYNC_CNTL=0x%08X\n", RREG32(0x1724));
  205. if (reinit_cp) {
  206. return r100_cp_init(rdev, rdev->cp.ring_size);
  207. }
  208. return 0;
  209. }
  210. DRM_UDELAY(1);
  211. }
  212. tmp = RREG32(RBBM_STATUS);
  213. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  214. return -1;
  215. }
  216. int rv515_gpu_reset(struct radeon_device *rdev)
  217. {
  218. uint32_t status;
  219. /* reset order likely matter */
  220. status = RREG32(RBBM_STATUS);
  221. /* reset HDP */
  222. r100_hdp_reset(rdev);
  223. /* reset rb2d */
  224. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  225. r100_rb2d_reset(rdev);
  226. }
  227. /* reset GA */
  228. if (status & ((1 << 20) | (1 << 26))) {
  229. rv515_ga_reset(rdev);
  230. }
  231. /* reset CP */
  232. status = RREG32(RBBM_STATUS);
  233. if (status & (1 << 16)) {
  234. r100_cp_reset(rdev);
  235. }
  236. /* Check if GPU is idle */
  237. status = RREG32(RBBM_STATUS);
  238. if (status & (1 << 31)) {
  239. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  240. return -1;
  241. }
  242. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  243. return 0;
  244. }
  245. static void rv515_vram_get_type(struct radeon_device *rdev)
  246. {
  247. uint32_t tmp;
  248. rdev->mc.vram_width = 128;
  249. rdev->mc.vram_is_ddr = true;
  250. tmp = RREG32_MC(RV515_MC_CNTL) & MEM_NUM_CHANNELS_MASK;
  251. switch (tmp) {
  252. case 0:
  253. rdev->mc.vram_width = 64;
  254. break;
  255. case 1:
  256. rdev->mc.vram_width = 128;
  257. break;
  258. default:
  259. rdev->mc.vram_width = 128;
  260. break;
  261. }
  262. }
  263. void rv515_vram_info(struct radeon_device *rdev)
  264. {
  265. fixed20_12 a;
  266. rv515_vram_get_type(rdev);
  267. r100_vram_init_sizes(rdev);
  268. /* FIXME: we should enforce default clock in case GPU is not in
  269. * default setup
  270. */
  271. a.full = rfixed_const(100);
  272. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  273. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  274. }
  275. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  276. {
  277. uint32_t r;
  278. WREG32(MC_IND_INDEX, 0x7f0000 | (reg & 0xffff));
  279. r = RREG32(MC_IND_DATA);
  280. WREG32(MC_IND_INDEX, 0);
  281. return r;
  282. }
  283. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  284. {
  285. WREG32(MC_IND_INDEX, 0xff0000 | ((reg) & 0xffff));
  286. WREG32(MC_IND_DATA, (v));
  287. WREG32(MC_IND_INDEX, 0);
  288. }
  289. #if defined(CONFIG_DEBUG_FS)
  290. static int rv515_debugfs_pipes_info(struct seq_file *m, void *data)
  291. {
  292. struct drm_info_node *node = (struct drm_info_node *) m->private;
  293. struct drm_device *dev = node->minor->dev;
  294. struct radeon_device *rdev = dev->dev_private;
  295. uint32_t tmp;
  296. tmp = RREG32(GB_PIPE_SELECT);
  297. seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp);
  298. tmp = RREG32(SU_REG_DEST);
  299. seq_printf(m, "SU_REG_DEST 0x%08x\n", tmp);
  300. tmp = RREG32(GB_TILE_CONFIG);
  301. seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp);
  302. tmp = RREG32(DST_PIPE_CONFIG);
  303. seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp);
  304. return 0;
  305. }
  306. static int rv515_debugfs_ga_info(struct seq_file *m, void *data)
  307. {
  308. struct drm_info_node *node = (struct drm_info_node *) m->private;
  309. struct drm_device *dev = node->minor->dev;
  310. struct radeon_device *rdev = dev->dev_private;
  311. uint32_t tmp;
  312. tmp = RREG32(0x2140);
  313. seq_printf(m, "VAP_CNTL_STATUS 0x%08x\n", tmp);
  314. radeon_gpu_reset(rdev);
  315. tmp = RREG32(0x425C);
  316. seq_printf(m, "GA_IDLE 0x%08x\n", tmp);
  317. return 0;
  318. }
  319. static struct drm_info_list rv515_pipes_info_list[] = {
  320. {"rv515_pipes_info", rv515_debugfs_pipes_info, 0, NULL},
  321. };
  322. static struct drm_info_list rv515_ga_info_list[] = {
  323. {"rv515_ga_info", rv515_debugfs_ga_info, 0, NULL},
  324. };
  325. #endif
  326. int rv515_debugfs_pipes_info_init(struct radeon_device *rdev)
  327. {
  328. #if defined(CONFIG_DEBUG_FS)
  329. return radeon_debugfs_add_files(rdev, rv515_pipes_info_list, 1);
  330. #else
  331. return 0;
  332. #endif
  333. }
  334. int rv515_debugfs_ga_info_init(struct radeon_device *rdev)
  335. {
  336. #if defined(CONFIG_DEBUG_FS)
  337. return radeon_debugfs_add_files(rdev, rv515_ga_info_list, 1);
  338. #else
  339. return 0;
  340. #endif
  341. }
  342. void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save)
  343. {
  344. save->d1vga_control = RREG32(R_000330_D1VGA_CONTROL);
  345. save->d2vga_control = RREG32(R_000338_D2VGA_CONTROL);
  346. save->vga_render_control = RREG32(R_000300_VGA_RENDER_CONTROL);
  347. save->vga_hdp_control = RREG32(R_000328_VGA_HDP_CONTROL);
  348. save->d1crtc_control = RREG32(R_006080_D1CRTC_CONTROL);
  349. save->d2crtc_control = RREG32(R_006880_D2CRTC_CONTROL);
  350. /* Stop all video */
  351. WREG32(R_000330_D1VGA_CONTROL, 0);
  352. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  353. WREG32(R_000300_VGA_RENDER_CONTROL, 0);
  354. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  355. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  356. WREG32(R_006080_D1CRTC_CONTROL, 0);
  357. WREG32(R_006880_D2CRTC_CONTROL, 0);
  358. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  359. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  360. }
  361. void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save)
  362. {
  363. WREG32(R_006110_D1GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  364. WREG32(R_006118_D1GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  365. WREG32(R_006910_D2GRPH_PRIMARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  366. WREG32(R_006918_D2GRPH_SECONDARY_SURFACE_ADDRESS, rdev->mc.vram_start);
  367. WREG32(R_000310_VGA_MEMORY_BASE_ADDRESS, rdev->mc.vram_start);
  368. /* Unlock host access */
  369. WREG32(R_000328_VGA_HDP_CONTROL, save->vga_hdp_control);
  370. mdelay(1);
  371. /* Restore video state */
  372. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 1);
  373. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 1);
  374. WREG32(R_006080_D1CRTC_CONTROL, save->d1crtc_control);
  375. WREG32(R_006880_D2CRTC_CONTROL, save->d2crtc_control);
  376. WREG32(R_0060E8_D1CRTC_UPDATE_LOCK, 0);
  377. WREG32(R_0068E8_D2CRTC_UPDATE_LOCK, 0);
  378. WREG32(R_000330_D1VGA_CONTROL, save->d1vga_control);
  379. WREG32(R_000338_D2VGA_CONTROL, save->d2vga_control);
  380. WREG32(R_000300_VGA_RENDER_CONTROL, save->vga_render_control);
  381. }
  382. void rv515_mc_program(struct radeon_device *rdev)
  383. {
  384. struct rv515_mc_save save;
  385. /* Stops all mc clients */
  386. rv515_mc_stop(rdev, &save);
  387. /* Wait for mc idle */
  388. if (rv515_mc_wait_for_idle(rdev))
  389. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  390. /* Write VRAM size in case we are limiting it */
  391. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  392. /* Program MC, should be a 32bits limited address space */
  393. WREG32_MC(R_000001_MC_FB_LOCATION,
  394. S_000001_MC_FB_START(rdev->mc.vram_start >> 16) |
  395. S_000001_MC_FB_TOP(rdev->mc.vram_end >> 16));
  396. WREG32(R_000134_HDP_FB_LOCATION,
  397. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  398. if (rdev->flags & RADEON_IS_AGP) {
  399. WREG32_MC(R_000002_MC_AGP_LOCATION,
  400. S_000002_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  401. S_000002_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  402. WREG32_MC(R_000003_MC_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  403. WREG32_MC(R_000004_MC_AGP_BASE_2,
  404. S_000004_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  405. } else {
  406. WREG32_MC(R_000002_MC_AGP_LOCATION, 0xFFFFFFFF);
  407. WREG32_MC(R_000003_MC_AGP_BASE, 0);
  408. WREG32_MC(R_000004_MC_AGP_BASE_2, 0);
  409. }
  410. rv515_mc_resume(rdev, &save);
  411. }
  412. void rv515_clock_startup(struct radeon_device *rdev)
  413. {
  414. if (radeon_dynclks != -1 && radeon_dynclks)
  415. radeon_atom_set_clock_gating(rdev, 1);
  416. /* We need to force on some of the block */
  417. WREG32_PLL(R_00000F_CP_DYN_CNTL,
  418. RREG32_PLL(R_00000F_CP_DYN_CNTL) | S_00000F_CP_FORCEON(1));
  419. WREG32_PLL(R_000011_E2_DYN_CNTL,
  420. RREG32_PLL(R_000011_E2_DYN_CNTL) | S_000011_E2_FORCEON(1));
  421. WREG32_PLL(R_000013_IDCT_DYN_CNTL,
  422. RREG32_PLL(R_000013_IDCT_DYN_CNTL) | S_000013_IDCT_FORCEON(1));
  423. }
  424. static int rv515_startup(struct radeon_device *rdev)
  425. {
  426. int r;
  427. rv515_mc_program(rdev);
  428. /* Resume clock */
  429. rv515_clock_startup(rdev);
  430. /* Initialize GPU configuration (# pipes, ...) */
  431. rv515_gpu_init(rdev);
  432. /* Initialize GART (initialize after TTM so we can allocate
  433. * memory through TTM but finalize after TTM) */
  434. if (rdev->flags & RADEON_IS_PCIE) {
  435. r = rv370_pcie_gart_enable(rdev);
  436. if (r)
  437. return r;
  438. }
  439. /* Enable IRQ */
  440. rdev->irq.sw_int = true;
  441. rs600_irq_set(rdev);
  442. /* 1M ring buffer */
  443. r = r100_cp_init(rdev, 1024 * 1024);
  444. if (r) {
  445. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  446. return r;
  447. }
  448. r = r100_wb_init(rdev);
  449. if (r)
  450. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  451. r = r100_ib_init(rdev);
  452. if (r) {
  453. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  454. return r;
  455. }
  456. return 0;
  457. }
  458. int rv515_resume(struct radeon_device *rdev)
  459. {
  460. /* Make sur GART are not working */
  461. if (rdev->flags & RADEON_IS_PCIE)
  462. rv370_pcie_gart_disable(rdev);
  463. /* Resume clock before doing reset */
  464. rv515_clock_startup(rdev);
  465. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  466. if (radeon_gpu_reset(rdev)) {
  467. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  468. RREG32(R_000E40_RBBM_STATUS),
  469. RREG32(R_0007C0_CP_STAT));
  470. }
  471. /* post */
  472. atom_asic_init(rdev->mode_info.atom_context);
  473. /* Resume clock after posting */
  474. rv515_clock_startup(rdev);
  475. return rv515_startup(rdev);
  476. }
  477. int rv515_suspend(struct radeon_device *rdev)
  478. {
  479. r100_cp_disable(rdev);
  480. r100_wb_disable(rdev);
  481. rs600_irq_disable(rdev);
  482. if (rdev->flags & RADEON_IS_PCIE)
  483. rv370_pcie_gart_disable(rdev);
  484. return 0;
  485. }
  486. void rv515_set_safe_registers(struct radeon_device *rdev)
  487. {
  488. rdev->config.r300.reg_safe_bm = rv515_reg_safe_bm;
  489. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rv515_reg_safe_bm);
  490. }
  491. void rv515_fini(struct radeon_device *rdev)
  492. {
  493. rv515_suspend(rdev);
  494. r100_cp_fini(rdev);
  495. r100_wb_fini(rdev);
  496. r100_ib_fini(rdev);
  497. radeon_gem_fini(rdev);
  498. rv370_pcie_gart_fini(rdev);
  499. radeon_agp_fini(rdev);
  500. radeon_irq_kms_fini(rdev);
  501. radeon_fence_driver_fini(rdev);
  502. radeon_object_fini(rdev);
  503. radeon_atombios_fini(rdev);
  504. kfree(rdev->bios);
  505. rdev->bios = NULL;
  506. }
  507. int rv515_init(struct radeon_device *rdev)
  508. {
  509. int r;
  510. /* Initialize scratch registers */
  511. radeon_scratch_init(rdev);
  512. /* Initialize surface registers */
  513. radeon_surface_init(rdev);
  514. /* TODO: disable VGA need to use VGA request */
  515. /* BIOS*/
  516. if (!radeon_get_bios(rdev)) {
  517. if (ASIC_IS_AVIVO(rdev))
  518. return -EINVAL;
  519. }
  520. if (rdev->is_atom_bios) {
  521. r = radeon_atombios_init(rdev);
  522. if (r)
  523. return r;
  524. } else {
  525. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  526. return -EINVAL;
  527. }
  528. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  529. if (radeon_gpu_reset(rdev)) {
  530. dev_warn(rdev->dev,
  531. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  532. RREG32(R_000E40_RBBM_STATUS),
  533. RREG32(R_0007C0_CP_STAT));
  534. }
  535. /* check if cards are posted or not */
  536. if (!radeon_card_posted(rdev) && rdev->bios) {
  537. DRM_INFO("GPU not posted. posting now...\n");
  538. atom_asic_init(rdev->mode_info.atom_context);
  539. }
  540. /* Initialize clocks */
  541. radeon_get_clock_info(rdev->ddev);
  542. /* Initialize power management */
  543. radeon_pm_init(rdev);
  544. /* Get vram informations */
  545. rv515_vram_info(rdev);
  546. /* Initialize memory controller (also test AGP) */
  547. r = r420_mc_init(rdev);
  548. if (r)
  549. return r;
  550. rv515_debugfs(rdev);
  551. /* Fence driver */
  552. r = radeon_fence_driver_init(rdev);
  553. if (r)
  554. return r;
  555. r = radeon_irq_kms_init(rdev);
  556. if (r)
  557. return r;
  558. /* Memory manager */
  559. r = radeon_object_init(rdev);
  560. if (r)
  561. return r;
  562. r = rv370_pcie_gart_init(rdev);
  563. if (r)
  564. return r;
  565. rv515_set_safe_registers(rdev);
  566. rdev->accel_working = true;
  567. r = rv515_startup(rdev);
  568. if (r) {
  569. /* Somethings want wront with the accel init stop accel */
  570. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  571. rv515_suspend(rdev);
  572. r100_cp_fini(rdev);
  573. r100_wb_fini(rdev);
  574. r100_ib_fini(rdev);
  575. rv370_pcie_gart_fini(rdev);
  576. radeon_agp_fini(rdev);
  577. radeon_irq_kms_fini(rdev);
  578. rdev->accel_working = false;
  579. }
  580. return 0;
  581. }
  582. void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *crtc)
  583. {
  584. int index_reg = 0x6578 + crtc->crtc_offset;
  585. int data_reg = 0x657c + crtc->crtc_offset;
  586. WREG32(0x659C + crtc->crtc_offset, 0x0);
  587. WREG32(0x6594 + crtc->crtc_offset, 0x705);
  588. WREG32(0x65A4 + crtc->crtc_offset, 0x10001);
  589. WREG32(0x65D8 + crtc->crtc_offset, 0x0);
  590. WREG32(0x65B0 + crtc->crtc_offset, 0x0);
  591. WREG32(0x65C0 + crtc->crtc_offset, 0x0);
  592. WREG32(0x65D4 + crtc->crtc_offset, 0x0);
  593. WREG32(index_reg, 0x0);
  594. WREG32(data_reg, 0x841880A8);
  595. WREG32(index_reg, 0x1);
  596. WREG32(data_reg, 0x84208680);
  597. WREG32(index_reg, 0x2);
  598. WREG32(data_reg, 0xBFF880B0);
  599. WREG32(index_reg, 0x100);
  600. WREG32(data_reg, 0x83D88088);
  601. WREG32(index_reg, 0x101);
  602. WREG32(data_reg, 0x84608680);
  603. WREG32(index_reg, 0x102);
  604. WREG32(data_reg, 0xBFF080D0);
  605. WREG32(index_reg, 0x200);
  606. WREG32(data_reg, 0x83988068);
  607. WREG32(index_reg, 0x201);
  608. WREG32(data_reg, 0x84A08680);
  609. WREG32(index_reg, 0x202);
  610. WREG32(data_reg, 0xBFF080F8);
  611. WREG32(index_reg, 0x300);
  612. WREG32(data_reg, 0x83588058);
  613. WREG32(index_reg, 0x301);
  614. WREG32(data_reg, 0x84E08660);
  615. WREG32(index_reg, 0x302);
  616. WREG32(data_reg, 0xBFF88120);
  617. WREG32(index_reg, 0x400);
  618. WREG32(data_reg, 0x83188040);
  619. WREG32(index_reg, 0x401);
  620. WREG32(data_reg, 0x85008660);
  621. WREG32(index_reg, 0x402);
  622. WREG32(data_reg, 0xBFF88150);
  623. WREG32(index_reg, 0x500);
  624. WREG32(data_reg, 0x82D88030);
  625. WREG32(index_reg, 0x501);
  626. WREG32(data_reg, 0x85408640);
  627. WREG32(index_reg, 0x502);
  628. WREG32(data_reg, 0xBFF88180);
  629. WREG32(index_reg, 0x600);
  630. WREG32(data_reg, 0x82A08018);
  631. WREG32(index_reg, 0x601);
  632. WREG32(data_reg, 0x85808620);
  633. WREG32(index_reg, 0x602);
  634. WREG32(data_reg, 0xBFF081B8);
  635. WREG32(index_reg, 0x700);
  636. WREG32(data_reg, 0x82608010);
  637. WREG32(index_reg, 0x701);
  638. WREG32(data_reg, 0x85A08600);
  639. WREG32(index_reg, 0x702);
  640. WREG32(data_reg, 0x800081F0);
  641. WREG32(index_reg, 0x800);
  642. WREG32(data_reg, 0x8228BFF8);
  643. WREG32(index_reg, 0x801);
  644. WREG32(data_reg, 0x85E085E0);
  645. WREG32(index_reg, 0x802);
  646. WREG32(data_reg, 0xBFF88228);
  647. WREG32(index_reg, 0x10000);
  648. WREG32(data_reg, 0x82A8BF00);
  649. WREG32(index_reg, 0x10001);
  650. WREG32(data_reg, 0x82A08CC0);
  651. WREG32(index_reg, 0x10002);
  652. WREG32(data_reg, 0x8008BEF8);
  653. WREG32(index_reg, 0x10100);
  654. WREG32(data_reg, 0x81F0BF28);
  655. WREG32(index_reg, 0x10101);
  656. WREG32(data_reg, 0x83608CA0);
  657. WREG32(index_reg, 0x10102);
  658. WREG32(data_reg, 0x8018BED0);
  659. WREG32(index_reg, 0x10200);
  660. WREG32(data_reg, 0x8148BF38);
  661. WREG32(index_reg, 0x10201);
  662. WREG32(data_reg, 0x84408C80);
  663. WREG32(index_reg, 0x10202);
  664. WREG32(data_reg, 0x8008BEB8);
  665. WREG32(index_reg, 0x10300);
  666. WREG32(data_reg, 0x80B0BF78);
  667. WREG32(index_reg, 0x10301);
  668. WREG32(data_reg, 0x85008C20);
  669. WREG32(index_reg, 0x10302);
  670. WREG32(data_reg, 0x8020BEA0);
  671. WREG32(index_reg, 0x10400);
  672. WREG32(data_reg, 0x8028BF90);
  673. WREG32(index_reg, 0x10401);
  674. WREG32(data_reg, 0x85E08BC0);
  675. WREG32(index_reg, 0x10402);
  676. WREG32(data_reg, 0x8018BE90);
  677. WREG32(index_reg, 0x10500);
  678. WREG32(data_reg, 0xBFB8BFB0);
  679. WREG32(index_reg, 0x10501);
  680. WREG32(data_reg, 0x86C08B40);
  681. WREG32(index_reg, 0x10502);
  682. WREG32(data_reg, 0x8010BE90);
  683. WREG32(index_reg, 0x10600);
  684. WREG32(data_reg, 0xBF58BFC8);
  685. WREG32(index_reg, 0x10601);
  686. WREG32(data_reg, 0x87A08AA0);
  687. WREG32(index_reg, 0x10602);
  688. WREG32(data_reg, 0x8010BE98);
  689. WREG32(index_reg, 0x10700);
  690. WREG32(data_reg, 0xBF10BFF0);
  691. WREG32(index_reg, 0x10701);
  692. WREG32(data_reg, 0x886089E0);
  693. WREG32(index_reg, 0x10702);
  694. WREG32(data_reg, 0x8018BEB0);
  695. WREG32(index_reg, 0x10800);
  696. WREG32(data_reg, 0xBED8BFE8);
  697. WREG32(index_reg, 0x10801);
  698. WREG32(data_reg, 0x89408940);
  699. WREG32(index_reg, 0x10802);
  700. WREG32(data_reg, 0xBFE8BED8);
  701. WREG32(index_reg, 0x20000);
  702. WREG32(data_reg, 0x80008000);
  703. WREG32(index_reg, 0x20001);
  704. WREG32(data_reg, 0x90008000);
  705. WREG32(index_reg, 0x20002);
  706. WREG32(data_reg, 0x80008000);
  707. WREG32(index_reg, 0x20003);
  708. WREG32(data_reg, 0x80008000);
  709. WREG32(index_reg, 0x20100);
  710. WREG32(data_reg, 0x80108000);
  711. WREG32(index_reg, 0x20101);
  712. WREG32(data_reg, 0x8FE0BF70);
  713. WREG32(index_reg, 0x20102);
  714. WREG32(data_reg, 0xBFE880C0);
  715. WREG32(index_reg, 0x20103);
  716. WREG32(data_reg, 0x80008000);
  717. WREG32(index_reg, 0x20200);
  718. WREG32(data_reg, 0x8018BFF8);
  719. WREG32(index_reg, 0x20201);
  720. WREG32(data_reg, 0x8F80BF08);
  721. WREG32(index_reg, 0x20202);
  722. WREG32(data_reg, 0xBFD081A0);
  723. WREG32(index_reg, 0x20203);
  724. WREG32(data_reg, 0xBFF88000);
  725. WREG32(index_reg, 0x20300);
  726. WREG32(data_reg, 0x80188000);
  727. WREG32(index_reg, 0x20301);
  728. WREG32(data_reg, 0x8EE0BEC0);
  729. WREG32(index_reg, 0x20302);
  730. WREG32(data_reg, 0xBFB082A0);
  731. WREG32(index_reg, 0x20303);
  732. WREG32(data_reg, 0x80008000);
  733. WREG32(index_reg, 0x20400);
  734. WREG32(data_reg, 0x80188000);
  735. WREG32(index_reg, 0x20401);
  736. WREG32(data_reg, 0x8E00BEA0);
  737. WREG32(index_reg, 0x20402);
  738. WREG32(data_reg, 0xBF8883C0);
  739. WREG32(index_reg, 0x20403);
  740. WREG32(data_reg, 0x80008000);
  741. WREG32(index_reg, 0x20500);
  742. WREG32(data_reg, 0x80188000);
  743. WREG32(index_reg, 0x20501);
  744. WREG32(data_reg, 0x8D00BE90);
  745. WREG32(index_reg, 0x20502);
  746. WREG32(data_reg, 0xBF588500);
  747. WREG32(index_reg, 0x20503);
  748. WREG32(data_reg, 0x80008008);
  749. WREG32(index_reg, 0x20600);
  750. WREG32(data_reg, 0x80188000);
  751. WREG32(index_reg, 0x20601);
  752. WREG32(data_reg, 0x8BC0BE98);
  753. WREG32(index_reg, 0x20602);
  754. WREG32(data_reg, 0xBF308660);
  755. WREG32(index_reg, 0x20603);
  756. WREG32(data_reg, 0x80008008);
  757. WREG32(index_reg, 0x20700);
  758. WREG32(data_reg, 0x80108000);
  759. WREG32(index_reg, 0x20701);
  760. WREG32(data_reg, 0x8A80BEB0);
  761. WREG32(index_reg, 0x20702);
  762. WREG32(data_reg, 0xBF0087C0);
  763. WREG32(index_reg, 0x20703);
  764. WREG32(data_reg, 0x80008008);
  765. WREG32(index_reg, 0x20800);
  766. WREG32(data_reg, 0x80108000);
  767. WREG32(index_reg, 0x20801);
  768. WREG32(data_reg, 0x8920BED0);
  769. WREG32(index_reg, 0x20802);
  770. WREG32(data_reg, 0xBED08920);
  771. WREG32(index_reg, 0x20803);
  772. WREG32(data_reg, 0x80008010);
  773. WREG32(index_reg, 0x30000);
  774. WREG32(data_reg, 0x90008000);
  775. WREG32(index_reg, 0x30001);
  776. WREG32(data_reg, 0x80008000);
  777. WREG32(index_reg, 0x30100);
  778. WREG32(data_reg, 0x8FE0BF90);
  779. WREG32(index_reg, 0x30101);
  780. WREG32(data_reg, 0xBFF880A0);
  781. WREG32(index_reg, 0x30200);
  782. WREG32(data_reg, 0x8F60BF40);
  783. WREG32(index_reg, 0x30201);
  784. WREG32(data_reg, 0xBFE88180);
  785. WREG32(index_reg, 0x30300);
  786. WREG32(data_reg, 0x8EC0BF00);
  787. WREG32(index_reg, 0x30301);
  788. WREG32(data_reg, 0xBFC88280);
  789. WREG32(index_reg, 0x30400);
  790. WREG32(data_reg, 0x8DE0BEE0);
  791. WREG32(index_reg, 0x30401);
  792. WREG32(data_reg, 0xBFA083A0);
  793. WREG32(index_reg, 0x30500);
  794. WREG32(data_reg, 0x8CE0BED0);
  795. WREG32(index_reg, 0x30501);
  796. WREG32(data_reg, 0xBF7884E0);
  797. WREG32(index_reg, 0x30600);
  798. WREG32(data_reg, 0x8BA0BED8);
  799. WREG32(index_reg, 0x30601);
  800. WREG32(data_reg, 0xBF508640);
  801. WREG32(index_reg, 0x30700);
  802. WREG32(data_reg, 0x8A60BEE8);
  803. WREG32(index_reg, 0x30701);
  804. WREG32(data_reg, 0xBF2087A0);
  805. WREG32(index_reg, 0x30800);
  806. WREG32(data_reg, 0x8900BF00);
  807. WREG32(index_reg, 0x30801);
  808. WREG32(data_reg, 0xBF008900);
  809. }
  810. struct rv515_watermark {
  811. u32 lb_request_fifo_depth;
  812. fixed20_12 num_line_pair;
  813. fixed20_12 estimated_width;
  814. fixed20_12 worst_case_latency;
  815. fixed20_12 consumption_rate;
  816. fixed20_12 active_time;
  817. fixed20_12 dbpp;
  818. fixed20_12 priority_mark_max;
  819. fixed20_12 priority_mark;
  820. fixed20_12 sclk;
  821. };
  822. void rv515_crtc_bandwidth_compute(struct radeon_device *rdev,
  823. struct radeon_crtc *crtc,
  824. struct rv515_watermark *wm)
  825. {
  826. struct drm_display_mode *mode = &crtc->base.mode;
  827. fixed20_12 a, b, c;
  828. fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
  829. fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
  830. if (!crtc->base.enabled) {
  831. /* FIXME: wouldn't it better to set priority mark to maximum */
  832. wm->lb_request_fifo_depth = 4;
  833. return;
  834. }
  835. if (crtc->vsc.full > rfixed_const(2))
  836. wm->num_line_pair.full = rfixed_const(2);
  837. else
  838. wm->num_line_pair.full = rfixed_const(1);
  839. b.full = rfixed_const(mode->crtc_hdisplay);
  840. c.full = rfixed_const(256);
  841. a.full = rfixed_mul(wm->num_line_pair, b);
  842. request_fifo_depth.full = rfixed_div(a, c);
  843. if (a.full < rfixed_const(4)) {
  844. wm->lb_request_fifo_depth = 4;
  845. } else {
  846. wm->lb_request_fifo_depth = rfixed_trunc(request_fifo_depth);
  847. }
  848. /* Determine consumption rate
  849. * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
  850. * vtaps = number of vertical taps,
  851. * vsc = vertical scaling ratio, defined as source/destination
  852. * hsc = horizontal scaling ration, defined as source/destination
  853. */
  854. a.full = rfixed_const(mode->clock);
  855. b.full = rfixed_const(1000);
  856. a.full = rfixed_div(a, b);
  857. pclk.full = rfixed_div(b, a);
  858. if (crtc->rmx_type != RMX_OFF) {
  859. b.full = rfixed_const(2);
  860. if (crtc->vsc.full > b.full)
  861. b.full = crtc->vsc.full;
  862. b.full = rfixed_mul(b, crtc->hsc);
  863. c.full = rfixed_const(2);
  864. b.full = rfixed_div(b, c);
  865. consumption_time.full = rfixed_div(pclk, b);
  866. } else {
  867. consumption_time.full = pclk.full;
  868. }
  869. a.full = rfixed_const(1);
  870. wm->consumption_rate.full = rfixed_div(a, consumption_time);
  871. /* Determine line time
  872. * LineTime = total time for one line of displayhtotal
  873. * LineTime = total number of horizontal pixels
  874. * pclk = pixel clock period(ns)
  875. */
  876. a.full = rfixed_const(crtc->base.mode.crtc_htotal);
  877. line_time.full = rfixed_mul(a, pclk);
  878. /* Determine active time
  879. * ActiveTime = time of active region of display within one line,
  880. * hactive = total number of horizontal active pixels
  881. * htotal = total number of horizontal pixels
  882. */
  883. a.full = rfixed_const(crtc->base.mode.crtc_htotal);
  884. b.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
  885. wm->active_time.full = rfixed_mul(line_time, b);
  886. wm->active_time.full = rfixed_div(wm->active_time, a);
  887. /* Determine chunk time
  888. * ChunkTime = the time it takes the DCP to send one chunk of data
  889. * to the LB which consists of pipeline delay and inter chunk gap
  890. * sclk = system clock(Mhz)
  891. */
  892. a.full = rfixed_const(600 * 1000);
  893. chunk_time.full = rfixed_div(a, rdev->pm.sclk);
  894. read_delay_latency.full = rfixed_const(1000);
  895. /* Determine the worst case latency
  896. * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
  897. * WorstCaseLatency = worst case time from urgent to when the MC starts
  898. * to return data
  899. * READ_DELAY_IDLE_MAX = constant of 1us
  900. * ChunkTime = time it takes the DCP to send one chunk of data to the LB
  901. * which consists of pipeline delay and inter chunk gap
  902. */
  903. if (rfixed_trunc(wm->num_line_pair) > 1) {
  904. a.full = rfixed_const(3);
  905. wm->worst_case_latency.full = rfixed_mul(a, chunk_time);
  906. wm->worst_case_latency.full += read_delay_latency.full;
  907. } else {
  908. wm->worst_case_latency.full = chunk_time.full + read_delay_latency.full;
  909. }
  910. /* Determine the tolerable latency
  911. * TolerableLatency = Any given request has only 1 line time
  912. * for the data to be returned
  913. * LBRequestFifoDepth = Number of chunk requests the LB can
  914. * put into the request FIFO for a display
  915. * LineTime = total time for one line of display
  916. * ChunkTime = the time it takes the DCP to send one chunk
  917. * of data to the LB which consists of
  918. * pipeline delay and inter chunk gap
  919. */
  920. if ((2+wm->lb_request_fifo_depth) >= rfixed_trunc(request_fifo_depth)) {
  921. tolerable_latency.full = line_time.full;
  922. } else {
  923. tolerable_latency.full = rfixed_const(wm->lb_request_fifo_depth - 2);
  924. tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
  925. tolerable_latency.full = rfixed_mul(tolerable_latency, chunk_time);
  926. tolerable_latency.full = line_time.full - tolerable_latency.full;
  927. }
  928. /* We assume worst case 32bits (4 bytes) */
  929. wm->dbpp.full = rfixed_const(2 * 16);
  930. /* Determine the maximum priority mark
  931. * width = viewport width in pixels
  932. */
  933. a.full = rfixed_const(16);
  934. wm->priority_mark_max.full = rfixed_const(crtc->base.mode.crtc_hdisplay);
  935. wm->priority_mark_max.full = rfixed_div(wm->priority_mark_max, a);
  936. /* Determine estimated width */
  937. estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
  938. estimated_width.full = rfixed_div(estimated_width, consumption_time);
  939. if (rfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
  940. wm->priority_mark.full = rfixed_const(10);
  941. } else {
  942. a.full = rfixed_const(16);
  943. wm->priority_mark.full = rfixed_div(estimated_width, a);
  944. wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
  945. }
  946. }
  947. void rv515_bandwidth_avivo_update(struct radeon_device *rdev)
  948. {
  949. struct drm_display_mode *mode0 = NULL;
  950. struct drm_display_mode *mode1 = NULL;
  951. struct rv515_watermark wm0;
  952. struct rv515_watermark wm1;
  953. u32 tmp;
  954. fixed20_12 priority_mark02, priority_mark12, fill_rate;
  955. fixed20_12 a, b;
  956. if (rdev->mode_info.crtcs[0]->base.enabled)
  957. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  958. if (rdev->mode_info.crtcs[1]->base.enabled)
  959. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  960. rs690_line_buffer_adjust(rdev, mode0, mode1);
  961. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
  962. rv515_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
  963. tmp = wm0.lb_request_fifo_depth;
  964. tmp |= wm1.lb_request_fifo_depth << 16;
  965. WREG32(LB_MAX_REQ_OUTSTANDING, tmp);
  966. if (mode0 && mode1) {
  967. if (rfixed_trunc(wm0.dbpp) > 64)
  968. a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
  969. else
  970. a.full = wm0.num_line_pair.full;
  971. if (rfixed_trunc(wm1.dbpp) > 64)
  972. b.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
  973. else
  974. b.full = wm1.num_line_pair.full;
  975. a.full += b.full;
  976. fill_rate.full = rfixed_div(wm0.sclk, a);
  977. if (wm0.consumption_rate.full > fill_rate.full) {
  978. b.full = wm0.consumption_rate.full - fill_rate.full;
  979. b.full = rfixed_mul(b, wm0.active_time);
  980. a.full = rfixed_const(16);
  981. b.full = rfixed_div(b, a);
  982. a.full = rfixed_mul(wm0.worst_case_latency,
  983. wm0.consumption_rate);
  984. priority_mark02.full = a.full + b.full;
  985. } else {
  986. a.full = rfixed_mul(wm0.worst_case_latency,
  987. wm0.consumption_rate);
  988. b.full = rfixed_const(16 * 1000);
  989. priority_mark02.full = rfixed_div(a, b);
  990. }
  991. if (wm1.consumption_rate.full > fill_rate.full) {
  992. b.full = wm1.consumption_rate.full - fill_rate.full;
  993. b.full = rfixed_mul(b, wm1.active_time);
  994. a.full = rfixed_const(16);
  995. b.full = rfixed_div(b, a);
  996. a.full = rfixed_mul(wm1.worst_case_latency,
  997. wm1.consumption_rate);
  998. priority_mark12.full = a.full + b.full;
  999. } else {
  1000. a.full = rfixed_mul(wm1.worst_case_latency,
  1001. wm1.consumption_rate);
  1002. b.full = rfixed_const(16 * 1000);
  1003. priority_mark12.full = rfixed_div(a, b);
  1004. }
  1005. if (wm0.priority_mark.full > priority_mark02.full)
  1006. priority_mark02.full = wm0.priority_mark.full;
  1007. if (rfixed_trunc(priority_mark02) < 0)
  1008. priority_mark02.full = 0;
  1009. if (wm0.priority_mark_max.full > priority_mark02.full)
  1010. priority_mark02.full = wm0.priority_mark_max.full;
  1011. if (wm1.priority_mark.full > priority_mark12.full)
  1012. priority_mark12.full = wm1.priority_mark.full;
  1013. if (rfixed_trunc(priority_mark12) < 0)
  1014. priority_mark12.full = 0;
  1015. if (wm1.priority_mark_max.full > priority_mark12.full)
  1016. priority_mark12.full = wm1.priority_mark_max.full;
  1017. WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
  1018. WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
  1019. WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
  1020. WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
  1021. } else if (mode0) {
  1022. if (rfixed_trunc(wm0.dbpp) > 64)
  1023. a.full = rfixed_div(wm0.dbpp, wm0.num_line_pair);
  1024. else
  1025. a.full = wm0.num_line_pair.full;
  1026. fill_rate.full = rfixed_div(wm0.sclk, a);
  1027. if (wm0.consumption_rate.full > fill_rate.full) {
  1028. b.full = wm0.consumption_rate.full - fill_rate.full;
  1029. b.full = rfixed_mul(b, wm0.active_time);
  1030. a.full = rfixed_const(16);
  1031. b.full = rfixed_div(b, a);
  1032. a.full = rfixed_mul(wm0.worst_case_latency,
  1033. wm0.consumption_rate);
  1034. priority_mark02.full = a.full + b.full;
  1035. } else {
  1036. a.full = rfixed_mul(wm0.worst_case_latency,
  1037. wm0.consumption_rate);
  1038. b.full = rfixed_const(16);
  1039. priority_mark02.full = rfixed_div(a, b);
  1040. }
  1041. if (wm0.priority_mark.full > priority_mark02.full)
  1042. priority_mark02.full = wm0.priority_mark.full;
  1043. if (rfixed_trunc(priority_mark02) < 0)
  1044. priority_mark02.full = 0;
  1045. if (wm0.priority_mark_max.full > priority_mark02.full)
  1046. priority_mark02.full = wm0.priority_mark_max.full;
  1047. WREG32(D1MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark02));
  1048. WREG32(D1MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark02));
  1049. WREG32(D2MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
  1050. WREG32(D2MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
  1051. } else {
  1052. if (rfixed_trunc(wm1.dbpp) > 64)
  1053. a.full = rfixed_div(wm1.dbpp, wm1.num_line_pair);
  1054. else
  1055. a.full = wm1.num_line_pair.full;
  1056. fill_rate.full = rfixed_div(wm1.sclk, a);
  1057. if (wm1.consumption_rate.full > fill_rate.full) {
  1058. b.full = wm1.consumption_rate.full - fill_rate.full;
  1059. b.full = rfixed_mul(b, wm1.active_time);
  1060. a.full = rfixed_const(16);
  1061. b.full = rfixed_div(b, a);
  1062. a.full = rfixed_mul(wm1.worst_case_latency,
  1063. wm1.consumption_rate);
  1064. priority_mark12.full = a.full + b.full;
  1065. } else {
  1066. a.full = rfixed_mul(wm1.worst_case_latency,
  1067. wm1.consumption_rate);
  1068. b.full = rfixed_const(16 * 1000);
  1069. priority_mark12.full = rfixed_div(a, b);
  1070. }
  1071. if (wm1.priority_mark.full > priority_mark12.full)
  1072. priority_mark12.full = wm1.priority_mark.full;
  1073. if (rfixed_trunc(priority_mark12) < 0)
  1074. priority_mark12.full = 0;
  1075. if (wm1.priority_mark_max.full > priority_mark12.full)
  1076. priority_mark12.full = wm1.priority_mark_max.full;
  1077. WREG32(D1MODE_PRIORITY_A_CNT, MODE_PRIORITY_OFF);
  1078. WREG32(D1MODE_PRIORITY_B_CNT, MODE_PRIORITY_OFF);
  1079. WREG32(D2MODE_PRIORITY_A_CNT, rfixed_trunc(priority_mark12));
  1080. WREG32(D2MODE_PRIORITY_B_CNT, rfixed_trunc(priority_mark12));
  1081. }
  1082. }
  1083. void rv515_bandwidth_update(struct radeon_device *rdev)
  1084. {
  1085. uint32_t tmp;
  1086. struct drm_display_mode *mode0 = NULL;
  1087. struct drm_display_mode *mode1 = NULL;
  1088. if (rdev->mode_info.crtcs[0]->base.enabled)
  1089. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  1090. if (rdev->mode_info.crtcs[1]->base.enabled)
  1091. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  1092. /*
  1093. * Set display0/1 priority up in the memory controller for
  1094. * modes if the user specifies HIGH for displaypriority
  1095. * option.
  1096. */
  1097. if (rdev->disp_priority == 2) {
  1098. tmp = RREG32_MC(MC_MISC_LAT_TIMER);
  1099. tmp &= ~MC_DISP1R_INIT_LAT_MASK;
  1100. tmp &= ~MC_DISP0R_INIT_LAT_MASK;
  1101. if (mode1)
  1102. tmp |= (1 << MC_DISP1R_INIT_LAT_SHIFT);
  1103. if (mode0)
  1104. tmp |= (1 << MC_DISP0R_INIT_LAT_SHIFT);
  1105. WREG32_MC(MC_MISC_LAT_TIMER, tmp);
  1106. }
  1107. rv515_bandwidth_avivo_update(rdev);
  1108. }