r300.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "rv350d.h"
  37. #include "r300_reg_safe.h"
  38. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380 */
  39. /*
  40. * rv370,rv380 PCIE GART
  41. */
  42. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  43. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  44. {
  45. uint32_t tmp;
  46. int i;
  47. /* Workaround HW bug do flush 2 times */
  48. for (i = 0; i < 2; i++) {
  49. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  50. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  51. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  52. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  53. }
  54. mb();
  55. }
  56. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  57. {
  58. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  59. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  60. return -EINVAL;
  61. }
  62. addr = (lower_32_bits(addr) >> 8) |
  63. ((upper_32_bits(addr) & 0xff) << 24) |
  64. 0xc;
  65. /* on x86 we want this to be CPU endian, on powerpc
  66. * on powerpc without HW swappers, it'll get swapped on way
  67. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  68. writel(addr, ((void __iomem *)ptr) + (i * 4));
  69. return 0;
  70. }
  71. int rv370_pcie_gart_init(struct radeon_device *rdev)
  72. {
  73. int r;
  74. if (rdev->gart.table.vram.robj) {
  75. WARN(1, "RV370 PCIE GART already initialized.\n");
  76. return 0;
  77. }
  78. /* Initialize common gart structure */
  79. r = radeon_gart_init(rdev);
  80. if (r)
  81. return r;
  82. r = rv370_debugfs_pcie_gart_info_init(rdev);
  83. if (r)
  84. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  85. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  86. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  87. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  88. return radeon_gart_table_vram_alloc(rdev);
  89. }
  90. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  91. {
  92. uint32_t table_addr;
  93. uint32_t tmp;
  94. int r;
  95. if (rdev->gart.table.vram.robj == NULL) {
  96. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  97. return -EINVAL;
  98. }
  99. r = radeon_gart_table_vram_pin(rdev);
  100. if (r)
  101. return r;
  102. /* discard memory request outside of configured range */
  103. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  104. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  105. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  106. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - RADEON_GPU_PAGE_SIZE;
  107. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  108. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  109. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  110. table_addr = rdev->gart.table_addr;
  111. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  112. /* FIXME: setup default page */
  113. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  114. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  115. /* Clear error */
  116. WREG32_PCIE(0x18, 0);
  117. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  118. tmp |= RADEON_PCIE_TX_GART_EN;
  119. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  121. rv370_pcie_gart_tlb_flush(rdev);
  122. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  123. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  124. rdev->gart.ready = true;
  125. return 0;
  126. }
  127. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  128. {
  129. uint32_t tmp;
  130. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  131. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  132. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  133. if (rdev->gart.table.vram.robj) {
  134. radeon_object_kunmap(rdev->gart.table.vram.robj);
  135. radeon_object_unpin(rdev->gart.table.vram.robj);
  136. }
  137. }
  138. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  139. {
  140. rv370_pcie_gart_disable(rdev);
  141. radeon_gart_table_vram_free(rdev);
  142. radeon_gart_fini(rdev);
  143. }
  144. void r300_fence_ring_emit(struct radeon_device *rdev,
  145. struct radeon_fence *fence)
  146. {
  147. /* Who ever call radeon_fence_emit should call ring_lock and ask
  148. * for enough space (today caller are ib schedule and buffer move) */
  149. /* Write SC register so SC & US assert idle */
  150. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  151. radeon_ring_write(rdev, 0);
  152. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  153. radeon_ring_write(rdev, 0);
  154. /* Flush 3D cache */
  155. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  156. radeon_ring_write(rdev, (2 << 0));
  157. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  158. radeon_ring_write(rdev, (1 << 0));
  159. /* Wait until IDLE & CLEAN */
  160. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  161. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  162. /* Emit fence sequence & fire IRQ */
  163. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  164. radeon_ring_write(rdev, fence->seq);
  165. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  166. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  167. }
  168. int r300_copy_dma(struct radeon_device *rdev,
  169. uint64_t src_offset,
  170. uint64_t dst_offset,
  171. unsigned num_pages,
  172. struct radeon_fence *fence)
  173. {
  174. uint32_t size;
  175. uint32_t cur_size;
  176. int i, num_loops;
  177. int r = 0;
  178. /* radeon pitch is /64 */
  179. size = num_pages << PAGE_SHIFT;
  180. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  181. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  182. if (r) {
  183. DRM_ERROR("radeon: moving bo (%d).\n", r);
  184. return r;
  185. }
  186. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  187. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  188. radeon_ring_write(rdev, (1 << 16));
  189. for (i = 0; i < num_loops; i++) {
  190. cur_size = size;
  191. if (cur_size > 0x1FFFFF) {
  192. cur_size = 0x1FFFFF;
  193. }
  194. size -= cur_size;
  195. radeon_ring_write(rdev, PACKET0(0x720, 2));
  196. radeon_ring_write(rdev, src_offset);
  197. radeon_ring_write(rdev, dst_offset);
  198. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  199. src_offset += cur_size;
  200. dst_offset += cur_size;
  201. }
  202. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  203. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  204. if (fence) {
  205. r = radeon_fence_emit(rdev, fence);
  206. }
  207. radeon_ring_unlock_commit(rdev);
  208. return r;
  209. }
  210. void r300_ring_start(struct radeon_device *rdev)
  211. {
  212. unsigned gb_tile_config;
  213. int r;
  214. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  215. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  216. switch(rdev->num_gb_pipes) {
  217. case 2:
  218. gb_tile_config |= R300_PIPE_COUNT_R300;
  219. break;
  220. case 3:
  221. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  222. break;
  223. case 4:
  224. gb_tile_config |= R300_PIPE_COUNT_R420;
  225. break;
  226. case 1:
  227. default:
  228. gb_tile_config |= R300_PIPE_COUNT_RV350;
  229. break;
  230. }
  231. r = radeon_ring_lock(rdev, 64);
  232. if (r) {
  233. return;
  234. }
  235. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  236. radeon_ring_write(rdev,
  237. RADEON_ISYNC_ANY2D_IDLE3D |
  238. RADEON_ISYNC_ANY3D_IDLE2D |
  239. RADEON_ISYNC_WAIT_IDLEGUI |
  240. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  241. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  242. radeon_ring_write(rdev, gb_tile_config);
  243. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  244. radeon_ring_write(rdev,
  245. RADEON_WAIT_2D_IDLECLEAN |
  246. RADEON_WAIT_3D_IDLECLEAN);
  247. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  248. radeon_ring_write(rdev, 1 << 31);
  249. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  250. radeon_ring_write(rdev, 0);
  251. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  252. radeon_ring_write(rdev, 0);
  253. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  254. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  255. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  256. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  257. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  258. radeon_ring_write(rdev,
  259. RADEON_WAIT_2D_IDLECLEAN |
  260. RADEON_WAIT_3D_IDLECLEAN);
  261. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  262. radeon_ring_write(rdev, 0);
  263. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  264. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  265. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  266. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  267. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  268. radeon_ring_write(rdev,
  269. ((6 << R300_MS_X0_SHIFT) |
  270. (6 << R300_MS_Y0_SHIFT) |
  271. (6 << R300_MS_X1_SHIFT) |
  272. (6 << R300_MS_Y1_SHIFT) |
  273. (6 << R300_MS_X2_SHIFT) |
  274. (6 << R300_MS_Y2_SHIFT) |
  275. (6 << R300_MSBD0_Y_SHIFT) |
  276. (6 << R300_MSBD0_X_SHIFT)));
  277. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  278. radeon_ring_write(rdev,
  279. ((6 << R300_MS_X3_SHIFT) |
  280. (6 << R300_MS_Y3_SHIFT) |
  281. (6 << R300_MS_X4_SHIFT) |
  282. (6 << R300_MS_Y4_SHIFT) |
  283. (6 << R300_MS_X5_SHIFT) |
  284. (6 << R300_MS_Y5_SHIFT) |
  285. (6 << R300_MSBD1_SHIFT)));
  286. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  287. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  288. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  289. radeon_ring_write(rdev,
  290. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  291. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  292. radeon_ring_write(rdev,
  293. R300_GEOMETRY_ROUND_NEAREST |
  294. R300_COLOR_ROUND_NEAREST);
  295. radeon_ring_unlock_commit(rdev);
  296. }
  297. void r300_errata(struct radeon_device *rdev)
  298. {
  299. rdev->pll_errata = 0;
  300. if (rdev->family == CHIP_R300 &&
  301. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  302. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  303. }
  304. }
  305. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  306. {
  307. unsigned i;
  308. uint32_t tmp;
  309. for (i = 0; i < rdev->usec_timeout; i++) {
  310. /* read MC_STATUS */
  311. tmp = RREG32(0x0150);
  312. if (tmp & (1 << 4)) {
  313. return 0;
  314. }
  315. DRM_UDELAY(1);
  316. }
  317. return -1;
  318. }
  319. void r300_gpu_init(struct radeon_device *rdev)
  320. {
  321. uint32_t gb_tile_config, tmp;
  322. r100_hdp_reset(rdev);
  323. /* FIXME: rv380 one pipes ? */
  324. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  325. /* r300,r350 */
  326. rdev->num_gb_pipes = 2;
  327. } else {
  328. /* rv350,rv370,rv380 */
  329. rdev->num_gb_pipes = 1;
  330. }
  331. rdev->num_z_pipes = 1;
  332. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  333. switch (rdev->num_gb_pipes) {
  334. case 2:
  335. gb_tile_config |= R300_PIPE_COUNT_R300;
  336. break;
  337. case 3:
  338. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  339. break;
  340. case 4:
  341. gb_tile_config |= R300_PIPE_COUNT_R420;
  342. break;
  343. default:
  344. case 1:
  345. gb_tile_config |= R300_PIPE_COUNT_RV350;
  346. break;
  347. }
  348. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  349. if (r100_gui_wait_for_idle(rdev)) {
  350. printk(KERN_WARNING "Failed to wait GUI idle while "
  351. "programming pipes. Bad things might happen.\n");
  352. }
  353. tmp = RREG32(0x170C);
  354. WREG32(0x170C, tmp | (1 << 31));
  355. WREG32(R300_RB2D_DSTCACHE_MODE,
  356. R300_DC_AUTOFLUSH_ENABLE |
  357. R300_DC_DC_DISABLE_IGNORE_PE);
  358. if (r100_gui_wait_for_idle(rdev)) {
  359. printk(KERN_WARNING "Failed to wait GUI idle while "
  360. "programming pipes. Bad things might happen.\n");
  361. }
  362. if (r300_mc_wait_for_idle(rdev)) {
  363. printk(KERN_WARNING "Failed to wait MC idle while "
  364. "programming pipes. Bad things might happen.\n");
  365. }
  366. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  367. rdev->num_gb_pipes, rdev->num_z_pipes);
  368. }
  369. int r300_ga_reset(struct radeon_device *rdev)
  370. {
  371. uint32_t tmp;
  372. bool reinit_cp;
  373. int i;
  374. reinit_cp = rdev->cp.ready;
  375. rdev->cp.ready = false;
  376. for (i = 0; i < rdev->usec_timeout; i++) {
  377. WREG32(RADEON_CP_CSQ_MODE, 0);
  378. WREG32(RADEON_CP_CSQ_CNTL, 0);
  379. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  380. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  381. udelay(200);
  382. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  383. /* Wait to prevent race in RBBM_STATUS */
  384. mdelay(1);
  385. tmp = RREG32(RADEON_RBBM_STATUS);
  386. if (tmp & ((1 << 20) | (1 << 26))) {
  387. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  388. /* GA still busy soft reset it */
  389. WREG32(0x429C, 0x200);
  390. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  391. WREG32(0x43E0, 0);
  392. WREG32(0x43E4, 0);
  393. WREG32(0x24AC, 0);
  394. }
  395. /* Wait to prevent race in RBBM_STATUS */
  396. mdelay(1);
  397. tmp = RREG32(RADEON_RBBM_STATUS);
  398. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  399. break;
  400. }
  401. }
  402. for (i = 0; i < rdev->usec_timeout; i++) {
  403. tmp = RREG32(RADEON_RBBM_STATUS);
  404. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  405. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  406. tmp);
  407. if (reinit_cp) {
  408. return r100_cp_init(rdev, rdev->cp.ring_size);
  409. }
  410. return 0;
  411. }
  412. DRM_UDELAY(1);
  413. }
  414. tmp = RREG32(RADEON_RBBM_STATUS);
  415. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  416. return -1;
  417. }
  418. int r300_gpu_reset(struct radeon_device *rdev)
  419. {
  420. uint32_t status;
  421. /* reset order likely matter */
  422. status = RREG32(RADEON_RBBM_STATUS);
  423. /* reset HDP */
  424. r100_hdp_reset(rdev);
  425. /* reset rb2d */
  426. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  427. r100_rb2d_reset(rdev);
  428. }
  429. /* reset GA */
  430. if (status & ((1 << 20) | (1 << 26))) {
  431. r300_ga_reset(rdev);
  432. }
  433. /* reset CP */
  434. status = RREG32(RADEON_RBBM_STATUS);
  435. if (status & (1 << 16)) {
  436. r100_cp_reset(rdev);
  437. }
  438. /* Check if GPU is idle */
  439. status = RREG32(RADEON_RBBM_STATUS);
  440. if (status & (1 << 31)) {
  441. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  442. return -1;
  443. }
  444. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  445. return 0;
  446. }
  447. /*
  448. * r300,r350,rv350,rv380 VRAM info
  449. */
  450. void r300_vram_info(struct radeon_device *rdev)
  451. {
  452. uint32_t tmp;
  453. /* DDR for all card after R300 & IGP */
  454. rdev->mc.vram_is_ddr = true;
  455. tmp = RREG32(RADEON_MEM_CNTL);
  456. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  457. rdev->mc.vram_width = 128;
  458. } else {
  459. rdev->mc.vram_width = 64;
  460. }
  461. r100_vram_init_sizes(rdev);
  462. }
  463. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  464. {
  465. uint32_t link_width_cntl, mask;
  466. if (rdev->flags & RADEON_IS_IGP)
  467. return;
  468. if (!(rdev->flags & RADEON_IS_PCIE))
  469. return;
  470. /* FIXME wait for idle */
  471. switch (lanes) {
  472. case 0:
  473. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  474. break;
  475. case 1:
  476. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  477. break;
  478. case 2:
  479. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  480. break;
  481. case 4:
  482. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  483. break;
  484. case 8:
  485. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  486. break;
  487. case 12:
  488. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  489. break;
  490. case 16:
  491. default:
  492. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  493. break;
  494. }
  495. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  496. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  497. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  498. return;
  499. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  500. RADEON_PCIE_LC_RECONFIG_NOW |
  501. RADEON_PCIE_LC_RECONFIG_LATER |
  502. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  503. link_width_cntl |= mask;
  504. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  505. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  506. RADEON_PCIE_LC_RECONFIG_NOW));
  507. /* wait for lane set to complete */
  508. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  509. while (link_width_cntl == 0xffffffff)
  510. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  511. }
  512. #if defined(CONFIG_DEBUG_FS)
  513. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  514. {
  515. struct drm_info_node *node = (struct drm_info_node *) m->private;
  516. struct drm_device *dev = node->minor->dev;
  517. struct radeon_device *rdev = dev->dev_private;
  518. uint32_t tmp;
  519. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  520. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  521. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  522. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  523. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  524. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  525. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  526. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  527. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  528. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  529. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  530. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  531. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  532. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  533. return 0;
  534. }
  535. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  536. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  537. };
  538. #endif
  539. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  540. {
  541. #if defined(CONFIG_DEBUG_FS)
  542. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  543. #else
  544. return 0;
  545. #endif
  546. }
  547. static int r300_packet0_check(struct radeon_cs_parser *p,
  548. struct radeon_cs_packet *pkt,
  549. unsigned idx, unsigned reg)
  550. {
  551. struct radeon_cs_reloc *reloc;
  552. struct r100_cs_track *track;
  553. volatile uint32_t *ib;
  554. uint32_t tmp, tile_flags = 0;
  555. unsigned i;
  556. int r;
  557. u32 idx_value;
  558. ib = p->ib->ptr;
  559. track = (struct r100_cs_track *)p->track;
  560. idx_value = radeon_get_ib_value(p, idx);
  561. switch(reg) {
  562. case AVIVO_D1MODE_VLINE_START_END:
  563. case RADEON_CRTC_GUI_TRIG_VLINE:
  564. r = r100_cs_packet_parse_vline(p);
  565. if (r) {
  566. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  567. idx, reg);
  568. r100_cs_dump_packet(p, pkt);
  569. return r;
  570. }
  571. break;
  572. case RADEON_DST_PITCH_OFFSET:
  573. case RADEON_SRC_PITCH_OFFSET:
  574. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  575. if (r)
  576. return r;
  577. break;
  578. case R300_RB3D_COLOROFFSET0:
  579. case R300_RB3D_COLOROFFSET1:
  580. case R300_RB3D_COLOROFFSET2:
  581. case R300_RB3D_COLOROFFSET3:
  582. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  583. r = r100_cs_packet_next_reloc(p, &reloc);
  584. if (r) {
  585. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  586. idx, reg);
  587. r100_cs_dump_packet(p, pkt);
  588. return r;
  589. }
  590. track->cb[i].robj = reloc->robj;
  591. track->cb[i].offset = idx_value;
  592. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  593. break;
  594. case R300_ZB_DEPTHOFFSET:
  595. r = r100_cs_packet_next_reloc(p, &reloc);
  596. if (r) {
  597. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  598. idx, reg);
  599. r100_cs_dump_packet(p, pkt);
  600. return r;
  601. }
  602. track->zb.robj = reloc->robj;
  603. track->zb.offset = idx_value;
  604. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  605. break;
  606. case R300_TX_OFFSET_0:
  607. case R300_TX_OFFSET_0+4:
  608. case R300_TX_OFFSET_0+8:
  609. case R300_TX_OFFSET_0+12:
  610. case R300_TX_OFFSET_0+16:
  611. case R300_TX_OFFSET_0+20:
  612. case R300_TX_OFFSET_0+24:
  613. case R300_TX_OFFSET_0+28:
  614. case R300_TX_OFFSET_0+32:
  615. case R300_TX_OFFSET_0+36:
  616. case R300_TX_OFFSET_0+40:
  617. case R300_TX_OFFSET_0+44:
  618. case R300_TX_OFFSET_0+48:
  619. case R300_TX_OFFSET_0+52:
  620. case R300_TX_OFFSET_0+56:
  621. case R300_TX_OFFSET_0+60:
  622. i = (reg - R300_TX_OFFSET_0) >> 2;
  623. r = r100_cs_packet_next_reloc(p, &reloc);
  624. if (r) {
  625. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  626. idx, reg);
  627. r100_cs_dump_packet(p, pkt);
  628. return r;
  629. }
  630. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  631. track->textures[i].robj = reloc->robj;
  632. break;
  633. /* Tracked registers */
  634. case 0x2084:
  635. /* VAP_VF_CNTL */
  636. track->vap_vf_cntl = idx_value;
  637. break;
  638. case 0x20B4:
  639. /* VAP_VTX_SIZE */
  640. track->vtx_size = idx_value & 0x7F;
  641. break;
  642. case 0x2134:
  643. /* VAP_VF_MAX_VTX_INDX */
  644. track->max_indx = idx_value & 0x00FFFFFFUL;
  645. break;
  646. case 0x43E4:
  647. /* SC_SCISSOR1 */
  648. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  649. if (p->rdev->family < CHIP_RV515) {
  650. track->maxy -= 1440;
  651. }
  652. break;
  653. case 0x4E00:
  654. /* RB3D_CCTL */
  655. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  656. break;
  657. case 0x4E38:
  658. case 0x4E3C:
  659. case 0x4E40:
  660. case 0x4E44:
  661. /* RB3D_COLORPITCH0 */
  662. /* RB3D_COLORPITCH1 */
  663. /* RB3D_COLORPITCH2 */
  664. /* RB3D_COLORPITCH3 */
  665. r = r100_cs_packet_next_reloc(p, &reloc);
  666. if (r) {
  667. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  668. idx, reg);
  669. r100_cs_dump_packet(p, pkt);
  670. return r;
  671. }
  672. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  673. tile_flags |= R300_COLOR_TILE_ENABLE;
  674. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  675. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  676. tmp = idx_value & ~(0x7 << 16);
  677. tmp |= tile_flags;
  678. ib[idx] = tmp;
  679. i = (reg - 0x4E38) >> 2;
  680. track->cb[i].pitch = idx_value & 0x3FFE;
  681. switch (((idx_value >> 21) & 0xF)) {
  682. case 9:
  683. case 11:
  684. case 12:
  685. track->cb[i].cpp = 1;
  686. break;
  687. case 3:
  688. case 4:
  689. case 13:
  690. case 15:
  691. track->cb[i].cpp = 2;
  692. break;
  693. case 6:
  694. track->cb[i].cpp = 4;
  695. break;
  696. case 10:
  697. track->cb[i].cpp = 8;
  698. break;
  699. case 7:
  700. track->cb[i].cpp = 16;
  701. break;
  702. default:
  703. DRM_ERROR("Invalid color buffer format (%d) !\n",
  704. ((idx_value >> 21) & 0xF));
  705. return -EINVAL;
  706. }
  707. break;
  708. case 0x4F00:
  709. /* ZB_CNTL */
  710. if (idx_value & 2) {
  711. track->z_enabled = true;
  712. } else {
  713. track->z_enabled = false;
  714. }
  715. break;
  716. case 0x4F10:
  717. /* ZB_FORMAT */
  718. switch ((idx_value & 0xF)) {
  719. case 0:
  720. case 1:
  721. track->zb.cpp = 2;
  722. break;
  723. case 2:
  724. track->zb.cpp = 4;
  725. break;
  726. default:
  727. DRM_ERROR("Invalid z buffer format (%d) !\n",
  728. (idx_value & 0xF));
  729. return -EINVAL;
  730. }
  731. break;
  732. case 0x4F24:
  733. /* ZB_DEPTHPITCH */
  734. r = r100_cs_packet_next_reloc(p, &reloc);
  735. if (r) {
  736. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  737. idx, reg);
  738. r100_cs_dump_packet(p, pkt);
  739. return r;
  740. }
  741. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  742. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  743. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  744. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  745. tmp = idx_value & ~(0x7 << 16);
  746. tmp |= tile_flags;
  747. ib[idx] = tmp;
  748. track->zb.pitch = idx_value & 0x3FFC;
  749. break;
  750. case 0x4104:
  751. for (i = 0; i < 16; i++) {
  752. bool enabled;
  753. enabled = !!(idx_value & (1 << i));
  754. track->textures[i].enabled = enabled;
  755. }
  756. break;
  757. case 0x44C0:
  758. case 0x44C4:
  759. case 0x44C8:
  760. case 0x44CC:
  761. case 0x44D0:
  762. case 0x44D4:
  763. case 0x44D8:
  764. case 0x44DC:
  765. case 0x44E0:
  766. case 0x44E4:
  767. case 0x44E8:
  768. case 0x44EC:
  769. case 0x44F0:
  770. case 0x44F4:
  771. case 0x44F8:
  772. case 0x44FC:
  773. /* TX_FORMAT1_[0-15] */
  774. i = (reg - 0x44C0) >> 2;
  775. tmp = (idx_value >> 25) & 0x3;
  776. track->textures[i].tex_coord_type = tmp;
  777. switch ((idx_value & 0x1F)) {
  778. case R300_TX_FORMAT_X8:
  779. case R300_TX_FORMAT_Y4X4:
  780. case R300_TX_FORMAT_Z3Y3X2:
  781. track->textures[i].cpp = 1;
  782. break;
  783. case R300_TX_FORMAT_X16:
  784. case R300_TX_FORMAT_Y8X8:
  785. case R300_TX_FORMAT_Z5Y6X5:
  786. case R300_TX_FORMAT_Z6Y5X5:
  787. case R300_TX_FORMAT_W4Z4Y4X4:
  788. case R300_TX_FORMAT_W1Z5Y5X5:
  789. case R300_TX_FORMAT_DXT1:
  790. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  791. case R300_TX_FORMAT_B8G8_B8G8:
  792. case R300_TX_FORMAT_G8R8_G8B8:
  793. track->textures[i].cpp = 2;
  794. break;
  795. case R300_TX_FORMAT_Y16X16:
  796. case R300_TX_FORMAT_Z11Y11X10:
  797. case R300_TX_FORMAT_Z10Y11X11:
  798. case R300_TX_FORMAT_W8Z8Y8X8:
  799. case R300_TX_FORMAT_W2Z10Y10X10:
  800. case 0x17:
  801. case R300_TX_FORMAT_FL_I32:
  802. case 0x1e:
  803. case R300_TX_FORMAT_DXT3:
  804. case R300_TX_FORMAT_DXT5:
  805. track->textures[i].cpp = 4;
  806. break;
  807. case R300_TX_FORMAT_W16Z16Y16X16:
  808. case R300_TX_FORMAT_FL_R16G16B16A16:
  809. case R300_TX_FORMAT_FL_I32A32:
  810. track->textures[i].cpp = 8;
  811. break;
  812. case R300_TX_FORMAT_FL_R32G32B32A32:
  813. track->textures[i].cpp = 16;
  814. break;
  815. default:
  816. DRM_ERROR("Invalid texture format %u\n",
  817. (idx_value & 0x1F));
  818. return -EINVAL;
  819. break;
  820. }
  821. break;
  822. case 0x4400:
  823. case 0x4404:
  824. case 0x4408:
  825. case 0x440C:
  826. case 0x4410:
  827. case 0x4414:
  828. case 0x4418:
  829. case 0x441C:
  830. case 0x4420:
  831. case 0x4424:
  832. case 0x4428:
  833. case 0x442C:
  834. case 0x4430:
  835. case 0x4434:
  836. case 0x4438:
  837. case 0x443C:
  838. /* TX_FILTER0_[0-15] */
  839. i = (reg - 0x4400) >> 2;
  840. tmp = idx_value & 0x7;
  841. if (tmp == 2 || tmp == 4 || tmp == 6) {
  842. track->textures[i].roundup_w = false;
  843. }
  844. tmp = (idx_value >> 3) & 0x7;
  845. if (tmp == 2 || tmp == 4 || tmp == 6) {
  846. track->textures[i].roundup_h = false;
  847. }
  848. break;
  849. case 0x4500:
  850. case 0x4504:
  851. case 0x4508:
  852. case 0x450C:
  853. case 0x4510:
  854. case 0x4514:
  855. case 0x4518:
  856. case 0x451C:
  857. case 0x4520:
  858. case 0x4524:
  859. case 0x4528:
  860. case 0x452C:
  861. case 0x4530:
  862. case 0x4534:
  863. case 0x4538:
  864. case 0x453C:
  865. /* TX_FORMAT2_[0-15] */
  866. i = (reg - 0x4500) >> 2;
  867. tmp = idx_value & 0x3FFF;
  868. track->textures[i].pitch = tmp + 1;
  869. if (p->rdev->family >= CHIP_RV515) {
  870. tmp = ((idx_value >> 15) & 1) << 11;
  871. track->textures[i].width_11 = tmp;
  872. tmp = ((idx_value >> 16) & 1) << 11;
  873. track->textures[i].height_11 = tmp;
  874. }
  875. break;
  876. case 0x4480:
  877. case 0x4484:
  878. case 0x4488:
  879. case 0x448C:
  880. case 0x4490:
  881. case 0x4494:
  882. case 0x4498:
  883. case 0x449C:
  884. case 0x44A0:
  885. case 0x44A4:
  886. case 0x44A8:
  887. case 0x44AC:
  888. case 0x44B0:
  889. case 0x44B4:
  890. case 0x44B8:
  891. case 0x44BC:
  892. /* TX_FORMAT0_[0-15] */
  893. i = (reg - 0x4480) >> 2;
  894. tmp = idx_value & 0x7FF;
  895. track->textures[i].width = tmp + 1;
  896. tmp = (idx_value >> 11) & 0x7FF;
  897. track->textures[i].height = tmp + 1;
  898. tmp = (idx_value >> 26) & 0xF;
  899. track->textures[i].num_levels = tmp;
  900. tmp = idx_value & (1 << 31);
  901. track->textures[i].use_pitch = !!tmp;
  902. tmp = (idx_value >> 22) & 0xF;
  903. track->textures[i].txdepth = tmp;
  904. break;
  905. case R300_ZB_ZPASS_ADDR:
  906. r = r100_cs_packet_next_reloc(p, &reloc);
  907. if (r) {
  908. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  909. idx, reg);
  910. r100_cs_dump_packet(p, pkt);
  911. return r;
  912. }
  913. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  914. break;
  915. case 0x4be8:
  916. /* valid register only on RV530 */
  917. if (p->rdev->family == CHIP_RV530)
  918. break;
  919. /* fallthrough do not move */
  920. default:
  921. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  922. reg, idx);
  923. return -EINVAL;
  924. }
  925. return 0;
  926. }
  927. static int r300_packet3_check(struct radeon_cs_parser *p,
  928. struct radeon_cs_packet *pkt)
  929. {
  930. struct radeon_cs_reloc *reloc;
  931. struct r100_cs_track *track;
  932. volatile uint32_t *ib;
  933. unsigned idx;
  934. int r;
  935. ib = p->ib->ptr;
  936. idx = pkt->idx + 1;
  937. track = (struct r100_cs_track *)p->track;
  938. switch(pkt->opcode) {
  939. case PACKET3_3D_LOAD_VBPNTR:
  940. r = r100_packet3_load_vbpntr(p, pkt, idx);
  941. if (r)
  942. return r;
  943. break;
  944. case PACKET3_INDX_BUFFER:
  945. r = r100_cs_packet_next_reloc(p, &reloc);
  946. if (r) {
  947. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  948. r100_cs_dump_packet(p, pkt);
  949. return r;
  950. }
  951. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  952. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  953. if (r) {
  954. return r;
  955. }
  956. break;
  957. /* Draw packet */
  958. case PACKET3_3D_DRAW_IMMD:
  959. /* Number of dwords is vtx_size * (num_vertices - 1)
  960. * PRIM_WALK must be equal to 3 vertex data in embedded
  961. * in cmd stream */
  962. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  963. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  964. return -EINVAL;
  965. }
  966. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  967. track->immd_dwords = pkt->count - 1;
  968. r = r100_cs_track_check(p->rdev, track);
  969. if (r) {
  970. return r;
  971. }
  972. break;
  973. case PACKET3_3D_DRAW_IMMD_2:
  974. /* Number of dwords is vtx_size * (num_vertices - 1)
  975. * PRIM_WALK must be equal to 3 vertex data in embedded
  976. * in cmd stream */
  977. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  978. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  979. return -EINVAL;
  980. }
  981. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  982. track->immd_dwords = pkt->count;
  983. r = r100_cs_track_check(p->rdev, track);
  984. if (r) {
  985. return r;
  986. }
  987. break;
  988. case PACKET3_3D_DRAW_VBUF:
  989. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  990. r = r100_cs_track_check(p->rdev, track);
  991. if (r) {
  992. return r;
  993. }
  994. break;
  995. case PACKET3_3D_DRAW_VBUF_2:
  996. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  997. r = r100_cs_track_check(p->rdev, track);
  998. if (r) {
  999. return r;
  1000. }
  1001. break;
  1002. case PACKET3_3D_DRAW_INDX:
  1003. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1004. r = r100_cs_track_check(p->rdev, track);
  1005. if (r) {
  1006. return r;
  1007. }
  1008. break;
  1009. case PACKET3_3D_DRAW_INDX_2:
  1010. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1011. r = r100_cs_track_check(p->rdev, track);
  1012. if (r) {
  1013. return r;
  1014. }
  1015. break;
  1016. case PACKET3_NOP:
  1017. break;
  1018. default:
  1019. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1020. return -EINVAL;
  1021. }
  1022. return 0;
  1023. }
  1024. int r300_cs_parse(struct radeon_cs_parser *p)
  1025. {
  1026. struct radeon_cs_packet pkt;
  1027. struct r100_cs_track *track;
  1028. int r;
  1029. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1030. r100_cs_track_clear(p->rdev, track);
  1031. p->track = track;
  1032. do {
  1033. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1034. if (r) {
  1035. return r;
  1036. }
  1037. p->idx += pkt.count + 2;
  1038. switch (pkt.type) {
  1039. case PACKET_TYPE0:
  1040. r = r100_cs_parse_packet0(p, &pkt,
  1041. p->rdev->config.r300.reg_safe_bm,
  1042. p->rdev->config.r300.reg_safe_bm_size,
  1043. &r300_packet0_check);
  1044. break;
  1045. case PACKET_TYPE2:
  1046. break;
  1047. case PACKET_TYPE3:
  1048. r = r300_packet3_check(p, &pkt);
  1049. break;
  1050. default:
  1051. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1052. return -EINVAL;
  1053. }
  1054. if (r) {
  1055. return r;
  1056. }
  1057. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1058. return 0;
  1059. }
  1060. void r300_set_reg_safe(struct radeon_device *rdev)
  1061. {
  1062. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1063. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1064. }
  1065. void r300_mc_program(struct radeon_device *rdev)
  1066. {
  1067. struct r100_mc_save save;
  1068. int r;
  1069. r = r100_debugfs_mc_info_init(rdev);
  1070. if (r) {
  1071. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1072. }
  1073. /* Stops all mc clients */
  1074. r100_mc_stop(rdev, &save);
  1075. if (rdev->flags & RADEON_IS_AGP) {
  1076. WREG32(R_00014C_MC_AGP_LOCATION,
  1077. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1078. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1079. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1080. WREG32(R_00015C_AGP_BASE_2,
  1081. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1082. } else {
  1083. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1084. WREG32(R_000170_AGP_BASE, 0);
  1085. WREG32(R_00015C_AGP_BASE_2, 0);
  1086. }
  1087. /* Wait for mc idle */
  1088. if (r300_mc_wait_for_idle(rdev))
  1089. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1090. /* Program MC, should be a 32bits limited address space */
  1091. WREG32(R_000148_MC_FB_LOCATION,
  1092. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1093. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1094. r100_mc_resume(rdev, &save);
  1095. }
  1096. void r300_clock_startup(struct radeon_device *rdev)
  1097. {
  1098. u32 tmp;
  1099. if (radeon_dynclks != -1 && radeon_dynclks)
  1100. radeon_legacy_set_clock_gating(rdev, 1);
  1101. /* We need to force on some of the block */
  1102. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1103. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1104. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1105. tmp |= S_00000D_FORCE_VAP(1);
  1106. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1107. }
  1108. static int r300_startup(struct radeon_device *rdev)
  1109. {
  1110. int r;
  1111. r300_mc_program(rdev);
  1112. /* Resume clock */
  1113. r300_clock_startup(rdev);
  1114. /* Initialize GPU configuration (# pipes, ...) */
  1115. r300_gpu_init(rdev);
  1116. /* Initialize GART (initialize after TTM so we can allocate
  1117. * memory through TTM but finalize after TTM) */
  1118. if (rdev->flags & RADEON_IS_PCIE) {
  1119. r = rv370_pcie_gart_enable(rdev);
  1120. if (r)
  1121. return r;
  1122. }
  1123. if (rdev->flags & RADEON_IS_PCI) {
  1124. r = r100_pci_gart_enable(rdev);
  1125. if (r)
  1126. return r;
  1127. }
  1128. /* Enable IRQ */
  1129. rdev->irq.sw_int = true;
  1130. r100_irq_set(rdev);
  1131. /* 1M ring buffer */
  1132. r = r100_cp_init(rdev, 1024 * 1024);
  1133. if (r) {
  1134. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1135. return r;
  1136. }
  1137. r = r100_wb_init(rdev);
  1138. if (r)
  1139. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1140. r = r100_ib_init(rdev);
  1141. if (r) {
  1142. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1143. return r;
  1144. }
  1145. return 0;
  1146. }
  1147. int r300_resume(struct radeon_device *rdev)
  1148. {
  1149. /* Make sur GART are not working */
  1150. if (rdev->flags & RADEON_IS_PCIE)
  1151. rv370_pcie_gart_disable(rdev);
  1152. if (rdev->flags & RADEON_IS_PCI)
  1153. r100_pci_gart_disable(rdev);
  1154. /* Resume clock before doing reset */
  1155. r300_clock_startup(rdev);
  1156. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1157. if (radeon_gpu_reset(rdev)) {
  1158. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1159. RREG32(R_000E40_RBBM_STATUS),
  1160. RREG32(R_0007C0_CP_STAT));
  1161. }
  1162. /* post */
  1163. radeon_combios_asic_init(rdev->ddev);
  1164. /* Resume clock after posting */
  1165. r300_clock_startup(rdev);
  1166. return r300_startup(rdev);
  1167. }
  1168. int r300_suspend(struct radeon_device *rdev)
  1169. {
  1170. r100_cp_disable(rdev);
  1171. r100_wb_disable(rdev);
  1172. r100_irq_disable(rdev);
  1173. if (rdev->flags & RADEON_IS_PCIE)
  1174. rv370_pcie_gart_disable(rdev);
  1175. if (rdev->flags & RADEON_IS_PCI)
  1176. r100_pci_gart_disable(rdev);
  1177. return 0;
  1178. }
  1179. void r300_fini(struct radeon_device *rdev)
  1180. {
  1181. r300_suspend(rdev);
  1182. r100_cp_fini(rdev);
  1183. r100_wb_fini(rdev);
  1184. r100_ib_fini(rdev);
  1185. radeon_gem_fini(rdev);
  1186. if (rdev->flags & RADEON_IS_PCIE)
  1187. rv370_pcie_gart_fini(rdev);
  1188. if (rdev->flags & RADEON_IS_PCI)
  1189. r100_pci_gart_fini(rdev);
  1190. radeon_irq_kms_fini(rdev);
  1191. radeon_fence_driver_fini(rdev);
  1192. radeon_object_fini(rdev);
  1193. radeon_atombios_fini(rdev);
  1194. kfree(rdev->bios);
  1195. rdev->bios = NULL;
  1196. }
  1197. int r300_init(struct radeon_device *rdev)
  1198. {
  1199. int r;
  1200. /* Disable VGA */
  1201. r100_vga_render_disable(rdev);
  1202. /* Initialize scratch registers */
  1203. radeon_scratch_init(rdev);
  1204. /* Initialize surface registers */
  1205. radeon_surface_init(rdev);
  1206. /* TODO: disable VGA need to use VGA request */
  1207. /* BIOS*/
  1208. if (!radeon_get_bios(rdev)) {
  1209. if (ASIC_IS_AVIVO(rdev))
  1210. return -EINVAL;
  1211. }
  1212. if (rdev->is_atom_bios) {
  1213. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1214. return -EINVAL;
  1215. } else {
  1216. r = radeon_combios_init(rdev);
  1217. if (r)
  1218. return r;
  1219. }
  1220. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1221. if (radeon_gpu_reset(rdev)) {
  1222. dev_warn(rdev->dev,
  1223. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1224. RREG32(R_000E40_RBBM_STATUS),
  1225. RREG32(R_0007C0_CP_STAT));
  1226. }
  1227. /* check if cards are posted or not */
  1228. if (!radeon_card_posted(rdev) && rdev->bios) {
  1229. DRM_INFO("GPU not posted. posting now...\n");
  1230. radeon_combios_asic_init(rdev->ddev);
  1231. }
  1232. /* Set asic errata */
  1233. r300_errata(rdev);
  1234. /* Initialize clocks */
  1235. radeon_get_clock_info(rdev->ddev);
  1236. /* Get vram informations */
  1237. r300_vram_info(rdev);
  1238. /* Initialize memory controller (also test AGP) */
  1239. r = r420_mc_init(rdev);
  1240. if (r)
  1241. return r;
  1242. /* Fence driver */
  1243. r = radeon_fence_driver_init(rdev);
  1244. if (r)
  1245. return r;
  1246. r = radeon_irq_kms_init(rdev);
  1247. if (r)
  1248. return r;
  1249. /* Memory manager */
  1250. r = radeon_object_init(rdev);
  1251. if (r)
  1252. return r;
  1253. if (rdev->flags & RADEON_IS_PCIE) {
  1254. r = rv370_pcie_gart_init(rdev);
  1255. if (r)
  1256. return r;
  1257. }
  1258. if (rdev->flags & RADEON_IS_PCI) {
  1259. r = r100_pci_gart_init(rdev);
  1260. if (r)
  1261. return r;
  1262. }
  1263. r300_set_reg_safe(rdev);
  1264. rdev->accel_working = true;
  1265. r = r300_startup(rdev);
  1266. if (r) {
  1267. /* Somethings want wront with the accel init stop accel */
  1268. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1269. r300_suspend(rdev);
  1270. r100_cp_fini(rdev);
  1271. r100_wb_fini(rdev);
  1272. r100_ib_fini(rdev);
  1273. if (rdev->flags & RADEON_IS_PCIE)
  1274. rv370_pcie_gart_fini(rdev);
  1275. if (rdev->flags & RADEON_IS_PCI)
  1276. r100_pci_gart_fini(rdev);
  1277. radeon_irq_kms_fini(rdev);
  1278. rdev->accel_working = false;
  1279. }
  1280. return 0;
  1281. }