r100.c 91 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "r100d.h"
  35. #include "rs100d.h"
  36. #include "rv200d.h"
  37. #include "rv250d.h"
  38. #include <linux/firmware.h>
  39. #include <linux/platform_device.h>
  40. #include "r100_reg_safe.h"
  41. #include "rn50_reg_safe.h"
  42. /* Firmware Names */
  43. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  44. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  45. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  46. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  47. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  48. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  49. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  50. MODULE_FIRMWARE(FIRMWARE_R100);
  51. MODULE_FIRMWARE(FIRMWARE_R200);
  52. MODULE_FIRMWARE(FIRMWARE_R300);
  53. MODULE_FIRMWARE(FIRMWARE_R420);
  54. MODULE_FIRMWARE(FIRMWARE_RS690);
  55. MODULE_FIRMWARE(FIRMWARE_RS600);
  56. MODULE_FIRMWARE(FIRMWARE_R520);
  57. #include "r100_track.h"
  58. /* This files gather functions specifics to:
  59. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  60. */
  61. /*
  62. * PCI GART
  63. */
  64. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  65. {
  66. /* TODO: can we do somethings here ? */
  67. /* It seems hw only cache one entry so we should discard this
  68. * entry otherwise if first GPU GART read hit this entry it
  69. * could end up in wrong address. */
  70. }
  71. int r100_pci_gart_init(struct radeon_device *rdev)
  72. {
  73. int r;
  74. if (rdev->gart.table.ram.ptr) {
  75. WARN(1, "R100 PCI GART already initialized.\n");
  76. return 0;
  77. }
  78. /* Initialize common gart structure */
  79. r = radeon_gart_init(rdev);
  80. if (r)
  81. return r;
  82. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  83. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  84. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  85. return radeon_gart_table_ram_alloc(rdev);
  86. }
  87. int r100_pci_gart_enable(struct radeon_device *rdev)
  88. {
  89. uint32_t tmp;
  90. /* discard memory request outside of configured range */
  91. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  92. WREG32(RADEON_AIC_CNTL, tmp);
  93. /* set address range for PCI address translate */
  94. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  95. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  96. WREG32(RADEON_AIC_HI_ADDR, tmp);
  97. /* Enable bus mastering */
  98. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  99. WREG32(RADEON_BUS_CNTL, tmp);
  100. /* set PCI GART page-table base address */
  101. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  102. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  103. WREG32(RADEON_AIC_CNTL, tmp);
  104. r100_pci_gart_tlb_flush(rdev);
  105. rdev->gart.ready = true;
  106. return 0;
  107. }
  108. void r100_pci_gart_disable(struct radeon_device *rdev)
  109. {
  110. uint32_t tmp;
  111. /* discard memory request outside of configured range */
  112. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  113. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  114. WREG32(RADEON_AIC_LO_ADDR, 0);
  115. WREG32(RADEON_AIC_HI_ADDR, 0);
  116. }
  117. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  118. {
  119. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  120. return -EINVAL;
  121. }
  122. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  123. return 0;
  124. }
  125. void r100_pci_gart_fini(struct radeon_device *rdev)
  126. {
  127. r100_pci_gart_disable(rdev);
  128. radeon_gart_table_ram_free(rdev);
  129. radeon_gart_fini(rdev);
  130. }
  131. int r100_irq_set(struct radeon_device *rdev)
  132. {
  133. uint32_t tmp = 0;
  134. if (rdev->irq.sw_int) {
  135. tmp |= RADEON_SW_INT_ENABLE;
  136. }
  137. if (rdev->irq.crtc_vblank_int[0]) {
  138. tmp |= RADEON_CRTC_VBLANK_MASK;
  139. }
  140. if (rdev->irq.crtc_vblank_int[1]) {
  141. tmp |= RADEON_CRTC2_VBLANK_MASK;
  142. }
  143. WREG32(RADEON_GEN_INT_CNTL, tmp);
  144. return 0;
  145. }
  146. void r100_irq_disable(struct radeon_device *rdev)
  147. {
  148. u32 tmp;
  149. WREG32(R_000040_GEN_INT_CNTL, 0);
  150. /* Wait and acknowledge irq */
  151. mdelay(1);
  152. tmp = RREG32(R_000044_GEN_INT_STATUS);
  153. WREG32(R_000044_GEN_INT_STATUS, tmp);
  154. }
  155. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  156. {
  157. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  158. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  159. RADEON_CRTC2_VBLANK_STAT;
  160. if (irqs) {
  161. WREG32(RADEON_GEN_INT_STATUS, irqs);
  162. }
  163. return irqs & irq_mask;
  164. }
  165. int r100_irq_process(struct radeon_device *rdev)
  166. {
  167. uint32_t status, msi_rearm;
  168. status = r100_irq_ack(rdev);
  169. if (!status) {
  170. return IRQ_NONE;
  171. }
  172. if (rdev->shutdown) {
  173. return IRQ_NONE;
  174. }
  175. while (status) {
  176. /* SW interrupt */
  177. if (status & RADEON_SW_INT_TEST) {
  178. radeon_fence_process(rdev);
  179. }
  180. /* Vertical blank interrupts */
  181. if (status & RADEON_CRTC_VBLANK_STAT) {
  182. drm_handle_vblank(rdev->ddev, 0);
  183. }
  184. if (status & RADEON_CRTC2_VBLANK_STAT) {
  185. drm_handle_vblank(rdev->ddev, 1);
  186. }
  187. status = r100_irq_ack(rdev);
  188. }
  189. if (rdev->msi_enabled) {
  190. switch (rdev->family) {
  191. case CHIP_RS400:
  192. case CHIP_RS480:
  193. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  194. WREG32(RADEON_AIC_CNTL, msi_rearm);
  195. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  196. break;
  197. default:
  198. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  199. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  200. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  201. break;
  202. }
  203. }
  204. return IRQ_HANDLED;
  205. }
  206. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  207. {
  208. if (crtc == 0)
  209. return RREG32(RADEON_CRTC_CRNT_FRAME);
  210. else
  211. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  212. }
  213. void r100_fence_ring_emit(struct radeon_device *rdev,
  214. struct radeon_fence *fence)
  215. {
  216. /* Who ever call radeon_fence_emit should call ring_lock and ask
  217. * for enough space (today caller are ib schedule and buffer move) */
  218. /* Wait until IDLE & CLEAN */
  219. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  220. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  221. /* Emit fence sequence & fire IRQ */
  222. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  223. radeon_ring_write(rdev, fence->seq);
  224. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  225. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  226. }
  227. int r100_wb_init(struct radeon_device *rdev)
  228. {
  229. int r;
  230. if (rdev->wb.wb_obj == NULL) {
  231. r = radeon_object_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  232. true,
  233. RADEON_GEM_DOMAIN_GTT,
  234. false, &rdev->wb.wb_obj);
  235. if (r) {
  236. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  237. return r;
  238. }
  239. r = radeon_object_pin(rdev->wb.wb_obj,
  240. RADEON_GEM_DOMAIN_GTT,
  241. &rdev->wb.gpu_addr);
  242. if (r) {
  243. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  244. return r;
  245. }
  246. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  247. if (r) {
  248. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  249. return r;
  250. }
  251. }
  252. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  253. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  254. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  255. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  256. return 0;
  257. }
  258. void r100_wb_disable(struct radeon_device *rdev)
  259. {
  260. WREG32(R_000770_SCRATCH_UMSK, 0);
  261. }
  262. void r100_wb_fini(struct radeon_device *rdev)
  263. {
  264. r100_wb_disable(rdev);
  265. if (rdev->wb.wb_obj) {
  266. radeon_object_kunmap(rdev->wb.wb_obj);
  267. radeon_object_unpin(rdev->wb.wb_obj);
  268. radeon_object_unref(&rdev->wb.wb_obj);
  269. rdev->wb.wb = NULL;
  270. rdev->wb.wb_obj = NULL;
  271. }
  272. }
  273. int r100_copy_blit(struct radeon_device *rdev,
  274. uint64_t src_offset,
  275. uint64_t dst_offset,
  276. unsigned num_pages,
  277. struct radeon_fence *fence)
  278. {
  279. uint32_t cur_pages;
  280. uint32_t stride_bytes = PAGE_SIZE;
  281. uint32_t pitch;
  282. uint32_t stride_pixels;
  283. unsigned ndw;
  284. int num_loops;
  285. int r = 0;
  286. /* radeon limited to 16k stride */
  287. stride_bytes &= 0x3fff;
  288. /* radeon pitch is /64 */
  289. pitch = stride_bytes / 64;
  290. stride_pixels = stride_bytes / 4;
  291. num_loops = DIV_ROUND_UP(num_pages, 8191);
  292. /* Ask for enough room for blit + flush + fence */
  293. ndw = 64 + (10 * num_loops);
  294. r = radeon_ring_lock(rdev, ndw);
  295. if (r) {
  296. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  297. return -EINVAL;
  298. }
  299. while (num_pages > 0) {
  300. cur_pages = num_pages;
  301. if (cur_pages > 8191) {
  302. cur_pages = 8191;
  303. }
  304. num_pages -= cur_pages;
  305. /* pages are in Y direction - height
  306. page width in X direction - width */
  307. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  308. radeon_ring_write(rdev,
  309. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  310. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  311. RADEON_GMC_SRC_CLIPPING |
  312. RADEON_GMC_DST_CLIPPING |
  313. RADEON_GMC_BRUSH_NONE |
  314. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  315. RADEON_GMC_SRC_DATATYPE_COLOR |
  316. RADEON_ROP3_S |
  317. RADEON_DP_SRC_SOURCE_MEMORY |
  318. RADEON_GMC_CLR_CMP_CNTL_DIS |
  319. RADEON_GMC_WR_MSK_DIS);
  320. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  321. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  322. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  323. radeon_ring_write(rdev, 0);
  324. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  325. radeon_ring_write(rdev, num_pages);
  326. radeon_ring_write(rdev, num_pages);
  327. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  328. }
  329. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  330. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  331. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  332. radeon_ring_write(rdev,
  333. RADEON_WAIT_2D_IDLECLEAN |
  334. RADEON_WAIT_HOST_IDLECLEAN |
  335. RADEON_WAIT_DMA_GUI_IDLE);
  336. if (fence) {
  337. r = radeon_fence_emit(rdev, fence);
  338. }
  339. radeon_ring_unlock_commit(rdev);
  340. return r;
  341. }
  342. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  343. {
  344. unsigned i;
  345. u32 tmp;
  346. for (i = 0; i < rdev->usec_timeout; i++) {
  347. tmp = RREG32(R_000E40_RBBM_STATUS);
  348. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  349. return 0;
  350. }
  351. udelay(1);
  352. }
  353. return -1;
  354. }
  355. void r100_ring_start(struct radeon_device *rdev)
  356. {
  357. int r;
  358. r = radeon_ring_lock(rdev, 2);
  359. if (r) {
  360. return;
  361. }
  362. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  363. radeon_ring_write(rdev,
  364. RADEON_ISYNC_ANY2D_IDLE3D |
  365. RADEON_ISYNC_ANY3D_IDLE2D |
  366. RADEON_ISYNC_WAIT_IDLEGUI |
  367. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  368. radeon_ring_unlock_commit(rdev);
  369. }
  370. /* Load the microcode for the CP */
  371. static int r100_cp_init_microcode(struct radeon_device *rdev)
  372. {
  373. struct platform_device *pdev;
  374. const char *fw_name = NULL;
  375. int err;
  376. DRM_DEBUG("\n");
  377. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  378. err = IS_ERR(pdev);
  379. if (err) {
  380. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  381. return -EINVAL;
  382. }
  383. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  384. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  385. (rdev->family == CHIP_RS200)) {
  386. DRM_INFO("Loading R100 Microcode\n");
  387. fw_name = FIRMWARE_R100;
  388. } else if ((rdev->family == CHIP_R200) ||
  389. (rdev->family == CHIP_RV250) ||
  390. (rdev->family == CHIP_RV280) ||
  391. (rdev->family == CHIP_RS300)) {
  392. DRM_INFO("Loading R200 Microcode\n");
  393. fw_name = FIRMWARE_R200;
  394. } else if ((rdev->family == CHIP_R300) ||
  395. (rdev->family == CHIP_R350) ||
  396. (rdev->family == CHIP_RV350) ||
  397. (rdev->family == CHIP_RV380) ||
  398. (rdev->family == CHIP_RS400) ||
  399. (rdev->family == CHIP_RS480)) {
  400. DRM_INFO("Loading R300 Microcode\n");
  401. fw_name = FIRMWARE_R300;
  402. } else if ((rdev->family == CHIP_R420) ||
  403. (rdev->family == CHIP_R423) ||
  404. (rdev->family == CHIP_RV410)) {
  405. DRM_INFO("Loading R400 Microcode\n");
  406. fw_name = FIRMWARE_R420;
  407. } else if ((rdev->family == CHIP_RS690) ||
  408. (rdev->family == CHIP_RS740)) {
  409. DRM_INFO("Loading RS690/RS740 Microcode\n");
  410. fw_name = FIRMWARE_RS690;
  411. } else if (rdev->family == CHIP_RS600) {
  412. DRM_INFO("Loading RS600 Microcode\n");
  413. fw_name = FIRMWARE_RS600;
  414. } else if ((rdev->family == CHIP_RV515) ||
  415. (rdev->family == CHIP_R520) ||
  416. (rdev->family == CHIP_RV530) ||
  417. (rdev->family == CHIP_R580) ||
  418. (rdev->family == CHIP_RV560) ||
  419. (rdev->family == CHIP_RV570)) {
  420. DRM_INFO("Loading R500 Microcode\n");
  421. fw_name = FIRMWARE_R520;
  422. }
  423. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  424. platform_device_unregister(pdev);
  425. if (err) {
  426. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  427. fw_name);
  428. } else if (rdev->me_fw->size % 8) {
  429. printk(KERN_ERR
  430. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  431. rdev->me_fw->size, fw_name);
  432. err = -EINVAL;
  433. release_firmware(rdev->me_fw);
  434. rdev->me_fw = NULL;
  435. }
  436. return err;
  437. }
  438. static void r100_cp_load_microcode(struct radeon_device *rdev)
  439. {
  440. const __be32 *fw_data;
  441. int i, size;
  442. if (r100_gui_wait_for_idle(rdev)) {
  443. printk(KERN_WARNING "Failed to wait GUI idle while "
  444. "programming pipes. Bad things might happen.\n");
  445. }
  446. if (rdev->me_fw) {
  447. size = rdev->me_fw->size / 4;
  448. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  449. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  450. for (i = 0; i < size; i += 2) {
  451. WREG32(RADEON_CP_ME_RAM_DATAH,
  452. be32_to_cpup(&fw_data[i]));
  453. WREG32(RADEON_CP_ME_RAM_DATAL,
  454. be32_to_cpup(&fw_data[i + 1]));
  455. }
  456. }
  457. }
  458. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  459. {
  460. unsigned rb_bufsz;
  461. unsigned rb_blksz;
  462. unsigned max_fetch;
  463. unsigned pre_write_timer;
  464. unsigned pre_write_limit;
  465. unsigned indirect2_start;
  466. unsigned indirect1_start;
  467. uint32_t tmp;
  468. int r;
  469. if (r100_debugfs_cp_init(rdev)) {
  470. DRM_ERROR("Failed to register debugfs file for CP !\n");
  471. }
  472. /* Reset CP */
  473. tmp = RREG32(RADEON_CP_CSQ_STAT);
  474. if ((tmp & (1 << 31))) {
  475. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  476. WREG32(RADEON_CP_CSQ_MODE, 0);
  477. WREG32(RADEON_CP_CSQ_CNTL, 0);
  478. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  479. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  480. mdelay(2);
  481. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  482. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  483. mdelay(2);
  484. tmp = RREG32(RADEON_CP_CSQ_STAT);
  485. if ((tmp & (1 << 31))) {
  486. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  487. }
  488. } else {
  489. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  490. }
  491. if (!rdev->me_fw) {
  492. r = r100_cp_init_microcode(rdev);
  493. if (r) {
  494. DRM_ERROR("Failed to load firmware!\n");
  495. return r;
  496. }
  497. }
  498. /* Align ring size */
  499. rb_bufsz = drm_order(ring_size / 8);
  500. ring_size = (1 << (rb_bufsz + 1)) * 4;
  501. r100_cp_load_microcode(rdev);
  502. r = radeon_ring_init(rdev, ring_size);
  503. if (r) {
  504. return r;
  505. }
  506. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  507. * the rptr copy in system ram */
  508. rb_blksz = 9;
  509. /* cp will read 128bytes at a time (4 dwords) */
  510. max_fetch = 1;
  511. rdev->cp.align_mask = 16 - 1;
  512. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  513. pre_write_timer = 64;
  514. /* Force CP_RB_WPTR write if written more than one time before the
  515. * delay expire
  516. */
  517. pre_write_limit = 0;
  518. /* Setup the cp cache like this (cache size is 96 dwords) :
  519. * RING 0 to 15
  520. * INDIRECT1 16 to 79
  521. * INDIRECT2 80 to 95
  522. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  523. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  524. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  525. * Idea being that most of the gpu cmd will be through indirect1 buffer
  526. * so it gets the bigger cache.
  527. */
  528. indirect2_start = 80;
  529. indirect1_start = 16;
  530. /* cp setup */
  531. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  532. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  533. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  534. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  535. RADEON_RB_NO_UPDATE);
  536. #ifdef __BIG_ENDIAN
  537. tmp |= RADEON_BUF_SWAP_32BIT;
  538. #endif
  539. WREG32(RADEON_CP_RB_CNTL, tmp);
  540. /* Set ring address */
  541. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  542. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  543. /* Force read & write ptr to 0 */
  544. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  545. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  546. WREG32(RADEON_CP_RB_WPTR, 0);
  547. WREG32(RADEON_CP_RB_CNTL, tmp);
  548. udelay(10);
  549. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  550. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  551. /* Set cp mode to bus mastering & enable cp*/
  552. WREG32(RADEON_CP_CSQ_MODE,
  553. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  554. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  555. WREG32(0x718, 0);
  556. WREG32(0x744, 0x00004D4D);
  557. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  558. radeon_ring_start(rdev);
  559. r = radeon_ring_test(rdev);
  560. if (r) {
  561. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  562. return r;
  563. }
  564. rdev->cp.ready = true;
  565. return 0;
  566. }
  567. void r100_cp_fini(struct radeon_device *rdev)
  568. {
  569. if (r100_cp_wait_for_idle(rdev)) {
  570. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  571. }
  572. /* Disable ring */
  573. r100_cp_disable(rdev);
  574. radeon_ring_fini(rdev);
  575. DRM_INFO("radeon: cp finalized\n");
  576. }
  577. void r100_cp_disable(struct radeon_device *rdev)
  578. {
  579. /* Disable ring */
  580. rdev->cp.ready = false;
  581. WREG32(RADEON_CP_CSQ_MODE, 0);
  582. WREG32(RADEON_CP_CSQ_CNTL, 0);
  583. if (r100_gui_wait_for_idle(rdev)) {
  584. printk(KERN_WARNING "Failed to wait GUI idle while "
  585. "programming pipes. Bad things might happen.\n");
  586. }
  587. }
  588. int r100_cp_reset(struct radeon_device *rdev)
  589. {
  590. uint32_t tmp;
  591. bool reinit_cp;
  592. int i;
  593. reinit_cp = rdev->cp.ready;
  594. rdev->cp.ready = false;
  595. WREG32(RADEON_CP_CSQ_MODE, 0);
  596. WREG32(RADEON_CP_CSQ_CNTL, 0);
  597. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  598. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  599. udelay(200);
  600. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  601. /* Wait to prevent race in RBBM_STATUS */
  602. mdelay(1);
  603. for (i = 0; i < rdev->usec_timeout; i++) {
  604. tmp = RREG32(RADEON_RBBM_STATUS);
  605. if (!(tmp & (1 << 16))) {
  606. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  607. tmp);
  608. if (reinit_cp) {
  609. return r100_cp_init(rdev, rdev->cp.ring_size);
  610. }
  611. return 0;
  612. }
  613. DRM_UDELAY(1);
  614. }
  615. tmp = RREG32(RADEON_RBBM_STATUS);
  616. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  617. return -1;
  618. }
  619. void r100_cp_commit(struct radeon_device *rdev)
  620. {
  621. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  622. (void)RREG32(RADEON_CP_RB_WPTR);
  623. }
  624. /*
  625. * CS functions
  626. */
  627. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  628. struct radeon_cs_packet *pkt,
  629. const unsigned *auth, unsigned n,
  630. radeon_packet0_check_t check)
  631. {
  632. unsigned reg;
  633. unsigned i, j, m;
  634. unsigned idx;
  635. int r;
  636. idx = pkt->idx + 1;
  637. reg = pkt->reg;
  638. /* Check that register fall into register range
  639. * determined by the number of entry (n) in the
  640. * safe register bitmap.
  641. */
  642. if (pkt->one_reg_wr) {
  643. if ((reg >> 7) > n) {
  644. return -EINVAL;
  645. }
  646. } else {
  647. if (((reg + (pkt->count << 2)) >> 7) > n) {
  648. return -EINVAL;
  649. }
  650. }
  651. for (i = 0; i <= pkt->count; i++, idx++) {
  652. j = (reg >> 7);
  653. m = 1 << ((reg >> 2) & 31);
  654. if (auth[j] & m) {
  655. r = check(p, pkt, idx, reg);
  656. if (r) {
  657. return r;
  658. }
  659. }
  660. if (pkt->one_reg_wr) {
  661. if (!(auth[j] & m)) {
  662. break;
  663. }
  664. } else {
  665. reg += 4;
  666. }
  667. }
  668. return 0;
  669. }
  670. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  671. struct radeon_cs_packet *pkt)
  672. {
  673. volatile uint32_t *ib;
  674. unsigned i;
  675. unsigned idx;
  676. ib = p->ib->ptr;
  677. idx = pkt->idx;
  678. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  679. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  680. }
  681. }
  682. /**
  683. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  684. * @parser: parser structure holding parsing context.
  685. * @pkt: where to store packet informations
  686. *
  687. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  688. * if packet is bigger than remaining ib size. or if packets is unknown.
  689. **/
  690. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  691. struct radeon_cs_packet *pkt,
  692. unsigned idx)
  693. {
  694. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  695. uint32_t header;
  696. if (idx >= ib_chunk->length_dw) {
  697. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  698. idx, ib_chunk->length_dw);
  699. return -EINVAL;
  700. }
  701. header = radeon_get_ib_value(p, idx);
  702. pkt->idx = idx;
  703. pkt->type = CP_PACKET_GET_TYPE(header);
  704. pkt->count = CP_PACKET_GET_COUNT(header);
  705. switch (pkt->type) {
  706. case PACKET_TYPE0:
  707. pkt->reg = CP_PACKET0_GET_REG(header);
  708. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  709. break;
  710. case PACKET_TYPE3:
  711. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  712. break;
  713. case PACKET_TYPE2:
  714. pkt->count = -1;
  715. break;
  716. default:
  717. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  718. return -EINVAL;
  719. }
  720. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  721. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  722. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  723. return -EINVAL;
  724. }
  725. return 0;
  726. }
  727. /**
  728. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  729. * @parser: parser structure holding parsing context.
  730. *
  731. * Userspace sends a special sequence for VLINE waits.
  732. * PACKET0 - VLINE_START_END + value
  733. * PACKET0 - WAIT_UNTIL +_value
  734. * RELOC (P3) - crtc_id in reloc.
  735. *
  736. * This function parses this and relocates the VLINE START END
  737. * and WAIT UNTIL packets to the correct crtc.
  738. * It also detects a switched off crtc and nulls out the
  739. * wait in that case.
  740. */
  741. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  742. {
  743. struct drm_mode_object *obj;
  744. struct drm_crtc *crtc;
  745. struct radeon_crtc *radeon_crtc;
  746. struct radeon_cs_packet p3reloc, waitreloc;
  747. int crtc_id;
  748. int r;
  749. uint32_t header, h_idx, reg;
  750. volatile uint32_t *ib;
  751. ib = p->ib->ptr;
  752. /* parse the wait until */
  753. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  754. if (r)
  755. return r;
  756. /* check its a wait until and only 1 count */
  757. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  758. waitreloc.count != 0) {
  759. DRM_ERROR("vline wait had illegal wait until segment\n");
  760. r = -EINVAL;
  761. return r;
  762. }
  763. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  764. DRM_ERROR("vline wait had illegal wait until\n");
  765. r = -EINVAL;
  766. return r;
  767. }
  768. /* jump over the NOP */
  769. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  770. if (r)
  771. return r;
  772. h_idx = p->idx - 2;
  773. p->idx += waitreloc.count + 2;
  774. p->idx += p3reloc.count + 2;
  775. header = radeon_get_ib_value(p, h_idx);
  776. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  777. reg = CP_PACKET0_GET_REG(header);
  778. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  779. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  780. if (!obj) {
  781. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  782. r = -EINVAL;
  783. goto out;
  784. }
  785. crtc = obj_to_crtc(obj);
  786. radeon_crtc = to_radeon_crtc(crtc);
  787. crtc_id = radeon_crtc->crtc_id;
  788. if (!crtc->enabled) {
  789. /* if the CRTC isn't enabled - we need to nop out the wait until */
  790. ib[h_idx + 2] = PACKET2(0);
  791. ib[h_idx + 3] = PACKET2(0);
  792. } else if (crtc_id == 1) {
  793. switch (reg) {
  794. case AVIVO_D1MODE_VLINE_START_END:
  795. header &= ~R300_CP_PACKET0_REG_MASK;
  796. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  797. break;
  798. case RADEON_CRTC_GUI_TRIG_VLINE:
  799. header &= ~R300_CP_PACKET0_REG_MASK;
  800. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  801. break;
  802. default:
  803. DRM_ERROR("unknown crtc reloc\n");
  804. r = -EINVAL;
  805. goto out;
  806. }
  807. ib[h_idx] = header;
  808. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  809. }
  810. out:
  811. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  812. return r;
  813. }
  814. /**
  815. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  816. * @parser: parser structure holding parsing context.
  817. * @data: pointer to relocation data
  818. * @offset_start: starting offset
  819. * @offset_mask: offset mask (to align start offset on)
  820. * @reloc: reloc informations
  821. *
  822. * Check next packet is relocation packet3, do bo validation and compute
  823. * GPU offset using the provided start.
  824. **/
  825. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  826. struct radeon_cs_reloc **cs_reloc)
  827. {
  828. struct radeon_cs_chunk *relocs_chunk;
  829. struct radeon_cs_packet p3reloc;
  830. unsigned idx;
  831. int r;
  832. if (p->chunk_relocs_idx == -1) {
  833. DRM_ERROR("No relocation chunk !\n");
  834. return -EINVAL;
  835. }
  836. *cs_reloc = NULL;
  837. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  838. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  839. if (r) {
  840. return r;
  841. }
  842. p->idx += p3reloc.count + 2;
  843. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  844. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  845. p3reloc.idx);
  846. r100_cs_dump_packet(p, &p3reloc);
  847. return -EINVAL;
  848. }
  849. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  850. if (idx >= relocs_chunk->length_dw) {
  851. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  852. idx, relocs_chunk->length_dw);
  853. r100_cs_dump_packet(p, &p3reloc);
  854. return -EINVAL;
  855. }
  856. /* FIXME: we assume reloc size is 4 dwords */
  857. *cs_reloc = p->relocs_ptr[(idx / 4)];
  858. return 0;
  859. }
  860. static int r100_get_vtx_size(uint32_t vtx_fmt)
  861. {
  862. int vtx_size;
  863. vtx_size = 2;
  864. /* ordered according to bits in spec */
  865. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  866. vtx_size++;
  867. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  868. vtx_size += 3;
  869. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  870. vtx_size++;
  871. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  872. vtx_size++;
  873. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  874. vtx_size += 3;
  875. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  876. vtx_size++;
  877. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  878. vtx_size++;
  879. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  880. vtx_size += 2;
  881. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  882. vtx_size += 2;
  883. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  884. vtx_size++;
  885. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  886. vtx_size += 2;
  887. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  888. vtx_size++;
  889. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  890. vtx_size += 2;
  891. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  892. vtx_size++;
  893. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  894. vtx_size++;
  895. /* blend weight */
  896. if (vtx_fmt & (0x7 << 15))
  897. vtx_size += (vtx_fmt >> 15) & 0x7;
  898. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  899. vtx_size += 3;
  900. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  901. vtx_size += 2;
  902. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  903. vtx_size++;
  904. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  905. vtx_size++;
  906. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  907. vtx_size++;
  908. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  909. vtx_size++;
  910. return vtx_size;
  911. }
  912. static int r100_packet0_check(struct radeon_cs_parser *p,
  913. struct radeon_cs_packet *pkt,
  914. unsigned idx, unsigned reg)
  915. {
  916. struct radeon_cs_reloc *reloc;
  917. struct r100_cs_track *track;
  918. volatile uint32_t *ib;
  919. uint32_t tmp;
  920. int r;
  921. int i, face;
  922. u32 tile_flags = 0;
  923. u32 idx_value;
  924. ib = p->ib->ptr;
  925. track = (struct r100_cs_track *)p->track;
  926. idx_value = radeon_get_ib_value(p, idx);
  927. switch (reg) {
  928. case RADEON_CRTC_GUI_TRIG_VLINE:
  929. r = r100_cs_packet_parse_vline(p);
  930. if (r) {
  931. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  932. idx, reg);
  933. r100_cs_dump_packet(p, pkt);
  934. return r;
  935. }
  936. break;
  937. /* FIXME: only allow PACKET3 blit? easier to check for out of
  938. * range access */
  939. case RADEON_DST_PITCH_OFFSET:
  940. case RADEON_SRC_PITCH_OFFSET:
  941. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  942. if (r)
  943. return r;
  944. break;
  945. case RADEON_RB3D_DEPTHOFFSET:
  946. r = r100_cs_packet_next_reloc(p, &reloc);
  947. if (r) {
  948. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  949. idx, reg);
  950. r100_cs_dump_packet(p, pkt);
  951. return r;
  952. }
  953. track->zb.robj = reloc->robj;
  954. track->zb.offset = idx_value;
  955. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  956. break;
  957. case RADEON_RB3D_COLOROFFSET:
  958. r = r100_cs_packet_next_reloc(p, &reloc);
  959. if (r) {
  960. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  961. idx, reg);
  962. r100_cs_dump_packet(p, pkt);
  963. return r;
  964. }
  965. track->cb[0].robj = reloc->robj;
  966. track->cb[0].offset = idx_value;
  967. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  968. break;
  969. case RADEON_PP_TXOFFSET_0:
  970. case RADEON_PP_TXOFFSET_1:
  971. case RADEON_PP_TXOFFSET_2:
  972. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  973. r = r100_cs_packet_next_reloc(p, &reloc);
  974. if (r) {
  975. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  976. idx, reg);
  977. r100_cs_dump_packet(p, pkt);
  978. return r;
  979. }
  980. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  981. track->textures[i].robj = reloc->robj;
  982. break;
  983. case RADEON_PP_CUBIC_OFFSET_T0_0:
  984. case RADEON_PP_CUBIC_OFFSET_T0_1:
  985. case RADEON_PP_CUBIC_OFFSET_T0_2:
  986. case RADEON_PP_CUBIC_OFFSET_T0_3:
  987. case RADEON_PP_CUBIC_OFFSET_T0_4:
  988. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  989. r = r100_cs_packet_next_reloc(p, &reloc);
  990. if (r) {
  991. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  992. idx, reg);
  993. r100_cs_dump_packet(p, pkt);
  994. return r;
  995. }
  996. track->textures[0].cube_info[i].offset = idx_value;
  997. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  998. track->textures[0].cube_info[i].robj = reloc->robj;
  999. break;
  1000. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1001. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1002. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1003. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1004. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1005. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1006. r = r100_cs_packet_next_reloc(p, &reloc);
  1007. if (r) {
  1008. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1009. idx, reg);
  1010. r100_cs_dump_packet(p, pkt);
  1011. return r;
  1012. }
  1013. track->textures[1].cube_info[i].offset = idx_value;
  1014. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1015. track->textures[1].cube_info[i].robj = reloc->robj;
  1016. break;
  1017. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1018. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1019. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1020. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1021. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1022. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1023. r = r100_cs_packet_next_reloc(p, &reloc);
  1024. if (r) {
  1025. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1026. idx, reg);
  1027. r100_cs_dump_packet(p, pkt);
  1028. return r;
  1029. }
  1030. track->textures[2].cube_info[i].offset = idx_value;
  1031. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1032. track->textures[2].cube_info[i].robj = reloc->robj;
  1033. break;
  1034. case RADEON_RE_WIDTH_HEIGHT:
  1035. track->maxy = ((idx_value >> 16) & 0x7FF);
  1036. break;
  1037. case RADEON_RB3D_COLORPITCH:
  1038. r = r100_cs_packet_next_reloc(p, &reloc);
  1039. if (r) {
  1040. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1041. idx, reg);
  1042. r100_cs_dump_packet(p, pkt);
  1043. return r;
  1044. }
  1045. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1046. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1047. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1048. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1049. tmp = idx_value & ~(0x7 << 16);
  1050. tmp |= tile_flags;
  1051. ib[idx] = tmp;
  1052. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1053. break;
  1054. case RADEON_RB3D_DEPTHPITCH:
  1055. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1056. break;
  1057. case RADEON_RB3D_CNTL:
  1058. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1059. case 7:
  1060. case 8:
  1061. case 9:
  1062. case 11:
  1063. case 12:
  1064. track->cb[0].cpp = 1;
  1065. break;
  1066. case 3:
  1067. case 4:
  1068. case 15:
  1069. track->cb[0].cpp = 2;
  1070. break;
  1071. case 6:
  1072. track->cb[0].cpp = 4;
  1073. break;
  1074. default:
  1075. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1076. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1077. return -EINVAL;
  1078. }
  1079. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1080. break;
  1081. case RADEON_RB3D_ZSTENCILCNTL:
  1082. switch (idx_value & 0xf) {
  1083. case 0:
  1084. track->zb.cpp = 2;
  1085. break;
  1086. case 2:
  1087. case 3:
  1088. case 4:
  1089. case 5:
  1090. case 9:
  1091. case 11:
  1092. track->zb.cpp = 4;
  1093. break;
  1094. default:
  1095. break;
  1096. }
  1097. break;
  1098. case RADEON_RB3D_ZPASS_ADDR:
  1099. r = r100_cs_packet_next_reloc(p, &reloc);
  1100. if (r) {
  1101. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1102. idx, reg);
  1103. r100_cs_dump_packet(p, pkt);
  1104. return r;
  1105. }
  1106. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1107. break;
  1108. case RADEON_PP_CNTL:
  1109. {
  1110. uint32_t temp = idx_value >> 4;
  1111. for (i = 0; i < track->num_texture; i++)
  1112. track->textures[i].enabled = !!(temp & (1 << i));
  1113. }
  1114. break;
  1115. case RADEON_SE_VF_CNTL:
  1116. track->vap_vf_cntl = idx_value;
  1117. break;
  1118. case RADEON_SE_VTX_FMT:
  1119. track->vtx_size = r100_get_vtx_size(idx_value);
  1120. break;
  1121. case RADEON_PP_TEX_SIZE_0:
  1122. case RADEON_PP_TEX_SIZE_1:
  1123. case RADEON_PP_TEX_SIZE_2:
  1124. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1125. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1126. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1127. break;
  1128. case RADEON_PP_TEX_PITCH_0:
  1129. case RADEON_PP_TEX_PITCH_1:
  1130. case RADEON_PP_TEX_PITCH_2:
  1131. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1132. track->textures[i].pitch = idx_value + 32;
  1133. break;
  1134. case RADEON_PP_TXFILTER_0:
  1135. case RADEON_PP_TXFILTER_1:
  1136. case RADEON_PP_TXFILTER_2:
  1137. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1138. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1139. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1140. tmp = (idx_value >> 23) & 0x7;
  1141. if (tmp == 2 || tmp == 6)
  1142. track->textures[i].roundup_w = false;
  1143. tmp = (idx_value >> 27) & 0x7;
  1144. if (tmp == 2 || tmp == 6)
  1145. track->textures[i].roundup_h = false;
  1146. break;
  1147. case RADEON_PP_TXFORMAT_0:
  1148. case RADEON_PP_TXFORMAT_1:
  1149. case RADEON_PP_TXFORMAT_2:
  1150. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1151. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1152. track->textures[i].use_pitch = 1;
  1153. } else {
  1154. track->textures[i].use_pitch = 0;
  1155. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1156. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1157. }
  1158. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1159. track->textures[i].tex_coord_type = 2;
  1160. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1161. case RADEON_TXFORMAT_I8:
  1162. case RADEON_TXFORMAT_RGB332:
  1163. case RADEON_TXFORMAT_Y8:
  1164. track->textures[i].cpp = 1;
  1165. break;
  1166. case RADEON_TXFORMAT_AI88:
  1167. case RADEON_TXFORMAT_ARGB1555:
  1168. case RADEON_TXFORMAT_RGB565:
  1169. case RADEON_TXFORMAT_ARGB4444:
  1170. case RADEON_TXFORMAT_VYUY422:
  1171. case RADEON_TXFORMAT_YVYU422:
  1172. case RADEON_TXFORMAT_DXT1:
  1173. case RADEON_TXFORMAT_SHADOW16:
  1174. case RADEON_TXFORMAT_LDUDV655:
  1175. case RADEON_TXFORMAT_DUDV88:
  1176. track->textures[i].cpp = 2;
  1177. break;
  1178. case RADEON_TXFORMAT_ARGB8888:
  1179. case RADEON_TXFORMAT_RGBA8888:
  1180. case RADEON_TXFORMAT_DXT23:
  1181. case RADEON_TXFORMAT_DXT45:
  1182. case RADEON_TXFORMAT_SHADOW32:
  1183. case RADEON_TXFORMAT_LDUDUV8888:
  1184. track->textures[i].cpp = 4;
  1185. break;
  1186. }
  1187. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1188. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1189. break;
  1190. case RADEON_PP_CUBIC_FACES_0:
  1191. case RADEON_PP_CUBIC_FACES_1:
  1192. case RADEON_PP_CUBIC_FACES_2:
  1193. tmp = idx_value;
  1194. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1195. for (face = 0; face < 4; face++) {
  1196. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1197. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1198. }
  1199. break;
  1200. default:
  1201. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1202. reg, idx);
  1203. return -EINVAL;
  1204. }
  1205. return 0;
  1206. }
  1207. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1208. struct radeon_cs_packet *pkt,
  1209. struct radeon_object *robj)
  1210. {
  1211. unsigned idx;
  1212. u32 value;
  1213. idx = pkt->idx + 1;
  1214. value = radeon_get_ib_value(p, idx + 2);
  1215. if ((value + 1) > radeon_object_size(robj)) {
  1216. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1217. "(need %u have %lu) !\n",
  1218. value + 1,
  1219. radeon_object_size(robj));
  1220. return -EINVAL;
  1221. }
  1222. return 0;
  1223. }
  1224. static int r100_packet3_check(struct radeon_cs_parser *p,
  1225. struct radeon_cs_packet *pkt)
  1226. {
  1227. struct radeon_cs_reloc *reloc;
  1228. struct r100_cs_track *track;
  1229. unsigned idx;
  1230. volatile uint32_t *ib;
  1231. int r;
  1232. ib = p->ib->ptr;
  1233. idx = pkt->idx + 1;
  1234. track = (struct r100_cs_track *)p->track;
  1235. switch (pkt->opcode) {
  1236. case PACKET3_3D_LOAD_VBPNTR:
  1237. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1238. if (r)
  1239. return r;
  1240. break;
  1241. case PACKET3_INDX_BUFFER:
  1242. r = r100_cs_packet_next_reloc(p, &reloc);
  1243. if (r) {
  1244. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1245. r100_cs_dump_packet(p, pkt);
  1246. return r;
  1247. }
  1248. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1249. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1250. if (r) {
  1251. return r;
  1252. }
  1253. break;
  1254. case 0x23:
  1255. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1256. r = r100_cs_packet_next_reloc(p, &reloc);
  1257. if (r) {
  1258. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1259. r100_cs_dump_packet(p, pkt);
  1260. return r;
  1261. }
  1262. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1263. track->num_arrays = 1;
  1264. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1265. track->arrays[0].robj = reloc->robj;
  1266. track->arrays[0].esize = track->vtx_size;
  1267. track->max_indx = radeon_get_ib_value(p, idx+1);
  1268. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1269. track->immd_dwords = pkt->count - 1;
  1270. r = r100_cs_track_check(p->rdev, track);
  1271. if (r)
  1272. return r;
  1273. break;
  1274. case PACKET3_3D_DRAW_IMMD:
  1275. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1276. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1277. return -EINVAL;
  1278. }
  1279. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1280. track->immd_dwords = pkt->count - 1;
  1281. r = r100_cs_track_check(p->rdev, track);
  1282. if (r)
  1283. return r;
  1284. break;
  1285. /* triggers drawing using in-packet vertex data */
  1286. case PACKET3_3D_DRAW_IMMD_2:
  1287. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1288. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1289. return -EINVAL;
  1290. }
  1291. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1292. track->immd_dwords = pkt->count;
  1293. r = r100_cs_track_check(p->rdev, track);
  1294. if (r)
  1295. return r;
  1296. break;
  1297. /* triggers drawing using in-packet vertex data */
  1298. case PACKET3_3D_DRAW_VBUF_2:
  1299. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1300. r = r100_cs_track_check(p->rdev, track);
  1301. if (r)
  1302. return r;
  1303. break;
  1304. /* triggers drawing of vertex buffers setup elsewhere */
  1305. case PACKET3_3D_DRAW_INDX_2:
  1306. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1307. r = r100_cs_track_check(p->rdev, track);
  1308. if (r)
  1309. return r;
  1310. break;
  1311. /* triggers drawing using indices to vertex buffer */
  1312. case PACKET3_3D_DRAW_VBUF:
  1313. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1314. r = r100_cs_track_check(p->rdev, track);
  1315. if (r)
  1316. return r;
  1317. break;
  1318. /* triggers drawing of vertex buffers setup elsewhere */
  1319. case PACKET3_3D_DRAW_INDX:
  1320. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1321. r = r100_cs_track_check(p->rdev, track);
  1322. if (r)
  1323. return r;
  1324. break;
  1325. /* triggers drawing using indices to vertex buffer */
  1326. case PACKET3_NOP:
  1327. break;
  1328. default:
  1329. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1330. return -EINVAL;
  1331. }
  1332. return 0;
  1333. }
  1334. int r100_cs_parse(struct radeon_cs_parser *p)
  1335. {
  1336. struct radeon_cs_packet pkt;
  1337. struct r100_cs_track *track;
  1338. int r;
  1339. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1340. r100_cs_track_clear(p->rdev, track);
  1341. p->track = track;
  1342. do {
  1343. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1344. if (r) {
  1345. return r;
  1346. }
  1347. p->idx += pkt.count + 2;
  1348. switch (pkt.type) {
  1349. case PACKET_TYPE0:
  1350. if (p->rdev->family >= CHIP_R200)
  1351. r = r100_cs_parse_packet0(p, &pkt,
  1352. p->rdev->config.r100.reg_safe_bm,
  1353. p->rdev->config.r100.reg_safe_bm_size,
  1354. &r200_packet0_check);
  1355. else
  1356. r = r100_cs_parse_packet0(p, &pkt,
  1357. p->rdev->config.r100.reg_safe_bm,
  1358. p->rdev->config.r100.reg_safe_bm_size,
  1359. &r100_packet0_check);
  1360. break;
  1361. case PACKET_TYPE2:
  1362. break;
  1363. case PACKET_TYPE3:
  1364. r = r100_packet3_check(p, &pkt);
  1365. break;
  1366. default:
  1367. DRM_ERROR("Unknown packet type %d !\n",
  1368. pkt.type);
  1369. return -EINVAL;
  1370. }
  1371. if (r) {
  1372. return r;
  1373. }
  1374. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1375. return 0;
  1376. }
  1377. /*
  1378. * Global GPU functions
  1379. */
  1380. void r100_errata(struct radeon_device *rdev)
  1381. {
  1382. rdev->pll_errata = 0;
  1383. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1384. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1385. }
  1386. if (rdev->family == CHIP_RV100 ||
  1387. rdev->family == CHIP_RS100 ||
  1388. rdev->family == CHIP_RS200) {
  1389. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1390. }
  1391. }
  1392. /* Wait for vertical sync on primary CRTC */
  1393. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1394. {
  1395. uint32_t crtc_gen_cntl, tmp;
  1396. int i;
  1397. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1398. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1399. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1400. return;
  1401. }
  1402. /* Clear the CRTC_VBLANK_SAVE bit */
  1403. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1404. for (i = 0; i < rdev->usec_timeout; i++) {
  1405. tmp = RREG32(RADEON_CRTC_STATUS);
  1406. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1407. return;
  1408. }
  1409. DRM_UDELAY(1);
  1410. }
  1411. }
  1412. /* Wait for vertical sync on secondary CRTC */
  1413. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1414. {
  1415. uint32_t crtc2_gen_cntl, tmp;
  1416. int i;
  1417. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1418. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1419. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1420. return;
  1421. /* Clear the CRTC_VBLANK_SAVE bit */
  1422. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1423. for (i = 0; i < rdev->usec_timeout; i++) {
  1424. tmp = RREG32(RADEON_CRTC2_STATUS);
  1425. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1426. return;
  1427. }
  1428. DRM_UDELAY(1);
  1429. }
  1430. }
  1431. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1432. {
  1433. unsigned i;
  1434. uint32_t tmp;
  1435. for (i = 0; i < rdev->usec_timeout; i++) {
  1436. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1437. if (tmp >= n) {
  1438. return 0;
  1439. }
  1440. DRM_UDELAY(1);
  1441. }
  1442. return -1;
  1443. }
  1444. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1445. {
  1446. unsigned i;
  1447. uint32_t tmp;
  1448. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1449. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1450. " Bad things might happen.\n");
  1451. }
  1452. for (i = 0; i < rdev->usec_timeout; i++) {
  1453. tmp = RREG32(RADEON_RBBM_STATUS);
  1454. if (!(tmp & (1 << 31))) {
  1455. return 0;
  1456. }
  1457. DRM_UDELAY(1);
  1458. }
  1459. return -1;
  1460. }
  1461. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1462. {
  1463. unsigned i;
  1464. uint32_t tmp;
  1465. for (i = 0; i < rdev->usec_timeout; i++) {
  1466. /* read MC_STATUS */
  1467. tmp = RREG32(0x0150);
  1468. if (tmp & (1 << 2)) {
  1469. return 0;
  1470. }
  1471. DRM_UDELAY(1);
  1472. }
  1473. return -1;
  1474. }
  1475. void r100_gpu_init(struct radeon_device *rdev)
  1476. {
  1477. /* TODO: anythings to do here ? pipes ? */
  1478. r100_hdp_reset(rdev);
  1479. }
  1480. void r100_hdp_reset(struct radeon_device *rdev)
  1481. {
  1482. uint32_t tmp;
  1483. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1484. tmp |= (7 << 28);
  1485. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1486. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1487. udelay(200);
  1488. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1489. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1490. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1491. }
  1492. int r100_rb2d_reset(struct radeon_device *rdev)
  1493. {
  1494. uint32_t tmp;
  1495. int i;
  1496. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1497. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1498. udelay(200);
  1499. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1500. /* Wait to prevent race in RBBM_STATUS */
  1501. mdelay(1);
  1502. for (i = 0; i < rdev->usec_timeout; i++) {
  1503. tmp = RREG32(RADEON_RBBM_STATUS);
  1504. if (!(tmp & (1 << 26))) {
  1505. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1506. tmp);
  1507. return 0;
  1508. }
  1509. DRM_UDELAY(1);
  1510. }
  1511. tmp = RREG32(RADEON_RBBM_STATUS);
  1512. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1513. return -1;
  1514. }
  1515. int r100_gpu_reset(struct radeon_device *rdev)
  1516. {
  1517. uint32_t status;
  1518. /* reset order likely matter */
  1519. status = RREG32(RADEON_RBBM_STATUS);
  1520. /* reset HDP */
  1521. r100_hdp_reset(rdev);
  1522. /* reset rb2d */
  1523. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1524. r100_rb2d_reset(rdev);
  1525. }
  1526. /* TODO: reset 3D engine */
  1527. /* reset CP */
  1528. status = RREG32(RADEON_RBBM_STATUS);
  1529. if (status & (1 << 16)) {
  1530. r100_cp_reset(rdev);
  1531. }
  1532. /* Check if GPU is idle */
  1533. status = RREG32(RADEON_RBBM_STATUS);
  1534. if (status & (1 << 31)) {
  1535. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1536. return -1;
  1537. }
  1538. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1539. return 0;
  1540. }
  1541. /*
  1542. * VRAM info
  1543. */
  1544. static void r100_vram_get_type(struct radeon_device *rdev)
  1545. {
  1546. uint32_t tmp;
  1547. rdev->mc.vram_is_ddr = false;
  1548. if (rdev->flags & RADEON_IS_IGP)
  1549. rdev->mc.vram_is_ddr = true;
  1550. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1551. rdev->mc.vram_is_ddr = true;
  1552. if ((rdev->family == CHIP_RV100) ||
  1553. (rdev->family == CHIP_RS100) ||
  1554. (rdev->family == CHIP_RS200)) {
  1555. tmp = RREG32(RADEON_MEM_CNTL);
  1556. if (tmp & RV100_HALF_MODE) {
  1557. rdev->mc.vram_width = 32;
  1558. } else {
  1559. rdev->mc.vram_width = 64;
  1560. }
  1561. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1562. rdev->mc.vram_width /= 4;
  1563. rdev->mc.vram_is_ddr = true;
  1564. }
  1565. } else if (rdev->family <= CHIP_RV280) {
  1566. tmp = RREG32(RADEON_MEM_CNTL);
  1567. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1568. rdev->mc.vram_width = 128;
  1569. } else {
  1570. rdev->mc.vram_width = 64;
  1571. }
  1572. } else {
  1573. /* newer IGPs */
  1574. rdev->mc.vram_width = 128;
  1575. }
  1576. }
  1577. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1578. {
  1579. u32 aper_size;
  1580. u8 byte;
  1581. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1582. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1583. * that is has the 2nd generation multifunction PCI interface
  1584. */
  1585. if (rdev->family == CHIP_RV280 ||
  1586. rdev->family >= CHIP_RV350) {
  1587. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1588. ~RADEON_HDP_APER_CNTL);
  1589. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1590. return aper_size * 2;
  1591. }
  1592. /* Older cards have all sorts of funny issues to deal with. First
  1593. * check if it's a multifunction card by reading the PCI config
  1594. * header type... Limit those to one aperture size
  1595. */
  1596. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1597. if (byte & 0x80) {
  1598. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1599. DRM_INFO("Limiting VRAM to one aperture\n");
  1600. return aper_size;
  1601. }
  1602. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1603. * have set it up. We don't write this as it's broken on some ASICs but
  1604. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1605. */
  1606. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1607. return aper_size * 2;
  1608. return aper_size;
  1609. }
  1610. void r100_vram_init_sizes(struct radeon_device *rdev)
  1611. {
  1612. u64 config_aper_size;
  1613. u32 accessible;
  1614. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1615. if (rdev->flags & RADEON_IS_IGP) {
  1616. uint32_t tom;
  1617. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1618. tom = RREG32(RADEON_NB_TOM);
  1619. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1620. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1621. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1622. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1623. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1624. } else {
  1625. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1626. /* Some production boards of m6 will report 0
  1627. * if it's 8 MB
  1628. */
  1629. if (rdev->mc.real_vram_size == 0) {
  1630. rdev->mc.real_vram_size = 8192 * 1024;
  1631. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1632. }
  1633. /* let driver place VRAM */
  1634. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1635. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1636. * Novell bug 204882 + along with lots of ubuntu ones */
  1637. if (config_aper_size > rdev->mc.real_vram_size)
  1638. rdev->mc.mc_vram_size = config_aper_size;
  1639. else
  1640. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1641. }
  1642. /* work out accessible VRAM */
  1643. accessible = r100_get_accessible_vram(rdev);
  1644. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1645. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1646. if (accessible > rdev->mc.aper_size)
  1647. accessible = rdev->mc.aper_size;
  1648. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1649. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1650. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1651. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1652. }
  1653. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  1654. {
  1655. uint32_t temp;
  1656. temp = RREG32(RADEON_CONFIG_CNTL);
  1657. if (state == false) {
  1658. temp &= ~(1<<8);
  1659. temp |= (1<<9);
  1660. } else {
  1661. temp &= ~(1<<9);
  1662. }
  1663. WREG32(RADEON_CONFIG_CNTL, temp);
  1664. }
  1665. void r100_vram_info(struct radeon_device *rdev)
  1666. {
  1667. r100_vram_get_type(rdev);
  1668. r100_vram_init_sizes(rdev);
  1669. }
  1670. /*
  1671. * Indirect registers accessor
  1672. */
  1673. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1674. {
  1675. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1676. return;
  1677. }
  1678. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1679. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1680. }
  1681. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1682. {
  1683. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1684. * or the chip could hang on a subsequent access
  1685. */
  1686. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1687. udelay(5000);
  1688. }
  1689. /* This function is required to workaround a hardware bug in some (all?)
  1690. * revisions of the R300. This workaround should be called after every
  1691. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1692. * may not be correct.
  1693. */
  1694. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1695. uint32_t save, tmp;
  1696. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1697. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1698. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1699. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1700. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1701. }
  1702. }
  1703. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1704. {
  1705. uint32_t data;
  1706. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1707. r100_pll_errata_after_index(rdev);
  1708. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1709. r100_pll_errata_after_data(rdev);
  1710. return data;
  1711. }
  1712. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1713. {
  1714. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1715. r100_pll_errata_after_index(rdev);
  1716. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1717. r100_pll_errata_after_data(rdev);
  1718. }
  1719. void r100_set_safe_registers(struct radeon_device *rdev)
  1720. {
  1721. if (ASIC_IS_RN50(rdev)) {
  1722. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1723. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1724. } else if (rdev->family < CHIP_R200) {
  1725. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1726. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1727. } else {
  1728. r200_set_safe_registers(rdev);
  1729. }
  1730. }
  1731. /*
  1732. * Debugfs info
  1733. */
  1734. #if defined(CONFIG_DEBUG_FS)
  1735. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1736. {
  1737. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1738. struct drm_device *dev = node->minor->dev;
  1739. struct radeon_device *rdev = dev->dev_private;
  1740. uint32_t reg, value;
  1741. unsigned i;
  1742. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1743. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1744. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1745. for (i = 0; i < 64; i++) {
  1746. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1747. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1748. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1749. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1750. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1751. }
  1752. return 0;
  1753. }
  1754. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1755. {
  1756. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1757. struct drm_device *dev = node->minor->dev;
  1758. struct radeon_device *rdev = dev->dev_private;
  1759. uint32_t rdp, wdp;
  1760. unsigned count, i, j;
  1761. radeon_ring_free_size(rdev);
  1762. rdp = RREG32(RADEON_CP_RB_RPTR);
  1763. wdp = RREG32(RADEON_CP_RB_WPTR);
  1764. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1765. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1766. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1767. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1768. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1769. seq_printf(m, "%u dwords in ring\n", count);
  1770. for (j = 0; j <= count; j++) {
  1771. i = (rdp + j) & rdev->cp.ptr_mask;
  1772. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1773. }
  1774. return 0;
  1775. }
  1776. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1777. {
  1778. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1779. struct drm_device *dev = node->minor->dev;
  1780. struct radeon_device *rdev = dev->dev_private;
  1781. uint32_t csq_stat, csq2_stat, tmp;
  1782. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1783. unsigned i;
  1784. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1785. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1786. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1787. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1788. r_rptr = (csq_stat >> 0) & 0x3ff;
  1789. r_wptr = (csq_stat >> 10) & 0x3ff;
  1790. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1791. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1792. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1793. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1794. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1795. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1796. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1797. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1798. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1799. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1800. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1801. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1802. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1803. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1804. seq_printf(m, "Ring fifo:\n");
  1805. for (i = 0; i < 256; i++) {
  1806. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1807. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1808. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1809. }
  1810. seq_printf(m, "Indirect1 fifo:\n");
  1811. for (i = 256; i <= 512; i++) {
  1812. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1813. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1814. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1815. }
  1816. seq_printf(m, "Indirect2 fifo:\n");
  1817. for (i = 640; i < ib1_wptr; i++) {
  1818. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1819. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1820. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1821. }
  1822. return 0;
  1823. }
  1824. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1825. {
  1826. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1827. struct drm_device *dev = node->minor->dev;
  1828. struct radeon_device *rdev = dev->dev_private;
  1829. uint32_t tmp;
  1830. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1831. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1832. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1833. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1834. tmp = RREG32(RADEON_BUS_CNTL);
  1835. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1836. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1837. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1838. tmp = RREG32(RADEON_AGP_BASE);
  1839. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1840. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1841. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1842. tmp = RREG32(0x01D0);
  1843. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1844. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1845. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1846. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1847. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1848. tmp = RREG32(0x01E4);
  1849. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1850. return 0;
  1851. }
  1852. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1853. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1854. };
  1855. static struct drm_info_list r100_debugfs_cp_list[] = {
  1856. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1857. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1858. };
  1859. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1860. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1861. };
  1862. #endif
  1863. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1864. {
  1865. #if defined(CONFIG_DEBUG_FS)
  1866. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1867. #else
  1868. return 0;
  1869. #endif
  1870. }
  1871. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1872. {
  1873. #if defined(CONFIG_DEBUG_FS)
  1874. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1875. #else
  1876. return 0;
  1877. #endif
  1878. }
  1879. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1880. {
  1881. #if defined(CONFIG_DEBUG_FS)
  1882. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1883. #else
  1884. return 0;
  1885. #endif
  1886. }
  1887. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1888. uint32_t tiling_flags, uint32_t pitch,
  1889. uint32_t offset, uint32_t obj_size)
  1890. {
  1891. int surf_index = reg * 16;
  1892. int flags = 0;
  1893. /* r100/r200 divide by 16 */
  1894. if (rdev->family < CHIP_R300)
  1895. flags = pitch / 16;
  1896. else
  1897. flags = pitch / 8;
  1898. if (rdev->family <= CHIP_RS200) {
  1899. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1900. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  1901. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  1902. if (tiling_flags & RADEON_TILING_MACRO)
  1903. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  1904. } else if (rdev->family <= CHIP_RV280) {
  1905. if (tiling_flags & (RADEON_TILING_MACRO))
  1906. flags |= R200_SURF_TILE_COLOR_MACRO;
  1907. if (tiling_flags & RADEON_TILING_MICRO)
  1908. flags |= R200_SURF_TILE_COLOR_MICRO;
  1909. } else {
  1910. if (tiling_flags & RADEON_TILING_MACRO)
  1911. flags |= R300_SURF_TILE_MACRO;
  1912. if (tiling_flags & RADEON_TILING_MICRO)
  1913. flags |= R300_SURF_TILE_MICRO;
  1914. }
  1915. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  1916. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  1917. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  1918. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  1919. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  1920. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  1921. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  1922. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  1923. return 0;
  1924. }
  1925. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  1926. {
  1927. int surf_index = reg * 16;
  1928. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  1929. }
  1930. void r100_bandwidth_update(struct radeon_device *rdev)
  1931. {
  1932. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  1933. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  1934. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  1935. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  1936. fixed20_12 memtcas_ff[8] = {
  1937. fixed_init(1),
  1938. fixed_init(2),
  1939. fixed_init(3),
  1940. fixed_init(0),
  1941. fixed_init_half(1),
  1942. fixed_init_half(2),
  1943. fixed_init(0),
  1944. };
  1945. fixed20_12 memtcas_rs480_ff[8] = {
  1946. fixed_init(0),
  1947. fixed_init(1),
  1948. fixed_init(2),
  1949. fixed_init(3),
  1950. fixed_init(0),
  1951. fixed_init_half(1),
  1952. fixed_init_half(2),
  1953. fixed_init_half(3),
  1954. };
  1955. fixed20_12 memtcas2_ff[8] = {
  1956. fixed_init(0),
  1957. fixed_init(1),
  1958. fixed_init(2),
  1959. fixed_init(3),
  1960. fixed_init(4),
  1961. fixed_init(5),
  1962. fixed_init(6),
  1963. fixed_init(7),
  1964. };
  1965. fixed20_12 memtrbs[8] = {
  1966. fixed_init(1),
  1967. fixed_init_half(1),
  1968. fixed_init(2),
  1969. fixed_init_half(2),
  1970. fixed_init(3),
  1971. fixed_init_half(3),
  1972. fixed_init(4),
  1973. fixed_init_half(4)
  1974. };
  1975. fixed20_12 memtrbs_r4xx[8] = {
  1976. fixed_init(4),
  1977. fixed_init(5),
  1978. fixed_init(6),
  1979. fixed_init(7),
  1980. fixed_init(8),
  1981. fixed_init(9),
  1982. fixed_init(10),
  1983. fixed_init(11)
  1984. };
  1985. fixed20_12 min_mem_eff;
  1986. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  1987. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  1988. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  1989. disp_drain_rate2, read_return_rate;
  1990. fixed20_12 time_disp1_drop_priority;
  1991. int c;
  1992. int cur_size = 16; /* in octawords */
  1993. int critical_point = 0, critical_point2;
  1994. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  1995. int stop_req, max_stop_req;
  1996. struct drm_display_mode *mode1 = NULL;
  1997. struct drm_display_mode *mode2 = NULL;
  1998. uint32_t pixel_bytes1 = 0;
  1999. uint32_t pixel_bytes2 = 0;
  2000. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2001. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2002. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2003. }
  2004. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2005. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2006. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2007. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2008. }
  2009. }
  2010. min_mem_eff.full = rfixed_const_8(0);
  2011. /* get modes */
  2012. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2013. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2014. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2015. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2016. /* check crtc enables */
  2017. if (mode2)
  2018. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2019. if (mode1)
  2020. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2021. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2022. }
  2023. /*
  2024. * determine is there is enough bw for current mode
  2025. */
  2026. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2027. temp_ff.full = rfixed_const(100);
  2028. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2029. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2030. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2031. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2032. temp_ff.full = rfixed_const(temp);
  2033. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2034. pix_clk.full = 0;
  2035. pix_clk2.full = 0;
  2036. peak_disp_bw.full = 0;
  2037. if (mode1) {
  2038. temp_ff.full = rfixed_const(1000);
  2039. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2040. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2041. temp_ff.full = rfixed_const(pixel_bytes1);
  2042. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2043. }
  2044. if (mode2) {
  2045. temp_ff.full = rfixed_const(1000);
  2046. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2047. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2048. temp_ff.full = rfixed_const(pixel_bytes2);
  2049. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2050. }
  2051. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2052. if (peak_disp_bw.full >= mem_bw.full) {
  2053. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2054. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2055. }
  2056. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2057. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2058. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2059. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2060. mem_trp = ((temp & 0x3)) + 1;
  2061. mem_tras = ((temp & 0x70) >> 4) + 1;
  2062. } else if (rdev->family == CHIP_R300 ||
  2063. rdev->family == CHIP_R350) { /* r300, r350 */
  2064. mem_trcd = (temp & 0x7) + 1;
  2065. mem_trp = ((temp >> 8) & 0x7) + 1;
  2066. mem_tras = ((temp >> 11) & 0xf) + 4;
  2067. } else if (rdev->family == CHIP_RV350 ||
  2068. rdev->family <= CHIP_RV380) {
  2069. /* rv3x0 */
  2070. mem_trcd = (temp & 0x7) + 3;
  2071. mem_trp = ((temp >> 8) & 0x7) + 3;
  2072. mem_tras = ((temp >> 11) & 0xf) + 6;
  2073. } else if (rdev->family == CHIP_R420 ||
  2074. rdev->family == CHIP_R423 ||
  2075. rdev->family == CHIP_RV410) {
  2076. /* r4xx */
  2077. mem_trcd = (temp & 0xf) + 3;
  2078. if (mem_trcd > 15)
  2079. mem_trcd = 15;
  2080. mem_trp = ((temp >> 8) & 0xf) + 3;
  2081. if (mem_trp > 15)
  2082. mem_trp = 15;
  2083. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2084. if (mem_tras > 31)
  2085. mem_tras = 31;
  2086. } else { /* RV200, R200 */
  2087. mem_trcd = (temp & 0x7) + 1;
  2088. mem_trp = ((temp >> 8) & 0x7) + 1;
  2089. mem_tras = ((temp >> 12) & 0xf) + 4;
  2090. }
  2091. /* convert to FF */
  2092. trcd_ff.full = rfixed_const(mem_trcd);
  2093. trp_ff.full = rfixed_const(mem_trp);
  2094. tras_ff.full = rfixed_const(mem_tras);
  2095. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2096. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2097. data = (temp & (7 << 20)) >> 20;
  2098. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2099. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2100. tcas_ff = memtcas_rs480_ff[data];
  2101. else
  2102. tcas_ff = memtcas_ff[data];
  2103. } else
  2104. tcas_ff = memtcas2_ff[data];
  2105. if (rdev->family == CHIP_RS400 ||
  2106. rdev->family == CHIP_RS480) {
  2107. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2108. data = (temp >> 23) & 0x7;
  2109. if (data < 5)
  2110. tcas_ff.full += rfixed_const(data);
  2111. }
  2112. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2113. /* on the R300, Tcas is included in Trbs.
  2114. */
  2115. temp = RREG32(RADEON_MEM_CNTL);
  2116. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2117. if (data == 1) {
  2118. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2119. temp = RREG32(R300_MC_IND_INDEX);
  2120. temp &= ~R300_MC_IND_ADDR_MASK;
  2121. temp |= R300_MC_READ_CNTL_CD_mcind;
  2122. WREG32(R300_MC_IND_INDEX, temp);
  2123. temp = RREG32(R300_MC_IND_DATA);
  2124. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2125. } else {
  2126. temp = RREG32(R300_MC_READ_CNTL_AB);
  2127. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2128. }
  2129. } else {
  2130. temp = RREG32(R300_MC_READ_CNTL_AB);
  2131. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2132. }
  2133. if (rdev->family == CHIP_RV410 ||
  2134. rdev->family == CHIP_R420 ||
  2135. rdev->family == CHIP_R423)
  2136. trbs_ff = memtrbs_r4xx[data];
  2137. else
  2138. trbs_ff = memtrbs[data];
  2139. tcas_ff.full += trbs_ff.full;
  2140. }
  2141. sclk_eff_ff.full = sclk_ff.full;
  2142. if (rdev->flags & RADEON_IS_AGP) {
  2143. fixed20_12 agpmode_ff;
  2144. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2145. temp_ff.full = rfixed_const_666(16);
  2146. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2147. }
  2148. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2149. if (ASIC_IS_R300(rdev)) {
  2150. sclk_delay_ff.full = rfixed_const(250);
  2151. } else {
  2152. if ((rdev->family == CHIP_RV100) ||
  2153. rdev->flags & RADEON_IS_IGP) {
  2154. if (rdev->mc.vram_is_ddr)
  2155. sclk_delay_ff.full = rfixed_const(41);
  2156. else
  2157. sclk_delay_ff.full = rfixed_const(33);
  2158. } else {
  2159. if (rdev->mc.vram_width == 128)
  2160. sclk_delay_ff.full = rfixed_const(57);
  2161. else
  2162. sclk_delay_ff.full = rfixed_const(41);
  2163. }
  2164. }
  2165. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2166. if (rdev->mc.vram_is_ddr) {
  2167. if (rdev->mc.vram_width == 32) {
  2168. k1.full = rfixed_const(40);
  2169. c = 3;
  2170. } else {
  2171. k1.full = rfixed_const(20);
  2172. c = 1;
  2173. }
  2174. } else {
  2175. k1.full = rfixed_const(40);
  2176. c = 3;
  2177. }
  2178. temp_ff.full = rfixed_const(2);
  2179. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2180. temp_ff.full = rfixed_const(c);
  2181. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2182. temp_ff.full = rfixed_const(4);
  2183. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2184. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2185. mc_latency_mclk.full += k1.full;
  2186. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2187. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2188. /*
  2189. HW cursor time assuming worst case of full size colour cursor.
  2190. */
  2191. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2192. temp_ff.full += trcd_ff.full;
  2193. if (temp_ff.full < tras_ff.full)
  2194. temp_ff.full = tras_ff.full;
  2195. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2196. temp_ff.full = rfixed_const(cur_size);
  2197. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2198. /*
  2199. Find the total latency for the display data.
  2200. */
  2201. disp_latency_overhead.full = rfixed_const(8);
  2202. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2203. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2204. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2205. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2206. disp_latency.full = mc_latency_mclk.full;
  2207. else
  2208. disp_latency.full = mc_latency_sclk.full;
  2209. /* setup Max GRPH_STOP_REQ default value */
  2210. if (ASIC_IS_RV100(rdev))
  2211. max_stop_req = 0x5c;
  2212. else
  2213. max_stop_req = 0x7c;
  2214. if (mode1) {
  2215. /* CRTC1
  2216. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2217. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2218. */
  2219. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2220. if (stop_req > max_stop_req)
  2221. stop_req = max_stop_req;
  2222. /*
  2223. Find the drain rate of the display buffer.
  2224. */
  2225. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2226. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2227. /*
  2228. Find the critical point of the display buffer.
  2229. */
  2230. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2231. crit_point_ff.full += rfixed_const_half(0);
  2232. critical_point = rfixed_trunc(crit_point_ff);
  2233. if (rdev->disp_priority == 2) {
  2234. critical_point = 0;
  2235. }
  2236. /*
  2237. The critical point should never be above max_stop_req-4. Setting
  2238. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2239. */
  2240. if (max_stop_req - critical_point < 4)
  2241. critical_point = 0;
  2242. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2243. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2244. critical_point = 0x10;
  2245. }
  2246. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2247. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2248. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2249. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2250. if ((rdev->family == CHIP_R350) &&
  2251. (stop_req > 0x15)) {
  2252. stop_req -= 0x10;
  2253. }
  2254. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2255. temp |= RADEON_GRPH_BUFFER_SIZE;
  2256. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2257. RADEON_GRPH_CRITICAL_AT_SOF |
  2258. RADEON_GRPH_STOP_CNTL);
  2259. /*
  2260. Write the result into the register.
  2261. */
  2262. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2263. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2264. #if 0
  2265. if ((rdev->family == CHIP_RS400) ||
  2266. (rdev->family == CHIP_RS480)) {
  2267. /* attempt to program RS400 disp regs correctly ??? */
  2268. temp = RREG32(RS400_DISP1_REG_CNTL);
  2269. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2270. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2271. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2272. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2273. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2274. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2275. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2276. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2277. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2278. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2279. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2280. }
  2281. #endif
  2282. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2283. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2284. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2285. }
  2286. if (mode2) {
  2287. u32 grph2_cntl;
  2288. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2289. if (stop_req > max_stop_req)
  2290. stop_req = max_stop_req;
  2291. /*
  2292. Find the drain rate of the display buffer.
  2293. */
  2294. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2295. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2296. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2297. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2298. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2299. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2300. if ((rdev->family == CHIP_R350) &&
  2301. (stop_req > 0x15)) {
  2302. stop_req -= 0x10;
  2303. }
  2304. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2305. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2306. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2307. RADEON_GRPH_CRITICAL_AT_SOF |
  2308. RADEON_GRPH_STOP_CNTL);
  2309. if ((rdev->family == CHIP_RS100) ||
  2310. (rdev->family == CHIP_RS200))
  2311. critical_point2 = 0;
  2312. else {
  2313. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2314. temp_ff.full = rfixed_const(temp);
  2315. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2316. if (sclk_ff.full < temp_ff.full)
  2317. temp_ff.full = sclk_ff.full;
  2318. read_return_rate.full = temp_ff.full;
  2319. if (mode1) {
  2320. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2321. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2322. } else {
  2323. time_disp1_drop_priority.full = 0;
  2324. }
  2325. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2326. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2327. crit_point_ff.full += rfixed_const_half(0);
  2328. critical_point2 = rfixed_trunc(crit_point_ff);
  2329. if (rdev->disp_priority == 2) {
  2330. critical_point2 = 0;
  2331. }
  2332. if (max_stop_req - critical_point2 < 4)
  2333. critical_point2 = 0;
  2334. }
  2335. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2336. /* some R300 cards have problem with this set to 0 */
  2337. critical_point2 = 0x10;
  2338. }
  2339. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2340. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2341. if ((rdev->family == CHIP_RS400) ||
  2342. (rdev->family == CHIP_RS480)) {
  2343. #if 0
  2344. /* attempt to program RS400 disp2 regs correctly ??? */
  2345. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2346. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2347. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2348. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2349. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2350. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2351. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2352. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2353. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2354. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2355. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2356. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2357. #endif
  2358. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2359. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2360. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2361. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2362. }
  2363. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2364. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2365. }
  2366. }
  2367. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2368. {
  2369. DRM_ERROR("pitch %d\n", t->pitch);
  2370. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2371. DRM_ERROR("width %d\n", t->width);
  2372. DRM_ERROR("width_11 %d\n", t->width_11);
  2373. DRM_ERROR("height %d\n", t->height);
  2374. DRM_ERROR("height_11 %d\n", t->height_11);
  2375. DRM_ERROR("num levels %d\n", t->num_levels);
  2376. DRM_ERROR("depth %d\n", t->txdepth);
  2377. DRM_ERROR("bpp %d\n", t->cpp);
  2378. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2379. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2380. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2381. }
  2382. static int r100_cs_track_cube(struct radeon_device *rdev,
  2383. struct r100_cs_track *track, unsigned idx)
  2384. {
  2385. unsigned face, w, h;
  2386. struct radeon_object *cube_robj;
  2387. unsigned long size;
  2388. for (face = 0; face < 5; face++) {
  2389. cube_robj = track->textures[idx].cube_info[face].robj;
  2390. w = track->textures[idx].cube_info[face].width;
  2391. h = track->textures[idx].cube_info[face].height;
  2392. size = w * h;
  2393. size *= track->textures[idx].cpp;
  2394. size += track->textures[idx].cube_info[face].offset;
  2395. if (size > radeon_object_size(cube_robj)) {
  2396. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2397. size, radeon_object_size(cube_robj));
  2398. r100_cs_track_texture_print(&track->textures[idx]);
  2399. return -1;
  2400. }
  2401. }
  2402. return 0;
  2403. }
  2404. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2405. struct r100_cs_track *track)
  2406. {
  2407. struct radeon_object *robj;
  2408. unsigned long size;
  2409. unsigned u, i, w, h;
  2410. int ret;
  2411. for (u = 0; u < track->num_texture; u++) {
  2412. if (!track->textures[u].enabled)
  2413. continue;
  2414. robj = track->textures[u].robj;
  2415. if (robj == NULL) {
  2416. DRM_ERROR("No texture bound to unit %u\n", u);
  2417. return -EINVAL;
  2418. }
  2419. size = 0;
  2420. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2421. if (track->textures[u].use_pitch) {
  2422. if (rdev->family < CHIP_R300)
  2423. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2424. else
  2425. w = track->textures[u].pitch / (1 << i);
  2426. } else {
  2427. w = track->textures[u].width;
  2428. if (rdev->family >= CHIP_RV515)
  2429. w |= track->textures[u].width_11;
  2430. w = w / (1 << i);
  2431. if (track->textures[u].roundup_w)
  2432. w = roundup_pow_of_two(w);
  2433. }
  2434. h = track->textures[u].height;
  2435. if (rdev->family >= CHIP_RV515)
  2436. h |= track->textures[u].height_11;
  2437. h = h / (1 << i);
  2438. if (track->textures[u].roundup_h)
  2439. h = roundup_pow_of_two(h);
  2440. size += w * h;
  2441. }
  2442. size *= track->textures[u].cpp;
  2443. switch (track->textures[u].tex_coord_type) {
  2444. case 0:
  2445. break;
  2446. case 1:
  2447. size *= (1 << track->textures[u].txdepth);
  2448. break;
  2449. case 2:
  2450. if (track->separate_cube) {
  2451. ret = r100_cs_track_cube(rdev, track, u);
  2452. if (ret)
  2453. return ret;
  2454. } else
  2455. size *= 6;
  2456. break;
  2457. default:
  2458. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2459. "%u\n", track->textures[u].tex_coord_type, u);
  2460. return -EINVAL;
  2461. }
  2462. if (size > radeon_object_size(robj)) {
  2463. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2464. "%lu\n", u, size, radeon_object_size(robj));
  2465. r100_cs_track_texture_print(&track->textures[u]);
  2466. return -EINVAL;
  2467. }
  2468. }
  2469. return 0;
  2470. }
  2471. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2472. {
  2473. unsigned i;
  2474. unsigned long size;
  2475. unsigned prim_walk;
  2476. unsigned nverts;
  2477. for (i = 0; i < track->num_cb; i++) {
  2478. if (track->cb[i].robj == NULL) {
  2479. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2480. return -EINVAL;
  2481. }
  2482. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2483. size += track->cb[i].offset;
  2484. if (size > radeon_object_size(track->cb[i].robj)) {
  2485. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2486. "(need %lu have %lu) !\n", i, size,
  2487. radeon_object_size(track->cb[i].robj));
  2488. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2489. i, track->cb[i].pitch, track->cb[i].cpp,
  2490. track->cb[i].offset, track->maxy);
  2491. return -EINVAL;
  2492. }
  2493. }
  2494. if (track->z_enabled) {
  2495. if (track->zb.robj == NULL) {
  2496. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2497. return -EINVAL;
  2498. }
  2499. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2500. size += track->zb.offset;
  2501. if (size > radeon_object_size(track->zb.robj)) {
  2502. DRM_ERROR("[drm] Buffer too small for z buffer "
  2503. "(need %lu have %lu) !\n", size,
  2504. radeon_object_size(track->zb.robj));
  2505. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2506. track->zb.pitch, track->zb.cpp,
  2507. track->zb.offset, track->maxy);
  2508. return -EINVAL;
  2509. }
  2510. }
  2511. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2512. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2513. switch (prim_walk) {
  2514. case 1:
  2515. for (i = 0; i < track->num_arrays; i++) {
  2516. size = track->arrays[i].esize * track->max_indx * 4;
  2517. if (track->arrays[i].robj == NULL) {
  2518. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2519. "bound\n", prim_walk, i);
  2520. return -EINVAL;
  2521. }
  2522. if (size > radeon_object_size(track->arrays[i].robj)) {
  2523. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2524. "have %lu dwords\n", prim_walk, i,
  2525. size >> 2,
  2526. radeon_object_size(track->arrays[i].robj) >> 2);
  2527. DRM_ERROR("Max indices %u\n", track->max_indx);
  2528. return -EINVAL;
  2529. }
  2530. }
  2531. break;
  2532. case 2:
  2533. for (i = 0; i < track->num_arrays; i++) {
  2534. size = track->arrays[i].esize * (nverts - 1) * 4;
  2535. if (track->arrays[i].robj == NULL) {
  2536. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2537. "bound\n", prim_walk, i);
  2538. return -EINVAL;
  2539. }
  2540. if (size > radeon_object_size(track->arrays[i].robj)) {
  2541. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2542. "have %lu dwords\n", prim_walk, i, size >> 2,
  2543. radeon_object_size(track->arrays[i].robj) >> 2);
  2544. return -EINVAL;
  2545. }
  2546. }
  2547. break;
  2548. case 3:
  2549. size = track->vtx_size * nverts;
  2550. if (size != track->immd_dwords) {
  2551. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2552. track->immd_dwords, size);
  2553. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2554. nverts, track->vtx_size);
  2555. return -EINVAL;
  2556. }
  2557. break;
  2558. default:
  2559. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2560. prim_walk);
  2561. return -EINVAL;
  2562. }
  2563. return r100_cs_track_texture_check(rdev, track);
  2564. }
  2565. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2566. {
  2567. unsigned i, face;
  2568. if (rdev->family < CHIP_R300) {
  2569. track->num_cb = 1;
  2570. if (rdev->family <= CHIP_RS200)
  2571. track->num_texture = 3;
  2572. else
  2573. track->num_texture = 6;
  2574. track->maxy = 2048;
  2575. track->separate_cube = 1;
  2576. } else {
  2577. track->num_cb = 4;
  2578. track->num_texture = 16;
  2579. track->maxy = 4096;
  2580. track->separate_cube = 0;
  2581. }
  2582. for (i = 0; i < track->num_cb; i++) {
  2583. track->cb[i].robj = NULL;
  2584. track->cb[i].pitch = 8192;
  2585. track->cb[i].cpp = 16;
  2586. track->cb[i].offset = 0;
  2587. }
  2588. track->z_enabled = true;
  2589. track->zb.robj = NULL;
  2590. track->zb.pitch = 8192;
  2591. track->zb.cpp = 4;
  2592. track->zb.offset = 0;
  2593. track->vtx_size = 0x7F;
  2594. track->immd_dwords = 0xFFFFFFFFUL;
  2595. track->num_arrays = 11;
  2596. track->max_indx = 0x00FFFFFFUL;
  2597. for (i = 0; i < track->num_arrays; i++) {
  2598. track->arrays[i].robj = NULL;
  2599. track->arrays[i].esize = 0x7F;
  2600. }
  2601. for (i = 0; i < track->num_texture; i++) {
  2602. track->textures[i].pitch = 16536;
  2603. track->textures[i].width = 16536;
  2604. track->textures[i].height = 16536;
  2605. track->textures[i].width_11 = 1 << 11;
  2606. track->textures[i].height_11 = 1 << 11;
  2607. track->textures[i].num_levels = 12;
  2608. if (rdev->family <= CHIP_RS200) {
  2609. track->textures[i].tex_coord_type = 0;
  2610. track->textures[i].txdepth = 0;
  2611. } else {
  2612. track->textures[i].txdepth = 16;
  2613. track->textures[i].tex_coord_type = 1;
  2614. }
  2615. track->textures[i].cpp = 64;
  2616. track->textures[i].robj = NULL;
  2617. /* CS IB emission code makes sure texture unit are disabled */
  2618. track->textures[i].enabled = false;
  2619. track->textures[i].roundup_w = true;
  2620. track->textures[i].roundup_h = true;
  2621. if (track->separate_cube)
  2622. for (face = 0; face < 5; face++) {
  2623. track->textures[i].cube_info[face].robj = NULL;
  2624. track->textures[i].cube_info[face].width = 16536;
  2625. track->textures[i].cube_info[face].height = 16536;
  2626. track->textures[i].cube_info[face].offset = 0;
  2627. }
  2628. }
  2629. }
  2630. int r100_ring_test(struct radeon_device *rdev)
  2631. {
  2632. uint32_t scratch;
  2633. uint32_t tmp = 0;
  2634. unsigned i;
  2635. int r;
  2636. r = radeon_scratch_get(rdev, &scratch);
  2637. if (r) {
  2638. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2639. return r;
  2640. }
  2641. WREG32(scratch, 0xCAFEDEAD);
  2642. r = radeon_ring_lock(rdev, 2);
  2643. if (r) {
  2644. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2645. radeon_scratch_free(rdev, scratch);
  2646. return r;
  2647. }
  2648. radeon_ring_write(rdev, PACKET0(scratch, 0));
  2649. radeon_ring_write(rdev, 0xDEADBEEF);
  2650. radeon_ring_unlock_commit(rdev);
  2651. for (i = 0; i < rdev->usec_timeout; i++) {
  2652. tmp = RREG32(scratch);
  2653. if (tmp == 0xDEADBEEF) {
  2654. break;
  2655. }
  2656. DRM_UDELAY(1);
  2657. }
  2658. if (i < rdev->usec_timeout) {
  2659. DRM_INFO("ring test succeeded in %d usecs\n", i);
  2660. } else {
  2661. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  2662. scratch, tmp);
  2663. r = -EINVAL;
  2664. }
  2665. radeon_scratch_free(rdev, scratch);
  2666. return r;
  2667. }
  2668. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2669. {
  2670. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  2671. radeon_ring_write(rdev, ib->gpu_addr);
  2672. radeon_ring_write(rdev, ib->length_dw);
  2673. }
  2674. int r100_ib_test(struct radeon_device *rdev)
  2675. {
  2676. struct radeon_ib *ib;
  2677. uint32_t scratch;
  2678. uint32_t tmp = 0;
  2679. unsigned i;
  2680. int r;
  2681. r = radeon_scratch_get(rdev, &scratch);
  2682. if (r) {
  2683. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2684. return r;
  2685. }
  2686. WREG32(scratch, 0xCAFEDEAD);
  2687. r = radeon_ib_get(rdev, &ib);
  2688. if (r) {
  2689. return r;
  2690. }
  2691. ib->ptr[0] = PACKET0(scratch, 0);
  2692. ib->ptr[1] = 0xDEADBEEF;
  2693. ib->ptr[2] = PACKET2(0);
  2694. ib->ptr[3] = PACKET2(0);
  2695. ib->ptr[4] = PACKET2(0);
  2696. ib->ptr[5] = PACKET2(0);
  2697. ib->ptr[6] = PACKET2(0);
  2698. ib->ptr[7] = PACKET2(0);
  2699. ib->length_dw = 8;
  2700. r = radeon_ib_schedule(rdev, ib);
  2701. if (r) {
  2702. radeon_scratch_free(rdev, scratch);
  2703. radeon_ib_free(rdev, &ib);
  2704. return r;
  2705. }
  2706. r = radeon_fence_wait(ib->fence, false);
  2707. if (r) {
  2708. return r;
  2709. }
  2710. for (i = 0; i < rdev->usec_timeout; i++) {
  2711. tmp = RREG32(scratch);
  2712. if (tmp == 0xDEADBEEF) {
  2713. break;
  2714. }
  2715. DRM_UDELAY(1);
  2716. }
  2717. if (i < rdev->usec_timeout) {
  2718. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2719. } else {
  2720. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2721. scratch, tmp);
  2722. r = -EINVAL;
  2723. }
  2724. radeon_scratch_free(rdev, scratch);
  2725. radeon_ib_free(rdev, &ib);
  2726. return r;
  2727. }
  2728. void r100_ib_fini(struct radeon_device *rdev)
  2729. {
  2730. radeon_ib_pool_fini(rdev);
  2731. }
  2732. int r100_ib_init(struct radeon_device *rdev)
  2733. {
  2734. int r;
  2735. r = radeon_ib_pool_init(rdev);
  2736. if (r) {
  2737. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  2738. r100_ib_fini(rdev);
  2739. return r;
  2740. }
  2741. r = r100_ib_test(rdev);
  2742. if (r) {
  2743. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  2744. r100_ib_fini(rdev);
  2745. return r;
  2746. }
  2747. return 0;
  2748. }
  2749. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  2750. {
  2751. /* Shutdown CP we shouldn't need to do that but better be safe than
  2752. * sorry
  2753. */
  2754. rdev->cp.ready = false;
  2755. WREG32(R_000740_CP_CSQ_CNTL, 0);
  2756. /* Save few CRTC registers */
  2757. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  2758. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  2759. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  2760. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  2761. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2762. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  2763. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  2764. }
  2765. /* Disable VGA aperture access */
  2766. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  2767. /* Disable cursor, overlay, crtc */
  2768. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  2769. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  2770. S_000054_CRTC_DISPLAY_DIS(1));
  2771. WREG32(R_000050_CRTC_GEN_CNTL,
  2772. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  2773. S_000050_CRTC_DISP_REQ_EN_B(1));
  2774. WREG32(R_000420_OV0_SCALE_CNTL,
  2775. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  2776. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  2777. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2778. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  2779. S_000360_CUR2_LOCK(1));
  2780. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  2781. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  2782. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  2783. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  2784. WREG32(R_000360_CUR2_OFFSET,
  2785. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  2786. }
  2787. }
  2788. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  2789. {
  2790. /* Update base address for crtc */
  2791. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_location);
  2792. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2793. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR,
  2794. rdev->mc.vram_location);
  2795. }
  2796. /* Restore CRTC registers */
  2797. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  2798. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  2799. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  2800. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2801. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  2802. }
  2803. }
  2804. void r100_vga_render_disable(struct radeon_device *rdev)
  2805. {
  2806. u32 tmp;
  2807. tmp = RREG8(R_0003C2_GENMO_WT);
  2808. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  2809. }
  2810. static void r100_debugfs(struct radeon_device *rdev)
  2811. {
  2812. int r;
  2813. r = r100_debugfs_mc_info_init(rdev);
  2814. if (r)
  2815. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  2816. }
  2817. static void r100_mc_program(struct radeon_device *rdev)
  2818. {
  2819. struct r100_mc_save save;
  2820. /* Stops all mc clients */
  2821. r100_mc_stop(rdev, &save);
  2822. if (rdev->flags & RADEON_IS_AGP) {
  2823. WREG32(R_00014C_MC_AGP_LOCATION,
  2824. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  2825. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  2826. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  2827. if (rdev->family > CHIP_RV200)
  2828. WREG32(R_00015C_AGP_BASE_2,
  2829. upper_32_bits(rdev->mc.agp_base) & 0xff);
  2830. } else {
  2831. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  2832. WREG32(R_000170_AGP_BASE, 0);
  2833. if (rdev->family > CHIP_RV200)
  2834. WREG32(R_00015C_AGP_BASE_2, 0);
  2835. }
  2836. /* Wait for mc idle */
  2837. if (r100_mc_wait_for_idle(rdev))
  2838. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  2839. /* Program MC, should be a 32bits limited address space */
  2840. WREG32(R_000148_MC_FB_LOCATION,
  2841. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  2842. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  2843. r100_mc_resume(rdev, &save);
  2844. }
  2845. void r100_clock_startup(struct radeon_device *rdev)
  2846. {
  2847. u32 tmp;
  2848. if (radeon_dynclks != -1 && radeon_dynclks)
  2849. radeon_legacy_set_clock_gating(rdev, 1);
  2850. /* We need to force on some of the block */
  2851. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  2852. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  2853. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  2854. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  2855. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  2856. }
  2857. static int r100_startup(struct radeon_device *rdev)
  2858. {
  2859. int r;
  2860. r100_mc_program(rdev);
  2861. /* Resume clock */
  2862. r100_clock_startup(rdev);
  2863. /* Initialize GPU configuration (# pipes, ...) */
  2864. r100_gpu_init(rdev);
  2865. /* Initialize GART (initialize after TTM so we can allocate
  2866. * memory through TTM but finalize after TTM) */
  2867. if (rdev->flags & RADEON_IS_PCI) {
  2868. r = r100_pci_gart_enable(rdev);
  2869. if (r)
  2870. return r;
  2871. }
  2872. /* Enable IRQ */
  2873. rdev->irq.sw_int = true;
  2874. r100_irq_set(rdev);
  2875. /* 1M ring buffer */
  2876. r = r100_cp_init(rdev, 1024 * 1024);
  2877. if (r) {
  2878. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  2879. return r;
  2880. }
  2881. r = r100_wb_init(rdev);
  2882. if (r)
  2883. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  2884. r = r100_ib_init(rdev);
  2885. if (r) {
  2886. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  2887. return r;
  2888. }
  2889. return 0;
  2890. }
  2891. int r100_resume(struct radeon_device *rdev)
  2892. {
  2893. /* Make sur GART are not working */
  2894. if (rdev->flags & RADEON_IS_PCI)
  2895. r100_pci_gart_disable(rdev);
  2896. /* Resume clock before doing reset */
  2897. r100_clock_startup(rdev);
  2898. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  2899. if (radeon_gpu_reset(rdev)) {
  2900. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  2901. RREG32(R_000E40_RBBM_STATUS),
  2902. RREG32(R_0007C0_CP_STAT));
  2903. }
  2904. /* post */
  2905. radeon_combios_asic_init(rdev->ddev);
  2906. /* Resume clock after posting */
  2907. r100_clock_startup(rdev);
  2908. return r100_startup(rdev);
  2909. }
  2910. int r100_suspend(struct radeon_device *rdev)
  2911. {
  2912. r100_cp_disable(rdev);
  2913. r100_wb_disable(rdev);
  2914. r100_irq_disable(rdev);
  2915. if (rdev->flags & RADEON_IS_PCI)
  2916. r100_pci_gart_disable(rdev);
  2917. return 0;
  2918. }
  2919. void r100_fini(struct radeon_device *rdev)
  2920. {
  2921. r100_suspend(rdev);
  2922. r100_cp_fini(rdev);
  2923. r100_wb_fini(rdev);
  2924. r100_ib_fini(rdev);
  2925. radeon_gem_fini(rdev);
  2926. if (rdev->flags & RADEON_IS_PCI)
  2927. r100_pci_gart_fini(rdev);
  2928. radeon_irq_kms_fini(rdev);
  2929. radeon_fence_driver_fini(rdev);
  2930. radeon_object_fini(rdev);
  2931. radeon_atombios_fini(rdev);
  2932. kfree(rdev->bios);
  2933. rdev->bios = NULL;
  2934. }
  2935. int r100_mc_init(struct radeon_device *rdev)
  2936. {
  2937. int r;
  2938. u32 tmp;
  2939. /* Setup GPU memory space */
  2940. rdev->mc.vram_location = 0xFFFFFFFFUL;
  2941. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  2942. if (rdev->flags & RADEON_IS_IGP) {
  2943. tmp = G_00015C_MC_FB_START(RREG32(R_00015C_NB_TOM));
  2944. rdev->mc.vram_location = tmp << 16;
  2945. }
  2946. if (rdev->flags & RADEON_IS_AGP) {
  2947. r = radeon_agp_init(rdev);
  2948. if (r) {
  2949. printk(KERN_WARNING "[drm] Disabling AGP\n");
  2950. rdev->flags &= ~RADEON_IS_AGP;
  2951. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  2952. } else {
  2953. rdev->mc.gtt_location = rdev->mc.agp_base;
  2954. }
  2955. }
  2956. r = radeon_mc_setup(rdev);
  2957. if (r)
  2958. return r;
  2959. return 0;
  2960. }
  2961. int r100_init(struct radeon_device *rdev)
  2962. {
  2963. int r;
  2964. /* Register debugfs file specific to this group of asics */
  2965. r100_debugfs(rdev);
  2966. /* Disable VGA */
  2967. r100_vga_render_disable(rdev);
  2968. /* Initialize scratch registers */
  2969. radeon_scratch_init(rdev);
  2970. /* Initialize surface registers */
  2971. radeon_surface_init(rdev);
  2972. /* TODO: disable VGA need to use VGA request */
  2973. /* BIOS*/
  2974. if (!radeon_get_bios(rdev)) {
  2975. if (ASIC_IS_AVIVO(rdev))
  2976. return -EINVAL;
  2977. }
  2978. if (rdev->is_atom_bios) {
  2979. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  2980. return -EINVAL;
  2981. } else {
  2982. r = radeon_combios_init(rdev);
  2983. if (r)
  2984. return r;
  2985. }
  2986. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  2987. if (radeon_gpu_reset(rdev)) {
  2988. dev_warn(rdev->dev,
  2989. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  2990. RREG32(R_000E40_RBBM_STATUS),
  2991. RREG32(R_0007C0_CP_STAT));
  2992. }
  2993. /* check if cards are posted or not */
  2994. if (!radeon_card_posted(rdev) && rdev->bios) {
  2995. DRM_INFO("GPU not posted. posting now...\n");
  2996. radeon_combios_asic_init(rdev->ddev);
  2997. }
  2998. /* Set asic errata */
  2999. r100_errata(rdev);
  3000. /* Initialize clocks */
  3001. radeon_get_clock_info(rdev->ddev);
  3002. /* Get vram informations */
  3003. r100_vram_info(rdev);
  3004. /* Initialize memory controller (also test AGP) */
  3005. r = r100_mc_init(rdev);
  3006. if (r)
  3007. return r;
  3008. /* Fence driver */
  3009. r = radeon_fence_driver_init(rdev);
  3010. if (r)
  3011. return r;
  3012. r = radeon_irq_kms_init(rdev);
  3013. if (r)
  3014. return r;
  3015. /* Memory manager */
  3016. r = radeon_object_init(rdev);
  3017. if (r)
  3018. return r;
  3019. if (rdev->flags & RADEON_IS_PCI) {
  3020. r = r100_pci_gart_init(rdev);
  3021. if (r)
  3022. return r;
  3023. }
  3024. r100_set_safe_registers(rdev);
  3025. rdev->accel_working = true;
  3026. r = r100_startup(rdev);
  3027. if (r) {
  3028. /* Somethings want wront with the accel init stop accel */
  3029. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3030. r100_suspend(rdev);
  3031. r100_cp_fini(rdev);
  3032. r100_wb_fini(rdev);
  3033. r100_ib_fini(rdev);
  3034. if (rdev->flags & RADEON_IS_PCI)
  3035. r100_pci_gart_fini(rdev);
  3036. radeon_irq_kms_fini(rdev);
  3037. rdev->accel_working = false;
  3038. }
  3039. return 0;
  3040. }