setup-sh7724.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * SH7724 Setup
  3. *
  4. * Copyright (C) 2009 Renesas Solutions Corp.
  5. *
  6. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  7. *
  8. * Based on SH7723 Setup
  9. * Copyright (C) 2008 Paul Mundt
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/platform_device.h>
  16. #include <linux/init.h>
  17. #include <linux/serial.h>
  18. #include <linux/mm.h>
  19. #include <linux/serial_sci.h>
  20. #include <linux/uio_driver.h>
  21. #include <linux/sh_timer.h>
  22. #include <linux/io.h>
  23. #include <asm/clock.h>
  24. #include <asm/mmzone.h>
  25. #include <cpu/sh7724.h>
  26. /* Serial */
  27. static struct plat_sci_port sci_platform_data[] = {
  28. {
  29. .mapbase = 0xffe00000,
  30. .flags = UPF_BOOT_AUTOCONF,
  31. .type = PORT_SCIF,
  32. .irqs = { 80, 80, 80, 80 },
  33. .clk = "scif0",
  34. }, {
  35. .mapbase = 0xffe10000,
  36. .flags = UPF_BOOT_AUTOCONF,
  37. .type = PORT_SCIF,
  38. .irqs = { 81, 81, 81, 81 },
  39. .clk = "scif1",
  40. }, {
  41. .mapbase = 0xffe20000,
  42. .flags = UPF_BOOT_AUTOCONF,
  43. .type = PORT_SCIF,
  44. .irqs = { 82, 82, 82, 82 },
  45. .clk = "scif2",
  46. }, {
  47. .mapbase = 0xa4e30000,
  48. .flags = UPF_BOOT_AUTOCONF,
  49. .type = PORT_SCIFA,
  50. .irqs = { 56, 56, 56, 56 },
  51. .clk = "scif3",
  52. }, {
  53. .mapbase = 0xa4e40000,
  54. .flags = UPF_BOOT_AUTOCONF,
  55. .type = PORT_SCIFA,
  56. .irqs = { 88, 88, 88, 88 },
  57. .clk = "scif4",
  58. }, {
  59. .mapbase = 0xa4e50000,
  60. .flags = UPF_BOOT_AUTOCONF,
  61. .type = PORT_SCIFA,
  62. .irqs = { 109, 109, 109, 109 },
  63. .clk = "scif5",
  64. }, {
  65. .flags = 0,
  66. }
  67. };
  68. static struct platform_device sci_device = {
  69. .name = "sh-sci",
  70. .id = -1,
  71. .dev = {
  72. .platform_data = sci_platform_data,
  73. },
  74. };
  75. /* RTC */
  76. static struct resource rtc_resources[] = {
  77. [0] = {
  78. .start = 0xa465fec0,
  79. .end = 0xa465fec0 + 0x58 - 1,
  80. .flags = IORESOURCE_IO,
  81. },
  82. [1] = {
  83. /* Period IRQ */
  84. .start = 69,
  85. .flags = IORESOURCE_IRQ,
  86. },
  87. [2] = {
  88. /* Carry IRQ */
  89. .start = 70,
  90. .flags = IORESOURCE_IRQ,
  91. },
  92. [3] = {
  93. /* Alarm IRQ */
  94. .start = 68,
  95. .flags = IORESOURCE_IRQ,
  96. },
  97. };
  98. static struct platform_device rtc_device = {
  99. .name = "sh-rtc",
  100. .id = -1,
  101. .num_resources = ARRAY_SIZE(rtc_resources),
  102. .resource = rtc_resources,
  103. .archdata = {
  104. .hwblk_id = HWBLK_RTC,
  105. },
  106. };
  107. /* I2C0 */
  108. static struct resource iic0_resources[] = {
  109. [0] = {
  110. .name = "IIC0",
  111. .start = 0x04470000,
  112. .end = 0x04470018 - 1,
  113. .flags = IORESOURCE_MEM,
  114. },
  115. [1] = {
  116. .start = 96,
  117. .end = 99,
  118. .flags = IORESOURCE_IRQ,
  119. },
  120. };
  121. static struct platform_device iic0_device = {
  122. .name = "i2c-sh_mobile",
  123. .id = 0, /* "i2c0" clock */
  124. .num_resources = ARRAY_SIZE(iic0_resources),
  125. .resource = iic0_resources,
  126. .archdata = {
  127. .hwblk_id = HWBLK_IIC0,
  128. },
  129. };
  130. /* I2C1 */
  131. static struct resource iic1_resources[] = {
  132. [0] = {
  133. .name = "IIC1",
  134. .start = 0x04750000,
  135. .end = 0x04750018 - 1,
  136. .flags = IORESOURCE_MEM,
  137. },
  138. [1] = {
  139. .start = 92,
  140. .end = 95,
  141. .flags = IORESOURCE_IRQ,
  142. },
  143. };
  144. static struct platform_device iic1_device = {
  145. .name = "i2c-sh_mobile",
  146. .id = 1, /* "i2c1" clock */
  147. .num_resources = ARRAY_SIZE(iic1_resources),
  148. .resource = iic1_resources,
  149. .archdata = {
  150. .hwblk_id = HWBLK_IIC1,
  151. },
  152. };
  153. /* VPU */
  154. static struct uio_info vpu_platform_data = {
  155. .name = "VPU5F",
  156. .version = "0",
  157. .irq = 60,
  158. };
  159. static struct resource vpu_resources[] = {
  160. [0] = {
  161. .name = "VPU",
  162. .start = 0xfe900000,
  163. .end = 0xfe902807,
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. /* place holder for contiguous memory */
  168. },
  169. };
  170. static struct platform_device vpu_device = {
  171. .name = "uio_pdrv_genirq",
  172. .id = 0,
  173. .dev = {
  174. .platform_data = &vpu_platform_data,
  175. },
  176. .resource = vpu_resources,
  177. .num_resources = ARRAY_SIZE(vpu_resources),
  178. .archdata = {
  179. .hwblk_id = HWBLK_VPU,
  180. },
  181. };
  182. /* VEU0 */
  183. static struct uio_info veu0_platform_data = {
  184. .name = "VEU3F0",
  185. .version = "0",
  186. .irq = 83,
  187. };
  188. static struct resource veu0_resources[] = {
  189. [0] = {
  190. .name = "VEU3F0",
  191. .start = 0xfe920000,
  192. .end = 0xfe9200cb - 1,
  193. .flags = IORESOURCE_MEM,
  194. },
  195. [1] = {
  196. /* place holder for contiguous memory */
  197. },
  198. };
  199. static struct platform_device veu0_device = {
  200. .name = "uio_pdrv_genirq",
  201. .id = 1,
  202. .dev = {
  203. .platform_data = &veu0_platform_data,
  204. },
  205. .resource = veu0_resources,
  206. .num_resources = ARRAY_SIZE(veu0_resources),
  207. .archdata = {
  208. .hwblk_id = HWBLK_VEU0,
  209. },
  210. };
  211. /* VEU1 */
  212. static struct uio_info veu1_platform_data = {
  213. .name = "VEU3F1",
  214. .version = "0",
  215. .irq = 54,
  216. };
  217. static struct resource veu1_resources[] = {
  218. [0] = {
  219. .name = "VEU3F1",
  220. .start = 0xfe924000,
  221. .end = 0xfe9240cb - 1,
  222. .flags = IORESOURCE_MEM,
  223. },
  224. [1] = {
  225. /* place holder for contiguous memory */
  226. },
  227. };
  228. static struct platform_device veu1_device = {
  229. .name = "uio_pdrv_genirq",
  230. .id = 2,
  231. .dev = {
  232. .platform_data = &veu1_platform_data,
  233. },
  234. .resource = veu1_resources,
  235. .num_resources = ARRAY_SIZE(veu1_resources),
  236. .archdata = {
  237. .hwblk_id = HWBLK_VEU1,
  238. },
  239. };
  240. static struct sh_timer_config cmt_platform_data = {
  241. .name = "CMT",
  242. .channel_offset = 0x60,
  243. .timer_bit = 5,
  244. .clk = "cmt0",
  245. .clockevent_rating = 125,
  246. .clocksource_rating = 200,
  247. };
  248. static struct resource cmt_resources[] = {
  249. [0] = {
  250. .name = "CMT",
  251. .start = 0x044a0060,
  252. .end = 0x044a006b,
  253. .flags = IORESOURCE_MEM,
  254. },
  255. [1] = {
  256. .start = 104,
  257. .flags = IORESOURCE_IRQ,
  258. },
  259. };
  260. static struct platform_device cmt_device = {
  261. .name = "sh_cmt",
  262. .id = 0,
  263. .dev = {
  264. .platform_data = &cmt_platform_data,
  265. },
  266. .resource = cmt_resources,
  267. .num_resources = ARRAY_SIZE(cmt_resources),
  268. .archdata = {
  269. .hwblk_id = HWBLK_CMT,
  270. },
  271. };
  272. static struct sh_timer_config tmu0_platform_data = {
  273. .name = "TMU0",
  274. .channel_offset = 0x04,
  275. .timer_bit = 0,
  276. .clk = "tmu0",
  277. .clockevent_rating = 200,
  278. };
  279. static struct resource tmu0_resources[] = {
  280. [0] = {
  281. .name = "TMU0",
  282. .start = 0xffd80008,
  283. .end = 0xffd80013,
  284. .flags = IORESOURCE_MEM,
  285. },
  286. [1] = {
  287. .start = 16,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. };
  291. static struct platform_device tmu0_device = {
  292. .name = "sh_tmu",
  293. .id = 0,
  294. .dev = {
  295. .platform_data = &tmu0_platform_data,
  296. },
  297. .resource = tmu0_resources,
  298. .num_resources = ARRAY_SIZE(tmu0_resources),
  299. .archdata = {
  300. .hwblk_id = HWBLK_TMU0,
  301. },
  302. };
  303. static struct sh_timer_config tmu1_platform_data = {
  304. .name = "TMU1",
  305. .channel_offset = 0x10,
  306. .timer_bit = 1,
  307. .clk = "tmu0",
  308. .clocksource_rating = 200,
  309. };
  310. static struct resource tmu1_resources[] = {
  311. [0] = {
  312. .name = "TMU1",
  313. .start = 0xffd80014,
  314. .end = 0xffd8001f,
  315. .flags = IORESOURCE_MEM,
  316. },
  317. [1] = {
  318. .start = 17,
  319. .flags = IORESOURCE_IRQ,
  320. },
  321. };
  322. static struct platform_device tmu1_device = {
  323. .name = "sh_tmu",
  324. .id = 1,
  325. .dev = {
  326. .platform_data = &tmu1_platform_data,
  327. },
  328. .resource = tmu1_resources,
  329. .num_resources = ARRAY_SIZE(tmu1_resources),
  330. .archdata = {
  331. .hwblk_id = HWBLK_TMU0,
  332. },
  333. };
  334. static struct sh_timer_config tmu2_platform_data = {
  335. .name = "TMU2",
  336. .channel_offset = 0x1c,
  337. .timer_bit = 2,
  338. .clk = "tmu0",
  339. };
  340. static struct resource tmu2_resources[] = {
  341. [0] = {
  342. .name = "TMU2",
  343. .start = 0xffd80020,
  344. .end = 0xffd8002b,
  345. .flags = IORESOURCE_MEM,
  346. },
  347. [1] = {
  348. .start = 18,
  349. .flags = IORESOURCE_IRQ,
  350. },
  351. };
  352. static struct platform_device tmu2_device = {
  353. .name = "sh_tmu",
  354. .id = 2,
  355. .dev = {
  356. .platform_data = &tmu2_platform_data,
  357. },
  358. .resource = tmu2_resources,
  359. .num_resources = ARRAY_SIZE(tmu2_resources),
  360. .archdata = {
  361. .hwblk_id = HWBLK_TMU0,
  362. },
  363. };
  364. static struct sh_timer_config tmu3_platform_data = {
  365. .name = "TMU3",
  366. .channel_offset = 0x04,
  367. .timer_bit = 0,
  368. .clk = "tmu1",
  369. };
  370. static struct resource tmu3_resources[] = {
  371. [0] = {
  372. .name = "TMU3",
  373. .start = 0xffd90008,
  374. .end = 0xffd90013,
  375. .flags = IORESOURCE_MEM,
  376. },
  377. [1] = {
  378. .start = 57,
  379. .flags = IORESOURCE_IRQ,
  380. },
  381. };
  382. static struct platform_device tmu3_device = {
  383. .name = "sh_tmu",
  384. .id = 3,
  385. .dev = {
  386. .platform_data = &tmu3_platform_data,
  387. },
  388. .resource = tmu3_resources,
  389. .num_resources = ARRAY_SIZE(tmu3_resources),
  390. .archdata = {
  391. .hwblk_id = HWBLK_TMU1,
  392. },
  393. };
  394. static struct sh_timer_config tmu4_platform_data = {
  395. .name = "TMU4",
  396. .channel_offset = 0x10,
  397. .timer_bit = 1,
  398. .clk = "tmu1",
  399. };
  400. static struct resource tmu4_resources[] = {
  401. [0] = {
  402. .name = "TMU4",
  403. .start = 0xffd90014,
  404. .end = 0xffd9001f,
  405. .flags = IORESOURCE_MEM,
  406. },
  407. [1] = {
  408. .start = 58,
  409. .flags = IORESOURCE_IRQ,
  410. },
  411. };
  412. static struct platform_device tmu4_device = {
  413. .name = "sh_tmu",
  414. .id = 4,
  415. .dev = {
  416. .platform_data = &tmu4_platform_data,
  417. },
  418. .resource = tmu4_resources,
  419. .num_resources = ARRAY_SIZE(tmu4_resources),
  420. .archdata = {
  421. .hwblk_id = HWBLK_TMU1,
  422. },
  423. };
  424. static struct sh_timer_config tmu5_platform_data = {
  425. .name = "TMU5",
  426. .channel_offset = 0x1c,
  427. .timer_bit = 2,
  428. .clk = "tmu1",
  429. };
  430. static struct resource tmu5_resources[] = {
  431. [0] = {
  432. .name = "TMU5",
  433. .start = 0xffd90020,
  434. .end = 0xffd9002b,
  435. .flags = IORESOURCE_MEM,
  436. },
  437. [1] = {
  438. .start = 57,
  439. .flags = IORESOURCE_IRQ,
  440. },
  441. };
  442. static struct platform_device tmu5_device = {
  443. .name = "sh_tmu",
  444. .id = 5,
  445. .dev = {
  446. .platform_data = &tmu5_platform_data,
  447. },
  448. .resource = tmu5_resources,
  449. .num_resources = ARRAY_SIZE(tmu5_resources),
  450. .archdata = {
  451. .hwblk_id = HWBLK_TMU1,
  452. },
  453. };
  454. /* JPU */
  455. static struct uio_info jpu_platform_data = {
  456. .name = "JPU",
  457. .version = "0",
  458. .irq = 27,
  459. };
  460. static struct resource jpu_resources[] = {
  461. [0] = {
  462. .name = "JPU",
  463. .start = 0xfe980000,
  464. .end = 0xfe9902d3,
  465. .flags = IORESOURCE_MEM,
  466. },
  467. [1] = {
  468. /* place holder for contiguous memory */
  469. },
  470. };
  471. static struct platform_device jpu_device = {
  472. .name = "uio_pdrv_genirq",
  473. .id = 3,
  474. .dev = {
  475. .platform_data = &jpu_platform_data,
  476. },
  477. .resource = jpu_resources,
  478. .num_resources = ARRAY_SIZE(jpu_resources),
  479. .archdata = {
  480. .hwblk_id = HWBLK_JPU,
  481. },
  482. };
  483. static struct platform_device *sh7724_devices[] __initdata = {
  484. &cmt_device,
  485. &tmu0_device,
  486. &tmu1_device,
  487. &tmu2_device,
  488. &tmu3_device,
  489. &tmu4_device,
  490. &tmu5_device,
  491. &sci_device,
  492. &rtc_device,
  493. &iic0_device,
  494. &iic1_device,
  495. &vpu_device,
  496. &veu0_device,
  497. &veu1_device,
  498. &jpu_device,
  499. };
  500. static int __init sh7724_devices_setup(void)
  501. {
  502. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  503. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  504. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  505. platform_resource_setup_memory(&jpu_device, "jpu", 2 << 20);
  506. return platform_add_devices(sh7724_devices,
  507. ARRAY_SIZE(sh7724_devices));
  508. }
  509. arch_initcall(sh7724_devices_setup);
  510. static struct platform_device *sh7724_early_devices[] __initdata = {
  511. &cmt_device,
  512. &tmu0_device,
  513. &tmu1_device,
  514. &tmu2_device,
  515. &tmu3_device,
  516. &tmu4_device,
  517. &tmu5_device,
  518. };
  519. void __init plat_early_device_setup(void)
  520. {
  521. early_platform_add_devices(sh7724_early_devices,
  522. ARRAY_SIZE(sh7724_early_devices));
  523. }
  524. #define RAMCR_CACHE_L2FC 0x0002
  525. #define RAMCR_CACHE_L2E 0x0001
  526. #define L2_CACHE_ENABLE (RAMCR_CACHE_L2E|RAMCR_CACHE_L2FC)
  527. void __uses_jump_to_uncached l2_cache_init(void)
  528. {
  529. /* Enable L2 cache */
  530. ctrl_outl(L2_CACHE_ENABLE, RAMCR);
  531. }
  532. enum {
  533. UNUSED = 0,
  534. /* interrupt sources */
  535. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  536. HUDI,
  537. DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3,
  538. _2DG_TRI, _2DG_INI, _2DG_CEI,
  539. DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3,
  540. VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU,
  541. SCIFA3,
  542. VPU,
  543. TPU,
  544. CEU1,
  545. BEU1,
  546. USB0, USB1,
  547. ATAPI,
  548. RTC_ATI, RTC_PRI, RTC_CUI,
  549. DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR,
  550. DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR,
  551. KEYSC,
  552. SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,
  553. VEU0,
  554. MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  555. SPU_SPUI0, SPU_SPUI1,
  556. SCIFA4,
  557. ICB,
  558. ETHI,
  559. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  560. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  561. SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3,
  562. CMT,
  563. TSIF,
  564. FSI,
  565. SCIFA5,
  566. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  567. IRDA,
  568. SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2,
  569. JPU,
  570. _2DDMAC,
  571. MMC_MMC2I, MMC_MMC3I,
  572. LCDC,
  573. TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2,
  574. /* interrupt groups */
  575. DMAC1A, _2DG, DMAC0A, VIO, USB, RTC,
  576. DMAC1B, DMAC0B, I2C0, I2C1, SDHI0, SDHI1, SPU, MMCIF,
  577. };
  578. static struct intc_vect vectors[] __initdata = {
  579. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  580. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  581. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  582. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  583. INTC_VECT(DMAC1A_DEI0, 0x700),
  584. INTC_VECT(DMAC1A_DEI1, 0x720),
  585. INTC_VECT(DMAC1A_DEI2, 0x740),
  586. INTC_VECT(DMAC1A_DEI3, 0x760),
  587. INTC_VECT(_2DG_TRI, 0x780),
  588. INTC_VECT(_2DG_INI, 0x7A0),
  589. INTC_VECT(_2DG_CEI, 0x7C0),
  590. INTC_VECT(DMAC0A_DEI0, 0x800),
  591. INTC_VECT(DMAC0A_DEI1, 0x820),
  592. INTC_VECT(DMAC0A_DEI2, 0x840),
  593. INTC_VECT(DMAC0A_DEI3, 0x860),
  594. INTC_VECT(VIO_CEU0, 0x880),
  595. INTC_VECT(VIO_BEU0, 0x8A0),
  596. INTC_VECT(VIO_VEU1, 0x8C0),
  597. INTC_VECT(VIO_VOU, 0x8E0),
  598. INTC_VECT(SCIFA3, 0x900),
  599. INTC_VECT(VPU, 0x980),
  600. INTC_VECT(TPU, 0x9A0),
  601. INTC_VECT(CEU1, 0x9E0),
  602. INTC_VECT(BEU1, 0xA00),
  603. INTC_VECT(USB0, 0xA20),
  604. INTC_VECT(USB1, 0xA40),
  605. INTC_VECT(ATAPI, 0xA60),
  606. INTC_VECT(RTC_ATI, 0xA80),
  607. INTC_VECT(RTC_PRI, 0xAA0),
  608. INTC_VECT(RTC_CUI, 0xAC0),
  609. INTC_VECT(DMAC1B_DEI4, 0xB00),
  610. INTC_VECT(DMAC1B_DEI5, 0xB20),
  611. INTC_VECT(DMAC1B_DADERR, 0xB40),
  612. INTC_VECT(DMAC0B_DEI4, 0xB80),
  613. INTC_VECT(DMAC0B_DEI5, 0xBA0),
  614. INTC_VECT(DMAC0B_DADERR, 0xBC0),
  615. INTC_VECT(KEYSC, 0xBE0),
  616. INTC_VECT(SCIF_SCIF0, 0xC00),
  617. INTC_VECT(SCIF_SCIF1, 0xC20),
  618. INTC_VECT(SCIF_SCIF2, 0xC40),
  619. INTC_VECT(VEU0, 0xC60),
  620. INTC_VECT(MSIOF_MSIOFI0, 0xC80),
  621. INTC_VECT(MSIOF_MSIOFI1, 0xCA0),
  622. INTC_VECT(SPU_SPUI0, 0xCC0),
  623. INTC_VECT(SPU_SPUI1, 0xCE0),
  624. INTC_VECT(SCIFA4, 0xD00),
  625. INTC_VECT(ICB, 0xD20),
  626. INTC_VECT(ETHI, 0xD60),
  627. INTC_VECT(I2C1_ALI, 0xD80),
  628. INTC_VECT(I2C1_TACKI, 0xDA0),
  629. INTC_VECT(I2C1_WAITI, 0xDC0),
  630. INTC_VECT(I2C1_DTEI, 0xDE0),
  631. INTC_VECT(I2C0_ALI, 0xE00),
  632. INTC_VECT(I2C0_TACKI, 0xE20),
  633. INTC_VECT(I2C0_WAITI, 0xE40),
  634. INTC_VECT(I2C0_DTEI, 0xE60),
  635. INTC_VECT(SDHI0_SDHII0, 0xE80),
  636. INTC_VECT(SDHI0_SDHII1, 0xEA0),
  637. INTC_VECT(SDHI0_SDHII2, 0xEC0),
  638. INTC_VECT(SDHI0_SDHII3, 0xEE0),
  639. INTC_VECT(CMT, 0xF00),
  640. INTC_VECT(TSIF, 0xF20),
  641. INTC_VECT(FSI, 0xF80),
  642. INTC_VECT(SCIFA5, 0xFA0),
  643. INTC_VECT(TMU0_TUNI0, 0x400),
  644. INTC_VECT(TMU0_TUNI1, 0x420),
  645. INTC_VECT(TMU0_TUNI2, 0x440),
  646. INTC_VECT(IRDA, 0x480),
  647. INTC_VECT(SDHI1_SDHII0, 0x4E0),
  648. INTC_VECT(SDHI1_SDHII1, 0x500),
  649. INTC_VECT(SDHI1_SDHII2, 0x520),
  650. INTC_VECT(JPU, 0x560),
  651. INTC_VECT(_2DDMAC, 0x4A0),
  652. INTC_VECT(MMC_MMC2I, 0x5A0),
  653. INTC_VECT(MMC_MMC3I, 0x5C0),
  654. INTC_VECT(LCDC, 0xF40),
  655. INTC_VECT(TMU1_TUNI0, 0x920),
  656. INTC_VECT(TMU1_TUNI1, 0x940),
  657. INTC_VECT(TMU1_TUNI2, 0x960),
  658. };
  659. static struct intc_group groups[] __initdata = {
  660. INTC_GROUP(DMAC1A, DMAC1A_DEI0, DMAC1A_DEI1, DMAC1A_DEI2, DMAC1A_DEI3),
  661. INTC_GROUP(_2DG, _2DG_TRI, _2DG_INI, _2DG_CEI),
  662. INTC_GROUP(DMAC0A, DMAC0A_DEI0, DMAC0A_DEI1, DMAC0A_DEI2, DMAC0A_DEI3),
  663. INTC_GROUP(VIO, VIO_CEU0, VIO_BEU0, VIO_VEU1, VIO_VOU),
  664. INTC_GROUP(USB, USB0, USB1),
  665. INTC_GROUP(RTC, RTC_ATI, RTC_PRI, RTC_CUI),
  666. INTC_GROUP(DMAC1B, DMAC1B_DEI4, DMAC1B_DEI5, DMAC1B_DADERR),
  667. INTC_GROUP(DMAC0B, DMAC0B_DEI4, DMAC0B_DEI5, DMAC0B_DADERR),
  668. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  669. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  670. INTC_GROUP(SDHI0, SDHI0_SDHII0, SDHI0_SDHII1, SDHI0_SDHII2, SDHI0_SDHII3),
  671. INTC_GROUP(SDHI1, SDHI1_SDHII0, SDHI1_SDHII1, SDHI1_SDHII2),
  672. INTC_GROUP(SPU, SPU_SPUI0, SPU_SPUI1),
  673. INTC_GROUP(MMCIF, MMC_MMC2I, MMC_MMC3I),
  674. };
  675. static struct intc_mask_reg mask_registers[] __initdata = {
  676. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  677. { 0, TMU1_TUNI2, TMU1_TUNI1, TMU1_TUNI0,
  678. 0, SDHI1_SDHII2, SDHI1_SDHII1, SDHI1_SDHII0 } },
  679. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  680. { VIO_VOU, VIO_VEU1, VIO_BEU0, VIO_CEU0,
  681. DMAC0A_DEI3, DMAC0A_DEI2, DMAC0A_DEI1, DMAC0A_DEI0 } },
  682. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  683. { 0, 0, 0, VPU, ATAPI, ETHI, 0, SCIFA3 } },
  684. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  685. { DMAC1A_DEI3, DMAC1A_DEI2, DMAC1A_DEI1, DMAC1A_DEI0,
  686. SPU_SPUI1, SPU_SPUI0, BEU1, IRDA } },
  687. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  688. { 0, TMU0_TUNI2, TMU0_TUNI1, TMU0_TUNI0,
  689. JPU, 0, 0, LCDC } },
  690. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  691. { KEYSC, DMAC0B_DADERR, DMAC0B_DEI5, DMAC0B_DEI4,
  692. VEU0, SCIF_SCIF2, SCIF_SCIF1, SCIF_SCIF0 } },
  693. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  694. { 0, 0, ICB, SCIFA4,
  695. CEU1, 0, MSIOF_MSIOFI1, MSIOF_MSIOFI0 } },
  696. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  697. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  698. I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI } },
  699. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  700. { SDHI0_SDHII3, SDHI0_SDHII2, SDHI0_SDHII1, SDHI0_SDHII0,
  701. 0, 0, SCIFA5, FSI } },
  702. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  703. { 0, 0, 0, CMT, 0, USB1, USB0, 0 } },
  704. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  705. { 0, DMAC1B_DADERR, DMAC1B_DEI5, DMAC1B_DEI4,
  706. 0, RTC_CUI, RTC_PRI, RTC_ATI } },
  707. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  708. { 0, _2DG_CEI, _2DG_INI, _2DG_TRI,
  709. 0, TPU, 0, TSIF } },
  710. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  711. { 0, 0, MMC_MMC3I, MMC_MMC2I, 0, 0, 0, _2DDMAC } },
  712. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  713. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  714. };
  715. static struct intc_prio_reg prio_registers[] __initdata = {
  716. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1,
  717. TMU0_TUNI2, IRDA } },
  718. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, DMAC1A, BEU1 } },
  719. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1,
  720. TMU1_TUNI2, SPU } },
  721. { 0xa408000c, 0, 16, 4, /* IPRD */ { 0, MMCIF, 0, ATAPI } },
  722. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA3, VPU } },
  723. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC0B, USB, CMT } },
  724. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1,
  725. SCIF_SCIF2, VEU0 } },
  726. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0, MSIOF_MSIOFI1,
  727. I2C1, I2C0 } },
  728. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA4, ICB, TSIF, _2DG } },
  729. { 0xa4080024, 0, 16, 4, /* IPRJ */ { CEU1, ETHI, FSI, SDHI1 } },
  730. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC, DMAC1B, 0, SDHI0 } },
  731. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA5, 0, TPU, _2DDMAC } },
  732. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  733. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  734. };
  735. static struct intc_sense_reg sense_registers[] __initdata = {
  736. { 0xa414001c, 16, 2, /* ICR1 */
  737. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  738. };
  739. static struct intc_mask_reg ack_registers[] __initdata = {
  740. { 0xa4140024, 0, 8, /* INTREQ00 */
  741. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  742. };
  743. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7724", vectors, groups,
  744. mask_registers, prio_registers, sense_registers,
  745. ack_registers);
  746. void __init plat_irq_setup(void)
  747. {
  748. register_intc_controller(&intc_desc);
  749. }