sdrc.c 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * SMS/SDRC (SDRAM controller) common code for OMAP2/3
  3. *
  4. * Copyright (C) 2005, 2008 Texas Instruments Inc.
  5. * Copyright (C) 2005, 2008 Nokia Corporation
  6. *
  7. * Tony Lindgren <tony@atomide.com>
  8. * Paul Walmsley
  9. * Richard Woodruff <r-woodruff2@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <mach/common.h>
  25. #include <mach/clock.h>
  26. #include <mach/sram.h>
  27. #include "prm.h"
  28. #include <mach/sdrc.h>
  29. #include "sdrc.h"
  30. static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
  31. void __iomem *omap2_sdrc_base;
  32. void __iomem *omap2_sms_base;
  33. /* SDRC_POWER register bits */
  34. #define SDRC_POWER_EXTCLKDIS_SHIFT 3
  35. #define SDRC_POWER_PWDENA_SHIFT 2
  36. #define SDRC_POWER_PAGEPOLICY_SHIFT 0
  37. /**
  38. * omap2_sdrc_get_params - return SDRC register values for a given clock rate
  39. * @r: SDRC clock rate (in Hz)
  40. * @sdrc_cs0: chip select 0 ram timings **
  41. * @sdrc_cs1: chip select 1 ram timings **
  42. *
  43. * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
  44. * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
  45. * structs,for a given SDRC clock rate 'r'.
  46. * These parameters control various timing delays in the SDRAM controller
  47. * that are expressed in terms of the number of SDRC clock cycles to
  48. * wait; hence the clock rate dependency.
  49. *
  50. * Supports 2 different timing parameters for both chip selects.
  51. *
  52. * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
  53. * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
  54. * as sdrc_init_params_cs_0.
  55. *
  56. * Fills in the struct omap_sdrc_params * for each chip select.
  57. * Returns 0 upon success or -1 upon failure.
  58. */
  59. int omap2_sdrc_get_params(unsigned long r,
  60. struct omap_sdrc_params **sdrc_cs0,
  61. struct omap_sdrc_params **sdrc_cs1)
  62. {
  63. struct omap_sdrc_params *sp0, *sp1;
  64. if (!sdrc_init_params_cs0)
  65. return -1;
  66. sp0 = sdrc_init_params_cs0;
  67. sp1 = sdrc_init_params_cs1;
  68. while (sp0->rate && sp0->rate != r) {
  69. sp0++;
  70. if (sdrc_init_params_cs1)
  71. sp1++;
  72. }
  73. if (!sp0->rate)
  74. return -1;
  75. *sdrc_cs0 = sp0;
  76. *sdrc_cs1 = sp1;
  77. return 0;
  78. }
  79. void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
  80. {
  81. omap2_sdrc_base = omap2_globals->sdrc;
  82. omap2_sms_base = omap2_globals->sms;
  83. }
  84. /**
  85. * omap2_sdrc_init - initialize SMS, SDRC devices on boot
  86. * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
  87. * Support for 2 chip selects timings
  88. *
  89. * Turn on smart idle modes for SDRAM scheduler and controller.
  90. * Program a known-good configuration for the SDRC to deal with buggy
  91. * bootloaders.
  92. */
  93. void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
  94. struct omap_sdrc_params *sdrc_cs1)
  95. {
  96. u32 l;
  97. l = sms_read_reg(SMS_SYSCONFIG);
  98. l &= ~(0x3 << 3);
  99. l |= (0x2 << 3);
  100. sms_write_reg(l, SMS_SYSCONFIG);
  101. l = sdrc_read_reg(SDRC_SYSCONFIG);
  102. l &= ~(0x3 << 3);
  103. l |= (0x2 << 3);
  104. sdrc_write_reg(l, SDRC_SYSCONFIG);
  105. sdrc_init_params_cs0 = sdrc_cs0;
  106. sdrc_init_params_cs1 = sdrc_cs1;
  107. /* XXX Enable SRFRONIDLEREQ here also? */
  108. /*
  109. * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
  110. * can cause random memory corruption
  111. */
  112. l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
  113. (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
  114. sdrc_write_reg(l, SDRC_POWER);
  115. }